2 * Device Tree Source for AMCC Rainier
4 * Based on Sequoia code
5 * Copyright (c) 2007 MontaVista Software, Inc.
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without
11 * any warranty of any kind, whether express or implied.
20 model = "amcc,rainier";
21 compatible = "amcc,rainier";
22 dcr-parent = <&{/cpus/cpu@0}>;
39 model = "PowerPC,440GRx";
41 clock-frequency = <0>; /* Filled in by zImage */
42 timebase-frequency = <0>; /* Filled in by zImage */
43 i-cache-line-size = <32>;
44 d-cache-line-size = <32>;
45 i-cache-size = <32768>;
46 d-cache-size = <32768>;
48 dcr-access-method = "native";
53 device_type = "memory";
54 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by zImage */
57 UIC0: interrupt-controller0 {
58 compatible = "ibm,uic-440grx","ibm,uic";
61 dcr-reg = <0x0c0 0x009>;
64 #interrupt-cells = <2>;
67 UIC1: interrupt-controller1 {
68 compatible = "ibm,uic-440grx","ibm,uic";
71 dcr-reg = <0x0d0 0x009>;
74 #interrupt-cells = <2>;
75 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
76 interrupt-parent = <&UIC0>;
79 UIC2: interrupt-controller2 {
80 compatible = "ibm,uic-440grx","ibm,uic";
83 dcr-reg = <0x0e0 0x009>;
86 #interrupt-cells = <2>;
87 interrupts = <0x1c 0x4 0x1d 0x4>; /* cascade */
88 interrupt-parent = <&UIC0>;
92 compatible = "ibm,sdr-440grx", "ibm,sdr-440ep";
93 dcr-reg = <0x00e 0x002>;
97 compatible = "ibm,cpr-440grx", "ibm,cpr-440ep";
98 dcr-reg = <0x00c 0x002>;
102 compatible = "ibm,plb-440grx", "ibm,plb4";
103 #address-cells = <2>;
106 clock-frequency = <0>; /* Filled in by zImage */
109 compatible = "ibm,sdram-440grx", "ibm,sdram-44x-ddr2denali";
110 dcr-reg = <0x010 0x002>;
114 compatible = "ibm,dma-440grx", "ibm,dma-4xx";
115 dcr-reg = <0x100 0x027>;
119 compatible = "ibm,mcmal-440grx", "ibm,mcmal2";
120 dcr-reg = <0x180 0x062>;
123 interrupt-parent = <&MAL0>;
124 interrupts = <0x0 0x1 0x2 0x3 0x4>;
125 #interrupt-cells = <1>;
126 #address-cells = <0>;
128 interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4
129 /*RXEOB*/ 0x1 &UIC0 0xb 0x4
130 /*SERR*/ 0x2 &UIC1 0x0 0x4
131 /*TXDE*/ 0x3 &UIC1 0x1 0x4
132 /*RXDE*/ 0x4 &UIC1 0x2 0x4>;
133 interrupt-map-mask = <0xffffffff>;
137 compatible = "ibm,opb-440grx", "ibm,opb";
138 #address-cells = <1>;
140 ranges = <0x00000000 0x00000001 0x00000000 0x80000000
141 0x80000000 0x00000001 0x80000000 0x80000000>;
142 interrupt-parent = <&UIC1>;
143 interrupts = <0x7 0x4>;
144 clock-frequency = <0>; /* Filled in by zImage */
147 compatible = "ibm,ebc-440grx", "ibm,ebc";
148 dcr-reg = <0x012 0x002>;
149 #address-cells = <2>;
151 clock-frequency = <0>; /* Filled in by zImage */
152 interrupts = <0x5 0x1>;
153 interrupt-parent = <&UIC1>;
156 compatible = "amd,s29gl256n", "cfi-flash";
158 reg = <0x00000000 0x00000000 0x04000000>;
159 #address-cells = <1>;
163 reg = <0x00000000 0x00180000>;
167 reg = <0x00180000 0x00200000>;
170 label = "file system";
171 reg = <0x00380000 0x03aa0000>;
175 reg = <0x03e20000 0x00140000>;
179 reg = <0x03f60000 0x00040000>;
183 reg = <0x03fa0000 0x00060000>;
189 UART0: serial@ef600300 {
190 device_type = "serial";
191 compatible = "ns16550";
192 reg = <0xef600300 0x00000008>;
193 virtual-reg = <0xef600300>;
194 clock-frequency = <0>; /* Filled in by zImage */
195 current-speed = <115200>;
196 interrupt-parent = <&UIC0>;
197 interrupts = <0x0 0x4>;
200 UART1: serial@ef600400 {
201 device_type = "serial";
202 compatible = "ns16550";
203 reg = <0xef600400 0x00000008>;
204 virtual-reg = <0xef600400>;
205 clock-frequency = <0>;
207 interrupt-parent = <&UIC0>;
208 interrupts = <0x1 0x4>;
211 UART2: serial@ef600500 {
212 device_type = "serial";
213 compatible = "ns16550";
214 reg = <0xef600500 0x00000008>;
215 virtual-reg = <0xef600500>;
216 clock-frequency = <0>;
218 interrupt-parent = <&UIC1>;
219 interrupts = <0x3 0x4>;
222 UART3: serial@ef600600 {
223 device_type = "serial";
224 compatible = "ns16550";
225 reg = <0xef600600 0x00000008>;
226 virtual-reg = <0xef600600>;
227 clock-frequency = <0>;
229 interrupt-parent = <&UIC1>;
230 interrupts = <0x4 0x4>;
234 compatible = "ibm,iic-440grx", "ibm,iic";
235 reg = <0xef600700 0x00000014>;
236 interrupt-parent = <&UIC0>;
237 interrupts = <0x2 0x4>;
241 compatible = "ibm,iic-440grx", "ibm,iic";
242 reg = <0xef600800 0x00000014>;
243 interrupt-parent = <&UIC0>;
244 interrupts = <0x7 0x4>;
247 ZMII0: emac-zmii@ef600d00 {
248 compatible = "ibm,zmii-440grx", "ibm,zmii";
249 reg = <0xef600d00 0x0000000c>;
252 RGMII0: emac-rgmii@ef601000 {
253 compatible = "ibm,rgmii-440grx", "ibm,rgmii";
254 reg = <0xef601000 0x00000008>;
258 EMAC0: ethernet@ef600e00 {
259 device_type = "network";
260 compatible = "ibm,emac-440grx", "ibm,emac-440epx", "ibm,emac4";
261 interrupt-parent = <&EMAC0>;
262 interrupts = <0x0 0x1>;
263 #interrupt-cells = <1>;
264 #address-cells = <0>;
266 interrupt-map = </*Status*/ 0x0 &UIC0 0x18 0x4
267 /*Wake*/ 0x1 &UIC1 0x1d 0x4>;
268 reg = <0xef600e00 0x00000074>;
269 local-mac-address = [000000000000];
270 mal-device = <&MAL0>;
271 mal-tx-channel = <0>;
272 mal-rx-channel = <0>;
274 max-frame-size = <9000>;
275 rx-fifo-size = <4096>;
276 tx-fifo-size = <2048>;
278 phy-map = <0x00000000>;
279 zmii-device = <&ZMII0>;
281 rgmii-device = <&RGMII0>;
283 has-inverted-stacr-oc;
284 has-new-stacr-staopc;
287 EMAC1: ethernet@ef600f00 {
288 device_type = "network";
289 compatible = "ibm,emac-440grx", "ibm,emac-440epx", "ibm,emac4";
290 interrupt-parent = <&EMAC1>;
291 interrupts = <0x0 0x1>;
292 #interrupt-cells = <1>;
293 #address-cells = <0>;
295 interrupt-map = </*Status*/ 0x0 &UIC0 0x19 0x4
296 /*Wake*/ 0x1 &UIC1 0x1f 0x4>;
297 reg = <0xef600f00 0x00000074>;
298 local-mac-address = [000000000000];
299 mal-device = <&MAL0>;
300 mal-tx-channel = <1>;
301 mal-rx-channel = <1>;
303 max-frame-size = <9000>;
304 rx-fifo-size = <4096>;
305 tx-fifo-size = <2048>;
307 phy-map = <0x00000000>;
308 zmii-device = <&ZMII0>;
310 rgmii-device = <&RGMII0>;
312 has-inverted-stacr-oc;
313 has-new-stacr-staopc;
317 PCI0: pci@1ec000000 {
319 #interrupt-cells = <1>;
321 #address-cells = <3>;
322 compatible = "ibm,plb440grx-pci", "ibm,plb-pci";
324 reg = <0x00000001 0xeec00000 0x00000008 /* Config space access */
325 0x00000001 0xeed00000 0x00000004 /* IACK */
326 0x00000001 0xeed00000 0x00000004 /* Special cycle */
327 0x00000001 0xef400000 0x00000040>; /* Internal registers */
329 /* Outbound ranges, one memory and one IO,
330 * later cannot be changed. Chip supports a second
331 * IO range but we don't use it for now
333 ranges = <0x02000000 0x0 0x80000000 0x1 0x80000000 0x0 0x40000000
334 0x01000000 0x0 0x00000000 0x1 0xe8000000 0x0 0x00010000
335 0x01000000 0x0 0x00000000 0x1 0xe8800000 0x0 0x03800000>;
337 /* Inbound 2GB range starting at 0 */
338 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
340 /* All PCI interrupts are routed to IRQ 67 */
341 interrupt-map-mask = <0x0 0x0 0x0 0x0>;
342 interrupt-map = < 0x0 0x0 0x0 0x0 &UIC2 0x3 0x8 >;
347 stdout-path = "/plb/opb/serial@ef600300";
348 bootargs = "console=ttyS0,115200";