1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_POWERPC_BOOK3S_64_MMU_H_
3 #define _ASM_POWERPC_BOOK3S_64_MMU_H_
11 * shift : is the "PAGE_SHIFT" value for that page size
12 * sllp : is a bit mask with the value of SLB L || LP to be or'ed
13 * directly to a slbmte "vsid" value
14 * penc : is the HPTE encoding mask for the "LP" field:
17 struct mmu_psize_def
{
18 unsigned int shift
; /* number of bits */
19 int penc
[MMU_PAGE_COUNT
]; /* HPTE encoding */
20 unsigned int tlbiel
; /* tlbiel supported for that page size */
21 unsigned long avpnm
; /* bits to mask out in AVPN in the HPTE */
23 unsigned long sllp
; /* SLB L||LP (exact mask to use in slbmte) */
24 unsigned long ap
; /* Ap encoding used by PowerISA 3.0 */
27 extern struct mmu_psize_def mmu_psize_defs
[MMU_PAGE_COUNT
];
28 #endif /* __ASSEMBLY__ */
31 * If we store section details in page->flags we can't increase the MAX_PHYSMEM_BITS
32 * if we increase SECTIONS_WIDTH we will not store node details in page->flags and
33 * page_to_nid does a page->section->node lookup
34 * Hence only increase for VMEMMAP. Further depending on SPARSEMEM_EXTREME reduce
35 * memory requirements with large number of sections.
36 * 51 bits is the max physical real address on POWER9
38 #if defined(CONFIG_SPARSEMEM_VMEMMAP) && defined(CONFIG_SPARSEMEM_EXTREME) && \
39 defined(CONFIG_PPC_64K_PAGES)
40 #define MAX_PHYSMEM_BITS 51
42 #define MAX_PHYSMEM_BITS 46
45 /* 64-bit classic hash table MMU */
46 #include <asm/book3s/64/mmu-hash.h>
50 * ISA 3.0 partition and process table entry format
56 extern struct prtb_entry
*process_tb
;
62 extern struct patb_entry
*partition_tb
;
64 /* Bits in patb0 field */
65 #define PATB_HR (1UL << 63)
66 #define RPDB_MASK 0x0fffffffffffff00UL
67 #define RPDB_SHIFT (1UL << 8)
68 #define RTS1_SHIFT 61 /* top 2 bits of radix tree size */
69 #define RTS1_MASK (3UL << RTS1_SHIFT)
70 #define RTS2_SHIFT 5 /* bottom 3 bits of radix tree size */
71 #define RTS2_MASK (7UL << RTS2_SHIFT)
72 #define RPDS_MASK 0x1f /* root page dir. size field */
74 /* Bits in patb1 field */
75 #define PATB_GR (1UL << 63) /* guest uses radix; must match HR */
76 #define PRTS_MASK 0x1f /* process table size field */
77 #define PRTB_MASK 0x0ffffffffffff000UL
79 /* Number of supported PID bits */
80 extern unsigned int mmu_pid_bits
;
82 /* Base PID to allocate from */
83 extern unsigned int mmu_base_pid
;
85 #define PRTB_SIZE_SHIFT (mmu_pid_bits + 4)
86 #define PRTB_ENTRIES (1ul << mmu_pid_bits)
89 * Power9 currently only support 64K partition table size.
91 #define PATB_SIZE_SHIFT 16
93 typedef unsigned long mm_context_id_t
;
96 /* Maximum possible number of NPUs in a system. */
102 * We use id as the PIDR content for radix. On hash we can use
103 * more than one id. The extended ids are used when we start
104 * having address above 512TB. We allocate one extended id
105 * for each 512TB. The new id is then used with the 49 bit
106 * EA to build a new VA. We always use ESID_BITS_1T_MASK bits
107 * from EA and new context ids to build the new VAs.
110 mm_context_id_t extended_id
[TASK_SIZE_USER64
/TASK_CONTEXT_SIZE
];
113 /* Number of bits in the mm_cpumask */
114 atomic_t active_cpus
;
116 /* Number of users of the external (Nest) MMU */
119 struct hash_mm_context
*hash_context
;
121 unsigned long vdso_base
;
123 * pagetable fragment support
127 #ifdef CONFIG_SPAPR_TCE_IOMMU
128 struct list_head iommu_group_mem_list
;
131 #ifdef CONFIG_PPC_MEM_KEYS
133 * Each bit represents one protection key.
134 * bit set -> key allocated
135 * bit unset -> key available for allocation
137 u32 pkey_allocation_map
;
138 s16 execute_only_pkey
; /* key holding execute-only protection */
142 static inline u16
mm_ctx_user_psize(mm_context_t
*ctx
)
144 return ctx
->hash_context
->user_psize
;
147 static inline void mm_ctx_set_user_psize(mm_context_t
*ctx
, u16 user_psize
)
149 ctx
->hash_context
->user_psize
= user_psize
;
152 static inline unsigned char *mm_ctx_low_slices(mm_context_t
*ctx
)
154 return ctx
->hash_context
->low_slices_psize
;
157 static inline unsigned char *mm_ctx_high_slices(mm_context_t
*ctx
)
159 return ctx
->hash_context
->high_slices_psize
;
162 static inline unsigned long mm_ctx_slb_addr_limit(mm_context_t
*ctx
)
164 return ctx
->hash_context
->slb_addr_limit
;
167 static inline void mm_ctx_set_slb_addr_limit(mm_context_t
*ctx
, unsigned long limit
)
169 ctx
->hash_context
->slb_addr_limit
= limit
;
172 static inline struct slice_mask
*slice_mask_for_size(mm_context_t
*ctx
, int psize
)
174 #ifdef CONFIG_PPC_64K_PAGES
175 if (psize
== MMU_PAGE_64K
)
176 return &ctx
->hash_context
->mask_64k
;
178 #ifdef CONFIG_HUGETLB_PAGE
179 if (psize
== MMU_PAGE_16M
)
180 return &ctx
->hash_context
->mask_16m
;
181 if (psize
== MMU_PAGE_16G
)
182 return &ctx
->hash_context
->mask_16g
;
184 BUG_ON(psize
!= MMU_PAGE_4K
);
186 return &ctx
->hash_context
->mask_4k
;
189 #ifdef CONFIG_PPC_SUBPAGE_PROT
190 static inline struct subpage_prot_table
*mm_ctx_subpage_prot(mm_context_t
*ctx
)
192 return ctx
->hash_context
->spt
;
197 * The current system page and segment sizes
199 extern int mmu_linear_psize
;
200 extern int mmu_virtual_psize
;
201 extern int mmu_vmalloc_psize
;
202 extern int mmu_vmemmap_psize
;
203 extern int mmu_io_psize
;
205 /* MMU initialization */
206 void mmu_early_init_devtree(void);
207 void hash__early_init_devtree(void);
208 void radix__early_init_devtree(void);
209 extern void hash__early_init_mmu(void);
210 extern void radix__early_init_mmu(void);
211 static inline void early_init_mmu(void)
214 return radix__early_init_mmu();
215 return hash__early_init_mmu();
217 extern void hash__early_init_mmu_secondary(void);
218 extern void radix__early_init_mmu_secondary(void);
219 static inline void early_init_mmu_secondary(void)
222 return radix__early_init_mmu_secondary();
223 return hash__early_init_mmu_secondary();
226 extern void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base
,
227 phys_addr_t first_memblock_size
);
228 extern void radix__setup_initial_memory_limit(phys_addr_t first_memblock_base
,
229 phys_addr_t first_memblock_size
);
230 static inline void setup_initial_memory_limit(phys_addr_t first_memblock_base
,
231 phys_addr_t first_memblock_size
)
233 if (early_radix_enabled())
234 return radix__setup_initial_memory_limit(first_memblock_base
,
235 first_memblock_size
);
236 return hash__setup_initial_memory_limit(first_memblock_base
,
237 first_memblock_size
);
240 #ifdef CONFIG_PPC_PSERIES
241 extern void radix_init_pseries(void);
243 static inline void radix_init_pseries(void) { };
246 static inline int get_user_context(mm_context_t
*ctx
, unsigned long ea
)
248 int index
= ea
>> MAX_EA_BITS_PER_CONTEXT
;
250 if (likely(index
< ARRAY_SIZE(ctx
->extended_id
)))
251 return ctx
->extended_id
[index
];
253 /* should never happen */
258 static inline unsigned long get_user_vsid(mm_context_t
*ctx
,
259 unsigned long ea
, int ssize
)
261 unsigned long context
= get_user_context(ctx
, ea
);
263 return get_vsid(context
, ea
, ssize
);
266 #endif /* __ASSEMBLY__ */
267 #endif /* _ASM_POWERPC_BOOK3S_64_MMU_H_ */