1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
9 * We don't allow single-stepping an mtmsrd that would clear
10 * MSR_RI, since that would make the exception unrecoverable.
11 * Since we need to single-step to proceed from a breakpoint,
12 * we don't allow putting a breakpoint on an mtmsrd instruction.
13 * Similarly we don't allow breakpoints on rfid instructions.
14 * These macros tell us if an instruction is a mtmsrd or rfid.
15 * Note that IS_MTMSRD returns true for both an mtmsr (32-bit)
16 * and an mtmsrd (64-bit).
18 #define IS_MTMSRD(instr) (((instr) & 0xfc0007be) == 0x7c000124)
19 #define IS_RFID(instr) (((instr) & 0xfc0007fe) == 0x4c000024)
20 #define IS_RFI(instr) (((instr) & 0xfc0007fe) == 0x4c000064)
22 enum instruction_type
{
23 COMPUTE
, /* arith/logical/CR op, etc. */
24 LOAD
, /* load and store types need to be contiguous */
49 #define INSTR_TYPE_MASK 0x1f
51 #define OP_IS_LOAD_STORE(type) (LOAD <= (type) && (type) <= STCX)
53 /* Compute flags, ORed in with type */
58 /* Branch flags, ORed in with type */
63 /* Load/store flags, ORed in with type */
65 #define UPDATE 0x40 /* matches bit in opcode 31 instructions */
69 /* Barrier type field, ORed in with type */
70 #define BARRIER_MASK 0xe0
71 #define BARRIER_SYNC 0x00
72 #define BARRIER_ISYNC 0x20
73 #define BARRIER_EIEIO 0x40
74 #define BARRIER_LWSYNC 0x60
75 #define BARRIER_PTESYNC 0x80
77 /* Cacheop values, ORed in with type */
78 #define CACHEOP_MASK 0x700
86 /* VSX flags values */
87 #define VSX_FPCONV 1 /* do floating point SP/DP conversion */
88 #define VSX_SPLAT 2 /* store loaded value into all elements */
89 #define VSX_LDLEFT 4 /* load VSX register from left */
90 #define VSX_CHECK_VEC 8 /* check MSR_VEC not MSR_VSX for reg >= 32 */
92 /* Size field in type word */
93 #define SIZE(n) ((n) << 12)
94 #define GETSIZE(w) ((w) >> 12)
96 #define GETTYPE(t) ((t) & INSTR_TYPE_MASK)
98 #define MKOP(t, f, s) ((t) | (f) | SIZE(s))
100 struct instruction_op
{
104 /* For LOAD/STORE/LARX/STCX */
111 u8 element_size
; /* for VSX/VMX loads/stores */
126 * Decode an instruction, and return information about it in *op
127 * without changing *regs.
129 * Return value is 1 if the instruction can be emulated just by
130 * updating *regs with the information in *op, -1 if we need the
131 * GPRs but *regs doesn't contain the full register set, or 0
134 extern int analyse_instr(struct instruction_op
*op
, const struct pt_regs
*regs
,
138 * Emulate an instruction that can be executed just by updating
141 void emulate_update_regs(struct pt_regs
*reg
, struct instruction_op
*op
);
144 * Emulate instructions that cause a transfer of control,
145 * arithmetic/logical instructions, loads and stores,
146 * cache operations and barriers.
148 * Returns 1 if the instruction was emulated successfully,
149 * 0 if it could not be emulated, or -1 for an instruction that
150 * should not be emulated (rfid, mtmsrd clearing MSR_RI, etc.).
152 extern int emulate_step(struct pt_regs
*regs
, unsigned int instr
);
155 * Emulate a load or store instruction by reading/writing the
156 * memory of the current process. FP/VMX/VSX registers are assumed
157 * to hold live values if the appropriate enable bit in regs->msr is
158 * set; otherwise this will use the saved values in the thread struct
159 * for user-mode accesses.
161 extern int emulate_loadstore(struct pt_regs
*regs
, struct instruction_op
*op
);
163 extern void emulate_vsx_load(struct instruction_op
*op
, union vsx_reg
*reg
,
164 const void *mem
, bool cross_endian
);
165 extern void emulate_vsx_store(struct instruction_op
*op
,
166 const union vsx_reg
*reg
, void *mem
,
168 extern int emulate_dcbz(unsigned long ea
, struct pt_regs
*regs
);