1 /* SPDX-License-Identifier: GPL-2.0 */
2 #include <linux/slab.h>
4 #include <asm/apicdef.h>
5 #include <linux/io-64-nonatomic-lo-hi.h>
7 #include <linux/perf_event.h>
8 #include "../perf_event.h"
10 #define UNCORE_PMU_NAME_LEN 32
11 #define UNCORE_PMU_HRTIMER_INTERVAL (60LL * NSEC_PER_SEC)
12 #define UNCORE_SNB_IMC_HRTIMER_INTERVAL (5ULL * NSEC_PER_SEC)
14 #define UNCORE_FIXED_EVENT 0xff
15 #define UNCORE_PMC_IDX_MAX_GENERIC 8
16 #define UNCORE_PMC_IDX_MAX_FIXED 1
17 #define UNCORE_PMC_IDX_MAX_FREERUNNING 1
18 #define UNCORE_PMC_IDX_FIXED UNCORE_PMC_IDX_MAX_GENERIC
19 #define UNCORE_PMC_IDX_FREERUNNING (UNCORE_PMC_IDX_FIXED + \
20 UNCORE_PMC_IDX_MAX_FIXED)
21 #define UNCORE_PMC_IDX_MAX (UNCORE_PMC_IDX_FREERUNNING + \
22 UNCORE_PMC_IDX_MAX_FREERUNNING)
24 #define UNCORE_PCI_DEV_FULL_DATA(dev, func, type, idx) \
25 ((dev << 24) | (func << 16) | (type << 8) | idx)
26 #define UNCORE_PCI_DEV_DATA(type, idx) ((type << 8) | idx)
27 #define UNCORE_PCI_DEV_DEV(data) ((data >> 24) & 0xff)
28 #define UNCORE_PCI_DEV_FUNC(data) ((data >> 16) & 0xff)
29 #define UNCORE_PCI_DEV_TYPE(data) ((data >> 8) & 0xff)
30 #define UNCORE_PCI_DEV_IDX(data) (data & 0xff)
31 #define UNCORE_EXTRA_PCI_DEV 0xff
32 #define UNCORE_EXTRA_PCI_DEV_MAX 4
34 #define UNCORE_EVENT_CONSTRAINT(c, n) EVENT_CONSTRAINT(c, n, 0xff)
36 struct pci_extra_dev
{
37 struct pci_dev
*dev
[UNCORE_EXTRA_PCI_DEV_MAX
];
40 struct intel_uncore_ops
;
41 struct intel_uncore_pmu
;
42 struct intel_uncore_box
;
43 struct uncore_event_desc
;
44 struct freerunning_counters
;
46 struct intel_uncore_type
{
52 int num_freerunning_types
;
56 unsigned event_mask_ext
;
64 unsigned num_shared_regs
:8;
65 unsigned single_fixed
:1;
66 unsigned pair_ctr_ctl
:1;
67 unsigned *msr_offsets
;
68 struct event_constraint unconstrainted
;
69 struct event_constraint
*constraints
;
70 struct intel_uncore_pmu
*pmus
;
71 struct intel_uncore_ops
*ops
;
72 struct uncore_event_desc
*event_descs
;
73 struct freerunning_counters
*freerunning
;
74 const struct attribute_group
*attr_groups
[4];
75 struct pmu
*pmu
; /* for custom pmu ops */
78 #define pmu_group attr_groups[0]
79 #define format_group attr_groups[1]
80 #define events_group attr_groups[2]
82 struct intel_uncore_ops
{
83 void (*init_box
)(struct intel_uncore_box
*);
84 void (*exit_box
)(struct intel_uncore_box
*);
85 void (*disable_box
)(struct intel_uncore_box
*);
86 void (*enable_box
)(struct intel_uncore_box
*);
87 void (*disable_event
)(struct intel_uncore_box
*, struct perf_event
*);
88 void (*enable_event
)(struct intel_uncore_box
*, struct perf_event
*);
89 u64 (*read_counter
)(struct intel_uncore_box
*, struct perf_event
*);
90 int (*hw_config
)(struct intel_uncore_box
*, struct perf_event
*);
91 struct event_constraint
*(*get_constraint
)(struct intel_uncore_box
*,
93 void (*put_constraint
)(struct intel_uncore_box
*, struct perf_event
*);
96 struct intel_uncore_pmu
{
98 char name
[UNCORE_PMU_NAME_LEN
];
102 atomic_t activeboxes
;
103 struct intel_uncore_type
*type
;
104 struct intel_uncore_box
**boxes
;
107 struct intel_uncore_extra_reg
{
109 u64 config
, config1
, config2
;
113 struct intel_uncore_box
{
115 int dieid
; /* Logical die ID */
116 int n_active
; /* number of active events */
118 int cpu
; /* cpu to collect events */
121 struct perf_event
*events
[UNCORE_PMC_IDX_MAX
];
122 struct perf_event
*event_list
[UNCORE_PMC_IDX_MAX
];
123 struct event_constraint
*event_constraint
[UNCORE_PMC_IDX_MAX
];
124 unsigned long active_mask
[BITS_TO_LONGS(UNCORE_PMC_IDX_MAX
)];
125 u64 tags
[UNCORE_PMC_IDX_MAX
];
126 struct pci_dev
*pci_dev
;
127 struct intel_uncore_pmu
*pmu
;
128 u64 hrtimer_duration
; /* hrtimer timeout for this box */
129 struct hrtimer hrtimer
;
130 struct list_head list
;
131 struct list_head active_list
;
132 void __iomem
*io_addr
;
133 struct intel_uncore_extra_reg shared_regs
[0];
136 /* CFL uncore 8th cbox MSRs */
137 #define CFL_UNC_CBO_7_PERFEVTSEL0 0xf70
138 #define CFL_UNC_CBO_7_PER_CTR0 0xf76
140 #define UNCORE_BOX_FLAG_INITIATED 0
141 /* event config registers are 8-byte apart */
142 #define UNCORE_BOX_FLAG_CTL_OFFS8 1
143 /* CFL 8th CBOX has different MSR space */
144 #define UNCORE_BOX_FLAG_CFL8_CBOX_MSR_OFFS 2
146 struct uncore_event_desc
{
147 struct kobj_attribute attr
;
151 struct freerunning_counters
{
152 unsigned int counter_base
;
153 unsigned int counter_offset
;
154 unsigned int box_offset
;
155 unsigned int num_counters
;
160 struct list_head list
;
162 int pbus_to_physid
[256];
165 struct pci2phy_map
*__find_pci2phy_map(int segment
);
166 int uncore_pcibus_to_physid(struct pci_bus
*bus
);
168 ssize_t
uncore_event_show(struct kobject
*kobj
,
169 struct kobj_attribute
*attr
, char *buf
);
171 #define INTEL_UNCORE_EVENT_DESC(_name, _config) \
173 .attr = __ATTR(_name, 0444, uncore_event_show, NULL), \
177 #define DEFINE_UNCORE_FORMAT_ATTR(_var, _name, _format) \
178 static ssize_t __uncore_##_var##_show(struct kobject *kobj, \
179 struct kobj_attribute *attr, \
182 BUILD_BUG_ON(sizeof(_format) >= PAGE_SIZE); \
183 return sprintf(page, _format "\n"); \
185 static struct kobj_attribute format_attr_##_var = \
186 __ATTR(_name, 0444, __uncore_##_var##_show, NULL)
188 static inline bool uncore_pmc_fixed(int idx
)
190 return idx
== UNCORE_PMC_IDX_FIXED
;
193 static inline bool uncore_pmc_freerunning(int idx
)
195 return idx
== UNCORE_PMC_IDX_FREERUNNING
;
199 unsigned int uncore_mmio_box_ctl(struct intel_uncore_box
*box
)
201 return box
->pmu
->type
->box_ctl
+
202 box
->pmu
->type
->mmio_offset
* box
->pmu
->pmu_idx
;
205 static inline unsigned uncore_pci_box_ctl(struct intel_uncore_box
*box
)
207 return box
->pmu
->type
->box_ctl
;
210 static inline unsigned uncore_pci_fixed_ctl(struct intel_uncore_box
*box
)
212 return box
->pmu
->type
->fixed_ctl
;
215 static inline unsigned uncore_pci_fixed_ctr(struct intel_uncore_box
*box
)
217 return box
->pmu
->type
->fixed_ctr
;
221 unsigned uncore_pci_event_ctl(struct intel_uncore_box
*box
, int idx
)
223 if (test_bit(UNCORE_BOX_FLAG_CTL_OFFS8
, &box
->flags
))
224 return idx
* 8 + box
->pmu
->type
->event_ctl
;
226 return idx
* 4 + box
->pmu
->type
->event_ctl
;
230 unsigned uncore_pci_perf_ctr(struct intel_uncore_box
*box
, int idx
)
232 return idx
* 8 + box
->pmu
->type
->perf_ctr
;
235 static inline unsigned uncore_msr_box_offset(struct intel_uncore_box
*box
)
237 struct intel_uncore_pmu
*pmu
= box
->pmu
;
238 return pmu
->type
->msr_offsets
?
239 pmu
->type
->msr_offsets
[pmu
->pmu_idx
] :
240 pmu
->type
->msr_offset
* pmu
->pmu_idx
;
243 static inline unsigned uncore_msr_box_ctl(struct intel_uncore_box
*box
)
245 if (!box
->pmu
->type
->box_ctl
)
247 return box
->pmu
->type
->box_ctl
+ uncore_msr_box_offset(box
);
250 static inline unsigned uncore_msr_fixed_ctl(struct intel_uncore_box
*box
)
252 if (!box
->pmu
->type
->fixed_ctl
)
254 return box
->pmu
->type
->fixed_ctl
+ uncore_msr_box_offset(box
);
257 static inline unsigned uncore_msr_fixed_ctr(struct intel_uncore_box
*box
)
259 return box
->pmu
->type
->fixed_ctr
+ uncore_msr_box_offset(box
);
264 * In the uncore document, there is no event-code assigned to free running
265 * counters. Some events need to be defined to indicate the free running
266 * counters. The events are encoded as event-code + umask-code.
268 * The event-code for all free running counters is 0xff, which is the same as
269 * the fixed counters.
271 * The umask-code is used to distinguish a fixed counter and a free running
272 * counter, and different types of free running counters.
273 * - For fixed counters, the umask-code is 0x0X.
274 * X indicates the index of the fixed counter, which starts from 0.
275 * - For free running counters, the umask-code uses the rest of the space.
276 * It would bare the format of 0xXY.
277 * X stands for the type of free running counters, which starts from 1.
278 * Y stands for the index of free running counters of same type, which
281 * For example, there are three types of IIO free running counters on Skylake
282 * server, IO CLOCKS counters, BANDWIDTH counters and UTILIZATION counters.
283 * The event-code for all the free running counters is 0xff.
284 * 'ioclk' is the first counter of IO CLOCKS. IO CLOCKS is the first type,
285 * which umask-code starts from 0x10.
286 * So 'ioclk' is encoded as event=0xff,umask=0x10
287 * 'bw_in_port2' is the third counter of BANDWIDTH counters. BANDWIDTH is
288 * the second type, which umask-code starts from 0x20.
289 * So 'bw_in_port2' is encoded as event=0xff,umask=0x22
291 static inline unsigned int uncore_freerunning_idx(u64 config
)
293 return ((config
>> 8) & 0xf);
296 #define UNCORE_FREERUNNING_UMASK_START 0x10
298 static inline unsigned int uncore_freerunning_type(u64 config
)
300 return ((((config
>> 8) - UNCORE_FREERUNNING_UMASK_START
) >> 4) & 0xf);
304 unsigned int uncore_freerunning_counter(struct intel_uncore_box
*box
,
305 struct perf_event
*event
)
307 unsigned int type
= uncore_freerunning_type(event
->hw
.config
);
308 unsigned int idx
= uncore_freerunning_idx(event
->hw
.config
);
309 struct intel_uncore_pmu
*pmu
= box
->pmu
;
311 return pmu
->type
->freerunning
[type
].counter_base
+
312 pmu
->type
->freerunning
[type
].counter_offset
* idx
+
313 pmu
->type
->freerunning
[type
].box_offset
* pmu
->pmu_idx
;
317 unsigned uncore_msr_event_ctl(struct intel_uncore_box
*box
, int idx
)
319 if (test_bit(UNCORE_BOX_FLAG_CFL8_CBOX_MSR_OFFS
, &box
->flags
)) {
320 return CFL_UNC_CBO_7_PERFEVTSEL0
+
321 (box
->pmu
->type
->pair_ctr_ctl
? 2 * idx
: idx
);
323 return box
->pmu
->type
->event_ctl
+
324 (box
->pmu
->type
->pair_ctr_ctl
? 2 * idx
: idx
) +
325 uncore_msr_box_offset(box
);
330 unsigned uncore_msr_perf_ctr(struct intel_uncore_box
*box
, int idx
)
332 if (test_bit(UNCORE_BOX_FLAG_CFL8_CBOX_MSR_OFFS
, &box
->flags
)) {
333 return CFL_UNC_CBO_7_PER_CTR0
+
334 (box
->pmu
->type
->pair_ctr_ctl
? 2 * idx
: idx
);
336 return box
->pmu
->type
->perf_ctr
+
337 (box
->pmu
->type
->pair_ctr_ctl
? 2 * idx
: idx
) +
338 uncore_msr_box_offset(box
);
343 unsigned uncore_fixed_ctl(struct intel_uncore_box
*box
)
345 if (box
->pci_dev
|| box
->io_addr
)
346 return uncore_pci_fixed_ctl(box
);
348 return uncore_msr_fixed_ctl(box
);
352 unsigned uncore_fixed_ctr(struct intel_uncore_box
*box
)
354 if (box
->pci_dev
|| box
->io_addr
)
355 return uncore_pci_fixed_ctr(box
);
357 return uncore_msr_fixed_ctr(box
);
361 unsigned uncore_event_ctl(struct intel_uncore_box
*box
, int idx
)
363 if (box
->pci_dev
|| box
->io_addr
)
364 return uncore_pci_event_ctl(box
, idx
);
366 return uncore_msr_event_ctl(box
, idx
);
370 unsigned uncore_perf_ctr(struct intel_uncore_box
*box
, int idx
)
372 if (box
->pci_dev
|| box
->io_addr
)
373 return uncore_pci_perf_ctr(box
, idx
);
375 return uncore_msr_perf_ctr(box
, idx
);
378 static inline int uncore_perf_ctr_bits(struct intel_uncore_box
*box
)
380 return box
->pmu
->type
->perf_ctr_bits
;
383 static inline int uncore_fixed_ctr_bits(struct intel_uncore_box
*box
)
385 return box
->pmu
->type
->fixed_ctr_bits
;
389 unsigned int uncore_freerunning_bits(struct intel_uncore_box
*box
,
390 struct perf_event
*event
)
392 unsigned int type
= uncore_freerunning_type(event
->hw
.config
);
394 return box
->pmu
->type
->freerunning
[type
].bits
;
397 static inline int uncore_num_freerunning(struct intel_uncore_box
*box
,
398 struct perf_event
*event
)
400 unsigned int type
= uncore_freerunning_type(event
->hw
.config
);
402 return box
->pmu
->type
->freerunning
[type
].num_counters
;
405 static inline int uncore_num_freerunning_types(struct intel_uncore_box
*box
,
406 struct perf_event
*event
)
408 return box
->pmu
->type
->num_freerunning_types
;
411 static inline bool check_valid_freerunning_event(struct intel_uncore_box
*box
,
412 struct perf_event
*event
)
414 unsigned int type
= uncore_freerunning_type(event
->hw
.config
);
415 unsigned int idx
= uncore_freerunning_idx(event
->hw
.config
);
417 return (type
< uncore_num_freerunning_types(box
, event
)) &&
418 (idx
< uncore_num_freerunning(box
, event
));
421 static inline int uncore_num_counters(struct intel_uncore_box
*box
)
423 return box
->pmu
->type
->num_counters
;
426 static inline bool is_freerunning_event(struct perf_event
*event
)
428 u64 cfg
= event
->attr
.config
;
430 return ((cfg
& UNCORE_FIXED_EVENT
) == UNCORE_FIXED_EVENT
) &&
431 (((cfg
>> 8) & 0xff) >= UNCORE_FREERUNNING_UMASK_START
);
434 /* Check and reject invalid config */
435 static inline int uncore_freerunning_hw_config(struct intel_uncore_box
*box
,
436 struct perf_event
*event
)
438 if (is_freerunning_event(event
))
444 static inline void uncore_disable_event(struct intel_uncore_box
*box
,
445 struct perf_event
*event
)
447 box
->pmu
->type
->ops
->disable_event(box
, event
);
450 static inline void uncore_enable_event(struct intel_uncore_box
*box
,
451 struct perf_event
*event
)
453 box
->pmu
->type
->ops
->enable_event(box
, event
);
456 static inline u64
uncore_read_counter(struct intel_uncore_box
*box
,
457 struct perf_event
*event
)
459 return box
->pmu
->type
->ops
->read_counter(box
, event
);
462 static inline void uncore_box_init(struct intel_uncore_box
*box
)
464 if (!test_and_set_bit(UNCORE_BOX_FLAG_INITIATED
, &box
->flags
)) {
465 if (box
->pmu
->type
->ops
->init_box
)
466 box
->pmu
->type
->ops
->init_box(box
);
470 static inline void uncore_box_exit(struct intel_uncore_box
*box
)
472 if (test_and_clear_bit(UNCORE_BOX_FLAG_INITIATED
, &box
->flags
)) {
473 if (box
->pmu
->type
->ops
->exit_box
)
474 box
->pmu
->type
->ops
->exit_box(box
);
478 static inline bool uncore_box_is_fake(struct intel_uncore_box
*box
)
480 return (box
->dieid
< 0);
483 static inline struct intel_uncore_pmu
*uncore_event_to_pmu(struct perf_event
*event
)
485 return container_of(event
->pmu
, struct intel_uncore_pmu
, pmu
);
488 static inline struct intel_uncore_box
*uncore_event_to_box(struct perf_event
*event
)
490 return event
->pmu_private
;
493 struct intel_uncore_box
*uncore_pmu_to_box(struct intel_uncore_pmu
*pmu
, int cpu
);
494 u64
uncore_msr_read_counter(struct intel_uncore_box
*box
, struct perf_event
*event
);
495 void uncore_mmio_exit_box(struct intel_uncore_box
*box
);
496 u64
uncore_mmio_read_counter(struct intel_uncore_box
*box
,
497 struct perf_event
*event
);
498 void uncore_pmu_start_hrtimer(struct intel_uncore_box
*box
);
499 void uncore_pmu_cancel_hrtimer(struct intel_uncore_box
*box
);
500 void uncore_pmu_event_start(struct perf_event
*event
, int flags
);
501 void uncore_pmu_event_stop(struct perf_event
*event
, int flags
);
502 int uncore_pmu_event_add(struct perf_event
*event
, int flags
);
503 void uncore_pmu_event_del(struct perf_event
*event
, int flags
);
504 void uncore_pmu_event_read(struct perf_event
*event
);
505 void uncore_perf_event_update(struct intel_uncore_box
*box
, struct perf_event
*event
);
506 struct event_constraint
*
507 uncore_get_constraint(struct intel_uncore_box
*box
, struct perf_event
*event
);
508 void uncore_put_constraint(struct intel_uncore_box
*box
, struct perf_event
*event
);
509 u64
uncore_shared_reg_config(struct intel_uncore_box
*box
, int idx
);
511 extern struct intel_uncore_type
**uncore_msr_uncores
;
512 extern struct intel_uncore_type
**uncore_pci_uncores
;
513 extern struct intel_uncore_type
**uncore_mmio_uncores
;
514 extern struct pci_driver
*uncore_pci_driver
;
515 extern raw_spinlock_t pci2phy_map_lock
;
516 extern struct list_head pci2phy_map_head
;
517 extern struct pci_extra_dev
*uncore_extra_pci_dev
;
518 extern struct event_constraint uncore_constraint_empty
;
521 int snb_uncore_pci_init(void);
522 int ivb_uncore_pci_init(void);
523 int hsw_uncore_pci_init(void);
524 int bdw_uncore_pci_init(void);
525 int skl_uncore_pci_init(void);
526 void snb_uncore_cpu_init(void);
527 void nhm_uncore_cpu_init(void);
528 void skl_uncore_cpu_init(void);
529 void icl_uncore_cpu_init(void);
530 int snb_pci2phy_map_init(int devid
);
533 int snbep_uncore_pci_init(void);
534 void snbep_uncore_cpu_init(void);
535 int ivbep_uncore_pci_init(void);
536 void ivbep_uncore_cpu_init(void);
537 int hswep_uncore_pci_init(void);
538 void hswep_uncore_cpu_init(void);
539 int bdx_uncore_pci_init(void);
540 void bdx_uncore_cpu_init(void);
541 int knl_uncore_pci_init(void);
542 void knl_uncore_cpu_init(void);
543 int skx_uncore_pci_init(void);
544 void skx_uncore_cpu_init(void);
545 int snr_uncore_pci_init(void);
546 void snr_uncore_cpu_init(void);
547 void snr_uncore_mmio_init(void);
550 void nhmex_uncore_cpu_init(void);