1 // SPDX-License-Identifier: GPL-2.0
3 * RNG driver for Exynos TRNGs
5 * Author: Łukasz Stelmach <l.stelmach@samsung.com>
7 * Copyright 2017 (c) Samsung Electronics Software, Inc.
9 * Based on the Exynos PRNG driver drivers/crypto/exynos-rng by
10 * Krzysztof Kozłowski <krzk@kernel.org>
13 #include <linux/clk.h>
14 #include <linux/crypto.h>
15 #include <linux/delay.h>
16 #include <linux/err.h>
17 #include <linux/hw_random.h>
19 #include <linux/iopoll.h>
20 #include <linux/kernel.h>
21 #include <linux/module.h>
22 #include <linux/mod_devicetable.h>
23 #include <linux/platform_device.h>
24 #include <linux/pm_runtime.h>
26 #define EXYNOS_TRNG_CLKDIV (0x0)
28 #define EXYNOS_TRNG_CTRL (0x20)
29 #define EXYNOS_TRNG_CTRL_RNGEN BIT(31)
31 #define EXYNOS_TRNG_POST_CTRL (0x30)
32 #define EXYNOS_TRNG_ONLINE_CTRL (0x40)
33 #define EXYNOS_TRNG_ONLINE_STAT (0x44)
34 #define EXYNOS_TRNG_ONLINE_MAXCHI2 (0x48)
35 #define EXYNOS_TRNG_FIFO_CTRL (0x50)
36 #define EXYNOS_TRNG_FIFO_0 (0x80)
37 #define EXYNOS_TRNG_FIFO_1 (0x84)
38 #define EXYNOS_TRNG_FIFO_2 (0x88)
39 #define EXYNOS_TRNG_FIFO_3 (0x8c)
40 #define EXYNOS_TRNG_FIFO_4 (0x90)
41 #define EXYNOS_TRNG_FIFO_5 (0x94)
42 #define EXYNOS_TRNG_FIFO_6 (0x98)
43 #define EXYNOS_TRNG_FIFO_7 (0x9c)
44 #define EXYNOS_TRNG_FIFO_LEN (8)
45 #define EXYNOS_TRNG_CLOCK_RATE (500000)
48 struct exynos_trng_dev
{
55 static int exynos_trng_do_read(struct hwrng
*rng
, void *data
, size_t max
,
58 struct exynos_trng_dev
*trng
;
61 max
= min_t(size_t, max
, (EXYNOS_TRNG_FIFO_LEN
* 4));
63 trng
= (struct exynos_trng_dev
*)rng
->priv
;
65 writel_relaxed(max
* 8, trng
->mem
+ EXYNOS_TRNG_FIFO_CTRL
);
66 val
= readl_poll_timeout(trng
->mem
+ EXYNOS_TRNG_FIFO_CTRL
, val
,
67 val
== 0, 200, 1000000);
71 memcpy_fromio(data
, trng
->mem
+ EXYNOS_TRNG_FIFO_0
, max
);
76 static int exynos_trng_init(struct hwrng
*rng
)
78 struct exynos_trng_dev
*trng
= (struct exynos_trng_dev
*)rng
->priv
;
79 unsigned long sss_rate
;
82 sss_rate
= clk_get_rate(trng
->clk
);
85 * For most TRNG circuits the clock frequency of under 500 kHz
88 val
= sss_rate
/ (EXYNOS_TRNG_CLOCK_RATE
* 2);
90 dev_err(trng
->dev
, "clock divider too large: %d", val
);
94 writel_relaxed(val
, trng
->mem
+ EXYNOS_TRNG_CLKDIV
);
96 /* Enable the generator. */
97 val
= EXYNOS_TRNG_CTRL_RNGEN
;
98 writel_relaxed(val
, trng
->mem
+ EXYNOS_TRNG_CTRL
);
101 * Disable post-processing. /dev/hwrng is supposed to deliver
104 writel_relaxed(0, trng
->mem
+ EXYNOS_TRNG_POST_CTRL
);
109 static int exynos_trng_probe(struct platform_device
*pdev
)
111 struct exynos_trng_dev
*trng
;
114 trng
= devm_kzalloc(&pdev
->dev
, sizeof(*trng
), GFP_KERNEL
);
118 trng
->rng
.name
= devm_kstrdup(&pdev
->dev
, dev_name(&pdev
->dev
),
123 trng
->rng
.init
= exynos_trng_init
;
124 trng
->rng
.read
= exynos_trng_do_read
;
125 trng
->rng
.priv
= (unsigned long) trng
;
127 platform_set_drvdata(pdev
, trng
);
128 trng
->dev
= &pdev
->dev
;
130 trng
->mem
= devm_platform_ioremap_resource(pdev
, 0);
131 if (IS_ERR(trng
->mem
))
132 return PTR_ERR(trng
->mem
);
134 pm_runtime_enable(&pdev
->dev
);
135 ret
= pm_runtime_get_sync(&pdev
->dev
);
137 dev_err(&pdev
->dev
, "Could not get runtime PM.\n");
141 trng
->clk
= devm_clk_get(&pdev
->dev
, "secss");
142 if (IS_ERR(trng
->clk
)) {
143 ret
= PTR_ERR(trng
->clk
);
144 dev_err(&pdev
->dev
, "Could not get clock.\n");
148 ret
= clk_prepare_enable(trng
->clk
);
150 dev_err(&pdev
->dev
, "Could not enable the clk.\n");
154 ret
= devm_hwrng_register(&pdev
->dev
, &trng
->rng
);
156 dev_err(&pdev
->dev
, "Could not register hwrng device.\n");
160 dev_info(&pdev
->dev
, "Exynos True Random Number Generator.\n");
165 clk_disable_unprepare(trng
->clk
);
168 pm_runtime_put_sync(&pdev
->dev
);
171 pm_runtime_disable(&pdev
->dev
);
176 static int exynos_trng_remove(struct platform_device
*pdev
)
178 struct exynos_trng_dev
*trng
= platform_get_drvdata(pdev
);
180 clk_disable_unprepare(trng
->clk
);
182 pm_runtime_put_sync(&pdev
->dev
);
183 pm_runtime_disable(&pdev
->dev
);
188 static int __maybe_unused
exynos_trng_suspend(struct device
*dev
)
190 pm_runtime_put_sync(dev
);
195 static int __maybe_unused
exynos_trng_resume(struct device
*dev
)
199 ret
= pm_runtime_get_sync(dev
);
201 dev_err(dev
, "Could not get runtime PM.\n");
202 pm_runtime_put_noidle(dev
);
209 static SIMPLE_DEV_PM_OPS(exynos_trng_pm_ops
, exynos_trng_suspend
,
212 static const struct of_device_id exynos_trng_dt_match
[] = {
214 .compatible
= "samsung,exynos5250-trng",
218 MODULE_DEVICE_TABLE(of
, exynos_trng_dt_match
);
220 static struct platform_driver exynos_trng_driver
= {
222 .name
= "exynos-trng",
223 .pm
= &exynos_trng_pm_ops
,
224 .of_match_table
= exynos_trng_dt_match
,
226 .probe
= exynos_trng_probe
,
227 .remove
= exynos_trng_remove
,
230 module_platform_driver(exynos_trng_driver
);
231 MODULE_AUTHOR("Łukasz Stelmach");
232 MODULE_DESCRIPTION("H/W TRNG driver for Exynos chips");
233 MODULE_LICENSE("GPL v2");