2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <drm/drm_fourcc.h>
25 #include <drm/drm_vblank.h>
28 #include "amdgpu_pm.h"
29 #include "amdgpu_i2c.h"
32 #include "amdgpu_atombios.h"
33 #include "atombios_crtc.h"
34 #include "atombios_encoders.h"
35 #include "amdgpu_pll.h"
36 #include "amdgpu_connectors.h"
37 #include "amdgpu_display.h"
38 #include "dce_v10_0.h"
40 #include "dce/dce_10_0_d.h"
41 #include "dce/dce_10_0_sh_mask.h"
42 #include "dce/dce_10_0_enum.h"
43 #include "oss/oss_3_0_d.h"
44 #include "oss/oss_3_0_sh_mask.h"
45 #include "gmc/gmc_8_1_d.h"
46 #include "gmc/gmc_8_1_sh_mask.h"
48 #include "ivsrcid/ivsrcid_vislands30.h"
50 static void dce_v10_0_set_display_funcs(struct amdgpu_device
*adev
);
51 static void dce_v10_0_set_irq_funcs(struct amdgpu_device
*adev
);
53 static const u32 crtc_offsets
[] =
55 CRTC0_REGISTER_OFFSET
,
56 CRTC1_REGISTER_OFFSET
,
57 CRTC2_REGISTER_OFFSET
,
58 CRTC3_REGISTER_OFFSET
,
59 CRTC4_REGISTER_OFFSET
,
60 CRTC5_REGISTER_OFFSET
,
64 static const u32 hpd_offsets
[] =
74 static const uint32_t dig_offsets
[] = {
90 } interrupt_status_offsets
[] = { {
91 .reg
= mmDISP_INTERRUPT_STATUS
,
92 .vblank
= DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK
,
93 .vline
= DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK
,
94 .hpd
= DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
96 .reg
= mmDISP_INTERRUPT_STATUS_CONTINUE
,
97 .vblank
= DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK
,
98 .vline
= DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK
,
99 .hpd
= DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
101 .reg
= mmDISP_INTERRUPT_STATUS_CONTINUE2
,
102 .vblank
= DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK
,
103 .vline
= DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK
,
104 .hpd
= DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
106 .reg
= mmDISP_INTERRUPT_STATUS_CONTINUE3
,
107 .vblank
= DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK
,
108 .vline
= DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK
,
109 .hpd
= DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
111 .reg
= mmDISP_INTERRUPT_STATUS_CONTINUE4
,
112 .vblank
= DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK
,
113 .vline
= DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK
,
114 .hpd
= DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
116 .reg
= mmDISP_INTERRUPT_STATUS_CONTINUE5
,
117 .vblank
= DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK
,
118 .vline
= DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK
,
119 .hpd
= DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
122 static const u32 golden_settings_tonga_a11
[] =
124 mmDCI_CLK_CNTL
, 0x00000080, 0x00000000,
125 mmFBC_DEBUG_COMP
, 0x000000f0, 0x00000070,
126 mmFBC_MISC
, 0x1f311fff, 0x12300000,
127 mmHDMI_CONTROL
, 0x31000111, 0x00000011,
130 static const u32 tonga_mgcg_cgcg_init
[] =
132 mmXDMA_CLOCK_GATING_CNTL
, 0xffffffff, 0x00000100,
133 mmXDMA_MEM_POWER_CNTL
, 0x00000101, 0x00000000,
136 static const u32 golden_settings_fiji_a10
[] =
138 mmDCI_CLK_CNTL
, 0x00000080, 0x00000000,
139 mmFBC_DEBUG_COMP
, 0x000000f0, 0x00000070,
140 mmFBC_MISC
, 0x1f311fff, 0x12300000,
141 mmHDMI_CONTROL
, 0x31000111, 0x00000011,
144 static const u32 fiji_mgcg_cgcg_init
[] =
146 mmXDMA_CLOCK_GATING_CNTL
, 0xffffffff, 0x00000100,
147 mmXDMA_MEM_POWER_CNTL
, 0x00000101, 0x00000000,
150 static void dce_v10_0_init_golden_registers(struct amdgpu_device
*adev
)
152 switch (adev
->asic_type
) {
154 amdgpu_device_program_register_sequence(adev
,
156 ARRAY_SIZE(fiji_mgcg_cgcg_init
));
157 amdgpu_device_program_register_sequence(adev
,
158 golden_settings_fiji_a10
,
159 ARRAY_SIZE(golden_settings_fiji_a10
));
162 amdgpu_device_program_register_sequence(adev
,
163 tonga_mgcg_cgcg_init
,
164 ARRAY_SIZE(tonga_mgcg_cgcg_init
));
165 amdgpu_device_program_register_sequence(adev
,
166 golden_settings_tonga_a11
,
167 ARRAY_SIZE(golden_settings_tonga_a11
));
174 static u32
dce_v10_0_audio_endpt_rreg(struct amdgpu_device
*adev
,
175 u32 block_offset
, u32 reg
)
180 spin_lock_irqsave(&adev
->audio_endpt_idx_lock
, flags
);
181 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX
+ block_offset
, reg
);
182 r
= RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA
+ block_offset
);
183 spin_unlock_irqrestore(&adev
->audio_endpt_idx_lock
, flags
);
188 static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device
*adev
,
189 u32 block_offset
, u32 reg
, u32 v
)
193 spin_lock_irqsave(&adev
->audio_endpt_idx_lock
, flags
);
194 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX
+ block_offset
, reg
);
195 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA
+ block_offset
, v
);
196 spin_unlock_irqrestore(&adev
->audio_endpt_idx_lock
, flags
);
199 static u32
dce_v10_0_vblank_get_counter(struct amdgpu_device
*adev
, int crtc
)
201 if (crtc
>= adev
->mode_info
.num_crtc
)
204 return RREG32(mmCRTC_STATUS_FRAME_COUNT
+ crtc_offsets
[crtc
]);
207 static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device
*adev
)
211 /* Enable pflip interrupts */
212 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++)
213 amdgpu_irq_get(adev
, &adev
->pageflip_irq
, i
);
216 static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device
*adev
)
220 /* Disable pflip interrupts */
221 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++)
222 amdgpu_irq_put(adev
, &adev
->pageflip_irq
, i
);
226 * dce_v10_0_page_flip - pageflip callback.
228 * @adev: amdgpu_device pointer
229 * @crtc_id: crtc to cleanup pageflip on
230 * @crtc_base: new address of the crtc (GPU MC address)
232 * Triggers the actual pageflip by updating the primary
233 * surface base address.
235 static void dce_v10_0_page_flip(struct amdgpu_device
*adev
,
236 int crtc_id
, u64 crtc_base
, bool async
)
238 struct amdgpu_crtc
*amdgpu_crtc
= adev
->mode_info
.crtcs
[crtc_id
];
239 struct drm_framebuffer
*fb
= amdgpu_crtc
->base
.primary
->fb
;
242 /* flip at hsync for async, default is vsync */
243 tmp
= RREG32(mmGRPH_FLIP_CONTROL
+ amdgpu_crtc
->crtc_offset
);
244 tmp
= REG_SET_FIELD(tmp
, GRPH_FLIP_CONTROL
,
245 GRPH_SURFACE_UPDATE_H_RETRACE_EN
, async
? 1 : 0);
246 WREG32(mmGRPH_FLIP_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
248 WREG32(mmGRPH_PITCH
+ amdgpu_crtc
->crtc_offset
,
249 fb
->pitches
[0] / fb
->format
->cpp
[0]);
250 /* update the primary scanout address */
251 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH
+ amdgpu_crtc
->crtc_offset
,
252 upper_32_bits(crtc_base
));
253 /* writing to the low address triggers the update */
254 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS
+ amdgpu_crtc
->crtc_offset
,
255 lower_32_bits(crtc_base
));
257 RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS
+ amdgpu_crtc
->crtc_offset
);
260 static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device
*adev
, int crtc
,
261 u32
*vbl
, u32
*position
)
263 if ((crtc
< 0) || (crtc
>= adev
->mode_info
.num_crtc
))
266 *vbl
= RREG32(mmCRTC_V_BLANK_START_END
+ crtc_offsets
[crtc
]);
267 *position
= RREG32(mmCRTC_STATUS_POSITION
+ crtc_offsets
[crtc
]);
273 * dce_v10_0_hpd_sense - hpd sense callback.
275 * @adev: amdgpu_device pointer
276 * @hpd: hpd (hotplug detect) pin
278 * Checks if a digital monitor is connected (evergreen+).
279 * Returns true if connected, false if not connected.
281 static bool dce_v10_0_hpd_sense(struct amdgpu_device
*adev
,
282 enum amdgpu_hpd_id hpd
)
284 bool connected
= false;
286 if (hpd
>= adev
->mode_info
.num_hpd
)
289 if (RREG32(mmDC_HPD_INT_STATUS
+ hpd_offsets
[hpd
]) &
290 DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK
)
297 * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
299 * @adev: amdgpu_device pointer
300 * @hpd: hpd (hotplug detect) pin
302 * Set the polarity of the hpd pin (evergreen+).
304 static void dce_v10_0_hpd_set_polarity(struct amdgpu_device
*adev
,
305 enum amdgpu_hpd_id hpd
)
308 bool connected
= dce_v10_0_hpd_sense(adev
, hpd
);
310 if (hpd
>= adev
->mode_info
.num_hpd
)
313 tmp
= RREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
]);
315 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_POLARITY
, 0);
317 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_POLARITY
, 1);
318 WREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
], tmp
);
322 * dce_v10_0_hpd_init - hpd setup callback.
324 * @adev: amdgpu_device pointer
326 * Setup the hpd pins used by the card (evergreen+).
327 * Enable the pin, set the polarity, and enable the hpd interrupts.
329 static void dce_v10_0_hpd_init(struct amdgpu_device
*adev
)
331 struct drm_device
*dev
= adev
->ddev
;
332 struct drm_connector
*connector
;
333 struct drm_connector_list_iter iter
;
336 drm_connector_list_iter_begin(dev
, &iter
);
337 drm_for_each_connector_iter(connector
, &iter
) {
338 struct amdgpu_connector
*amdgpu_connector
= to_amdgpu_connector(connector
);
340 if (amdgpu_connector
->hpd
.hpd
>= adev
->mode_info
.num_hpd
)
343 if (connector
->connector_type
== DRM_MODE_CONNECTOR_eDP
||
344 connector
->connector_type
== DRM_MODE_CONNECTOR_LVDS
) {
345 /* don't try to enable hpd on eDP or LVDS avoid breaking the
346 * aux dp channel on imac and help (but not completely fix)
347 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
348 * also avoid interrupt storms during dpms.
350 tmp
= RREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
]);
351 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_EN
, 0);
352 WREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
], tmp
);
356 tmp
= RREG32(mmDC_HPD_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
]);
357 tmp
= REG_SET_FIELD(tmp
, DC_HPD_CONTROL
, DC_HPD_EN
, 1);
358 WREG32(mmDC_HPD_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
], tmp
);
360 tmp
= RREG32(mmDC_HPD_TOGGLE_FILT_CNTL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
]);
361 tmp
= REG_SET_FIELD(tmp
, DC_HPD_TOGGLE_FILT_CNTL
,
362 DC_HPD_CONNECT_INT_DELAY
,
363 AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS
);
364 tmp
= REG_SET_FIELD(tmp
, DC_HPD_TOGGLE_FILT_CNTL
,
365 DC_HPD_DISCONNECT_INT_DELAY
,
366 AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS
);
367 WREG32(mmDC_HPD_TOGGLE_FILT_CNTL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
], tmp
);
369 dce_v10_0_hpd_set_polarity(adev
, amdgpu_connector
->hpd
.hpd
);
370 amdgpu_irq_get(adev
, &adev
->hpd_irq
,
371 amdgpu_connector
->hpd
.hpd
);
373 drm_connector_list_iter_end(&iter
);
377 * dce_v10_0_hpd_fini - hpd tear down callback.
379 * @adev: amdgpu_device pointer
381 * Tear down the hpd pins used by the card (evergreen+).
382 * Disable the hpd interrupts.
384 static void dce_v10_0_hpd_fini(struct amdgpu_device
*adev
)
386 struct drm_device
*dev
= adev
->ddev
;
387 struct drm_connector
*connector
;
388 struct drm_connector_list_iter iter
;
391 drm_connector_list_iter_begin(dev
, &iter
);
392 drm_for_each_connector_iter(connector
, &iter
) {
393 struct amdgpu_connector
*amdgpu_connector
= to_amdgpu_connector(connector
);
395 if (amdgpu_connector
->hpd
.hpd
>= adev
->mode_info
.num_hpd
)
398 tmp
= RREG32(mmDC_HPD_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
]);
399 tmp
= REG_SET_FIELD(tmp
, DC_HPD_CONTROL
, DC_HPD_EN
, 0);
400 WREG32(mmDC_HPD_CONTROL
+ hpd_offsets
[amdgpu_connector
->hpd
.hpd
], tmp
);
402 amdgpu_irq_put(adev
, &adev
->hpd_irq
,
403 amdgpu_connector
->hpd
.hpd
);
405 drm_connector_list_iter_end(&iter
);
408 static u32
dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device
*adev
)
410 return mmDC_GPIO_HPD_A
;
413 static bool dce_v10_0_is_display_hung(struct amdgpu_device
*adev
)
419 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
420 tmp
= RREG32(mmCRTC_CONTROL
+ crtc_offsets
[i
]);
421 if (REG_GET_FIELD(tmp
, CRTC_CONTROL
, CRTC_MASTER_EN
)) {
422 crtc_status
[i
] = RREG32(mmCRTC_STATUS_HV_COUNT
+ crtc_offsets
[i
]);
423 crtc_hung
|= (1 << i
);
427 for (j
= 0; j
< 10; j
++) {
428 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
429 if (crtc_hung
& (1 << i
)) {
430 tmp
= RREG32(mmCRTC_STATUS_HV_COUNT
+ crtc_offsets
[i
]);
431 if (tmp
!= crtc_status
[i
])
432 crtc_hung
&= ~(1 << i
);
443 static void dce_v10_0_set_vga_render_state(struct amdgpu_device
*adev
,
448 /* Lockout access through VGA aperture*/
449 tmp
= RREG32(mmVGA_HDP_CONTROL
);
451 tmp
= REG_SET_FIELD(tmp
, VGA_HDP_CONTROL
, VGA_MEMORY_DISABLE
, 0);
453 tmp
= REG_SET_FIELD(tmp
, VGA_HDP_CONTROL
, VGA_MEMORY_DISABLE
, 1);
454 WREG32(mmVGA_HDP_CONTROL
, tmp
);
456 /* disable VGA render */
457 tmp
= RREG32(mmVGA_RENDER_CONTROL
);
459 tmp
= REG_SET_FIELD(tmp
, VGA_RENDER_CONTROL
, VGA_VSTATUS_CNTL
, 1);
461 tmp
= REG_SET_FIELD(tmp
, VGA_RENDER_CONTROL
, VGA_VSTATUS_CNTL
, 0);
462 WREG32(mmVGA_RENDER_CONTROL
, tmp
);
465 static int dce_v10_0_get_num_crtc(struct amdgpu_device
*adev
)
469 switch (adev
->asic_type
) {
480 void dce_v10_0_disable_dce(struct amdgpu_device
*adev
)
482 /*Disable VGA render and enabled crtc, if has DCE engine*/
483 if (amdgpu_atombios_has_dce_engine_info(adev
)) {
487 dce_v10_0_set_vga_render_state(adev
, false);
490 for (i
= 0; i
< dce_v10_0_get_num_crtc(adev
); i
++) {
491 crtc_enabled
= REG_GET_FIELD(RREG32(mmCRTC_CONTROL
+ crtc_offsets
[i
]),
492 CRTC_CONTROL
, CRTC_MASTER_EN
);
494 WREG32(mmCRTC_UPDATE_LOCK
+ crtc_offsets
[i
], 1);
495 tmp
= RREG32(mmCRTC_CONTROL
+ crtc_offsets
[i
]);
496 tmp
= REG_SET_FIELD(tmp
, CRTC_CONTROL
, CRTC_MASTER_EN
, 0);
497 WREG32(mmCRTC_CONTROL
+ crtc_offsets
[i
], tmp
);
498 WREG32(mmCRTC_UPDATE_LOCK
+ crtc_offsets
[i
], 0);
504 static void dce_v10_0_program_fmt(struct drm_encoder
*encoder
)
506 struct drm_device
*dev
= encoder
->dev
;
507 struct amdgpu_device
*adev
= dev
->dev_private
;
508 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
509 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(encoder
->crtc
);
510 struct drm_connector
*connector
= amdgpu_get_connector_for_encoder(encoder
);
513 enum amdgpu_connector_dither dither
= AMDGPU_FMT_DITHER_DISABLE
;
516 struct amdgpu_connector
*amdgpu_connector
= to_amdgpu_connector(connector
);
517 bpc
= amdgpu_connector_get_monitor_bpc(connector
);
518 dither
= amdgpu_connector
->dither
;
521 /* LVDS/eDP FMT is set up by atom */
522 if (amdgpu_encoder
->devices
& ATOM_DEVICE_LCD_SUPPORT
)
525 /* not needed for analog */
526 if ((amdgpu_encoder
->encoder_id
== ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
) ||
527 (amdgpu_encoder
->encoder_id
== ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
))
535 if (dither
== AMDGPU_FMT_DITHER_ENABLE
) {
536 /* XXX sort out optimal dither settings */
537 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_FRAME_RANDOM_ENABLE
, 1);
538 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_HIGHPASS_RANDOM_ENABLE
, 1);
539 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_EN
, 1);
540 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_DEPTH
, 0);
542 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_EN
, 1);
543 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_DEPTH
, 0);
547 if (dither
== AMDGPU_FMT_DITHER_ENABLE
) {
548 /* XXX sort out optimal dither settings */
549 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_FRAME_RANDOM_ENABLE
, 1);
550 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_HIGHPASS_RANDOM_ENABLE
, 1);
551 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_RGB_RANDOM_ENABLE
, 1);
552 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_EN
, 1);
553 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_DEPTH
, 1);
555 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_EN
, 1);
556 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_DEPTH
, 1);
560 if (dither
== AMDGPU_FMT_DITHER_ENABLE
) {
561 /* XXX sort out optimal dither settings */
562 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_FRAME_RANDOM_ENABLE
, 1);
563 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_HIGHPASS_RANDOM_ENABLE
, 1);
564 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_RGB_RANDOM_ENABLE
, 1);
565 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_EN
, 1);
566 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_SPATIAL_DITHER_DEPTH
, 2);
568 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_EN
, 1);
569 tmp
= REG_SET_FIELD(tmp
, FMT_BIT_DEPTH_CONTROL
, FMT_TRUNCATE_DEPTH
, 2);
577 WREG32(mmFMT_BIT_DEPTH_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
581 /* display watermark setup */
583 * dce_v10_0_line_buffer_adjust - Set up the line buffer
585 * @adev: amdgpu_device pointer
586 * @amdgpu_crtc: the selected display controller
587 * @mode: the current display mode on the selected display
590 * Setup up the line buffer allocation for
591 * the selected display controller (CIK).
592 * Returns the line buffer size in pixels.
594 static u32
dce_v10_0_line_buffer_adjust(struct amdgpu_device
*adev
,
595 struct amdgpu_crtc
*amdgpu_crtc
,
596 struct drm_display_mode
*mode
)
598 u32 tmp
, buffer_alloc
, i
, mem_cfg
;
599 u32 pipe_offset
= amdgpu_crtc
->crtc_id
;
602 * There are 6 line buffers, one for each display controllers.
603 * There are 3 partitions per LB. Select the number of partitions
604 * to enable based on the display width. For display widths larger
605 * than 4096, you need use to use 2 display controllers and combine
606 * them using the stereo blender.
608 if (amdgpu_crtc
->base
.enabled
&& mode
) {
609 if (mode
->crtc_hdisplay
< 1920) {
612 } else if (mode
->crtc_hdisplay
< 2560) {
615 } else if (mode
->crtc_hdisplay
< 4096) {
617 buffer_alloc
= (adev
->flags
& AMD_IS_APU
) ? 2 : 4;
619 DRM_DEBUG_KMS("Mode too big for LB!\n");
621 buffer_alloc
= (adev
->flags
& AMD_IS_APU
) ? 2 : 4;
628 tmp
= RREG32(mmLB_MEMORY_CTRL
+ amdgpu_crtc
->crtc_offset
);
629 tmp
= REG_SET_FIELD(tmp
, LB_MEMORY_CTRL
, LB_MEMORY_CONFIG
, mem_cfg
);
630 WREG32(mmLB_MEMORY_CTRL
+ amdgpu_crtc
->crtc_offset
, tmp
);
632 tmp
= RREG32(mmPIPE0_DMIF_BUFFER_CONTROL
+ pipe_offset
);
633 tmp
= REG_SET_FIELD(tmp
, PIPE0_DMIF_BUFFER_CONTROL
, DMIF_BUFFERS_ALLOCATED
, buffer_alloc
);
634 WREG32(mmPIPE0_DMIF_BUFFER_CONTROL
+ pipe_offset
, tmp
);
636 for (i
= 0; i
< adev
->usec_timeout
; i
++) {
637 tmp
= RREG32(mmPIPE0_DMIF_BUFFER_CONTROL
+ pipe_offset
);
638 if (REG_GET_FIELD(tmp
, PIPE0_DMIF_BUFFER_CONTROL
, DMIF_BUFFERS_ALLOCATION_COMPLETED
))
643 if (amdgpu_crtc
->base
.enabled
&& mode
) {
655 /* controller not enabled, so no lb used */
660 * cik_get_number_of_dram_channels - get the number of dram channels
662 * @adev: amdgpu_device pointer
664 * Look up the number of video ram channels (CIK).
665 * Used for display watermark bandwidth calculations
666 * Returns the number of dram channels
668 static u32
cik_get_number_of_dram_channels(struct amdgpu_device
*adev
)
670 u32 tmp
= RREG32(mmMC_SHARED_CHMAP
);
672 switch (REG_GET_FIELD(tmp
, MC_SHARED_CHMAP
, NOOFCHAN
)) {
695 struct dce10_wm_params
{
696 u32 dram_channels
; /* number of dram channels */
697 u32 yclk
; /* bandwidth per dram data pin in kHz */
698 u32 sclk
; /* engine clock in kHz */
699 u32 disp_clk
; /* display clock in kHz */
700 u32 src_width
; /* viewport width */
701 u32 active_time
; /* active display time in ns */
702 u32 blank_time
; /* blank time in ns */
703 bool interlaced
; /* mode is interlaced */
704 fixed20_12 vsc
; /* vertical scale ratio */
705 u32 num_heads
; /* number of active crtcs */
706 u32 bytes_per_pixel
; /* bytes per pixel display + overlay */
707 u32 lb_size
; /* line buffer allocated to pipe */
708 u32 vtaps
; /* vertical scaler taps */
712 * dce_v10_0_dram_bandwidth - get the dram bandwidth
714 * @wm: watermark calculation data
716 * Calculate the raw dram bandwidth (CIK).
717 * Used for display watermark bandwidth calculations
718 * Returns the dram bandwidth in MBytes/s
720 static u32
dce_v10_0_dram_bandwidth(struct dce10_wm_params
*wm
)
722 /* Calculate raw DRAM Bandwidth */
723 fixed20_12 dram_efficiency
; /* 0.7 */
724 fixed20_12 yclk
, dram_channels
, bandwidth
;
727 a
.full
= dfixed_const(1000);
728 yclk
.full
= dfixed_const(wm
->yclk
);
729 yclk
.full
= dfixed_div(yclk
, a
);
730 dram_channels
.full
= dfixed_const(wm
->dram_channels
* 4);
731 a
.full
= dfixed_const(10);
732 dram_efficiency
.full
= dfixed_const(7);
733 dram_efficiency
.full
= dfixed_div(dram_efficiency
, a
);
734 bandwidth
.full
= dfixed_mul(dram_channels
, yclk
);
735 bandwidth
.full
= dfixed_mul(bandwidth
, dram_efficiency
);
737 return dfixed_trunc(bandwidth
);
741 * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
743 * @wm: watermark calculation data
745 * Calculate the dram bandwidth used for display (CIK).
746 * Used for display watermark bandwidth calculations
747 * Returns the dram bandwidth for display in MBytes/s
749 static u32
dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params
*wm
)
751 /* Calculate DRAM Bandwidth and the part allocated to display. */
752 fixed20_12 disp_dram_allocation
; /* 0.3 to 0.7 */
753 fixed20_12 yclk
, dram_channels
, bandwidth
;
756 a
.full
= dfixed_const(1000);
757 yclk
.full
= dfixed_const(wm
->yclk
);
758 yclk
.full
= dfixed_div(yclk
, a
);
759 dram_channels
.full
= dfixed_const(wm
->dram_channels
* 4);
760 a
.full
= dfixed_const(10);
761 disp_dram_allocation
.full
= dfixed_const(3); /* XXX worse case value 0.3 */
762 disp_dram_allocation
.full
= dfixed_div(disp_dram_allocation
, a
);
763 bandwidth
.full
= dfixed_mul(dram_channels
, yclk
);
764 bandwidth
.full
= dfixed_mul(bandwidth
, disp_dram_allocation
);
766 return dfixed_trunc(bandwidth
);
770 * dce_v10_0_data_return_bandwidth - get the data return bandwidth
772 * @wm: watermark calculation data
774 * Calculate the data return bandwidth used for display (CIK).
775 * Used for display watermark bandwidth calculations
776 * Returns the data return bandwidth in MBytes/s
778 static u32
dce_v10_0_data_return_bandwidth(struct dce10_wm_params
*wm
)
780 /* Calculate the display Data return Bandwidth */
781 fixed20_12 return_efficiency
; /* 0.8 */
782 fixed20_12 sclk
, bandwidth
;
785 a
.full
= dfixed_const(1000);
786 sclk
.full
= dfixed_const(wm
->sclk
);
787 sclk
.full
= dfixed_div(sclk
, a
);
788 a
.full
= dfixed_const(10);
789 return_efficiency
.full
= dfixed_const(8);
790 return_efficiency
.full
= dfixed_div(return_efficiency
, a
);
791 a
.full
= dfixed_const(32);
792 bandwidth
.full
= dfixed_mul(a
, sclk
);
793 bandwidth
.full
= dfixed_mul(bandwidth
, return_efficiency
);
795 return dfixed_trunc(bandwidth
);
799 * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
801 * @wm: watermark calculation data
803 * Calculate the dmif bandwidth used for display (CIK).
804 * Used for display watermark bandwidth calculations
805 * Returns the dmif bandwidth in MBytes/s
807 static u32
dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params
*wm
)
809 /* Calculate the DMIF Request Bandwidth */
810 fixed20_12 disp_clk_request_efficiency
; /* 0.8 */
811 fixed20_12 disp_clk
, bandwidth
;
814 a
.full
= dfixed_const(1000);
815 disp_clk
.full
= dfixed_const(wm
->disp_clk
);
816 disp_clk
.full
= dfixed_div(disp_clk
, a
);
817 a
.full
= dfixed_const(32);
818 b
.full
= dfixed_mul(a
, disp_clk
);
820 a
.full
= dfixed_const(10);
821 disp_clk_request_efficiency
.full
= dfixed_const(8);
822 disp_clk_request_efficiency
.full
= dfixed_div(disp_clk_request_efficiency
, a
);
824 bandwidth
.full
= dfixed_mul(b
, disp_clk_request_efficiency
);
826 return dfixed_trunc(bandwidth
);
830 * dce_v10_0_available_bandwidth - get the min available bandwidth
832 * @wm: watermark calculation data
834 * Calculate the min available bandwidth used for display (CIK).
835 * Used for display watermark bandwidth calculations
836 * Returns the min available bandwidth in MBytes/s
838 static u32
dce_v10_0_available_bandwidth(struct dce10_wm_params
*wm
)
840 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
841 u32 dram_bandwidth
= dce_v10_0_dram_bandwidth(wm
);
842 u32 data_return_bandwidth
= dce_v10_0_data_return_bandwidth(wm
);
843 u32 dmif_req_bandwidth
= dce_v10_0_dmif_request_bandwidth(wm
);
845 return min(dram_bandwidth
, min(data_return_bandwidth
, dmif_req_bandwidth
));
849 * dce_v10_0_average_bandwidth - get the average available bandwidth
851 * @wm: watermark calculation data
853 * Calculate the average available bandwidth used for display (CIK).
854 * Used for display watermark bandwidth calculations
855 * Returns the average available bandwidth in MBytes/s
857 static u32
dce_v10_0_average_bandwidth(struct dce10_wm_params
*wm
)
859 /* Calculate the display mode Average Bandwidth
860 * DisplayMode should contain the source and destination dimensions,
864 fixed20_12 line_time
;
865 fixed20_12 src_width
;
866 fixed20_12 bandwidth
;
869 a
.full
= dfixed_const(1000);
870 line_time
.full
= dfixed_const(wm
->active_time
+ wm
->blank_time
);
871 line_time
.full
= dfixed_div(line_time
, a
);
872 bpp
.full
= dfixed_const(wm
->bytes_per_pixel
);
873 src_width
.full
= dfixed_const(wm
->src_width
);
874 bandwidth
.full
= dfixed_mul(src_width
, bpp
);
875 bandwidth
.full
= dfixed_mul(bandwidth
, wm
->vsc
);
876 bandwidth
.full
= dfixed_div(bandwidth
, line_time
);
878 return dfixed_trunc(bandwidth
);
882 * dce_v10_0_latency_watermark - get the latency watermark
884 * @wm: watermark calculation data
886 * Calculate the latency watermark (CIK).
887 * Used for display watermark bandwidth calculations
888 * Returns the latency watermark in ns
890 static u32
dce_v10_0_latency_watermark(struct dce10_wm_params
*wm
)
892 /* First calculate the latency in ns */
893 u32 mc_latency
= 2000; /* 2000 ns. */
894 u32 available_bandwidth
= dce_v10_0_available_bandwidth(wm
);
895 u32 worst_chunk_return_time
= (512 * 8 * 1000) / available_bandwidth
;
896 u32 cursor_line_pair_return_time
= (128 * 4 * 1000) / available_bandwidth
;
897 u32 dc_latency
= 40000000 / wm
->disp_clk
; /* dc pipe latency */
898 u32 other_heads_data_return_time
= ((wm
->num_heads
+ 1) * worst_chunk_return_time
) +
899 (wm
->num_heads
* cursor_line_pair_return_time
);
900 u32 latency
= mc_latency
+ other_heads_data_return_time
+ dc_latency
;
901 u32 max_src_lines_per_dst_line
, lb_fill_bw
, line_fill_time
;
902 u32 tmp
, dmif_size
= 12288;
905 if (wm
->num_heads
== 0)
908 a
.full
= dfixed_const(2);
909 b
.full
= dfixed_const(1);
910 if ((wm
->vsc
.full
> a
.full
) ||
911 ((wm
->vsc
.full
> b
.full
) && (wm
->vtaps
>= 3)) ||
913 ((wm
->vsc
.full
>= a
.full
) && wm
->interlaced
))
914 max_src_lines_per_dst_line
= 4;
916 max_src_lines_per_dst_line
= 2;
918 a
.full
= dfixed_const(available_bandwidth
);
919 b
.full
= dfixed_const(wm
->num_heads
);
920 a
.full
= dfixed_div(a
, b
);
921 tmp
= div_u64((u64
) dmif_size
* (u64
) wm
->disp_clk
, mc_latency
+ 512);
922 tmp
= min(dfixed_trunc(a
), tmp
);
924 lb_fill_bw
= min(tmp
, wm
->disp_clk
* wm
->bytes_per_pixel
/ 1000);
926 a
.full
= dfixed_const(max_src_lines_per_dst_line
* wm
->src_width
* wm
->bytes_per_pixel
);
927 b
.full
= dfixed_const(1000);
928 c
.full
= dfixed_const(lb_fill_bw
);
929 b
.full
= dfixed_div(c
, b
);
930 a
.full
= dfixed_div(a
, b
);
931 line_fill_time
= dfixed_trunc(a
);
933 if (line_fill_time
< wm
->active_time
)
936 return latency
+ (line_fill_time
- wm
->active_time
);
941 * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
942 * average and available dram bandwidth
944 * @wm: watermark calculation data
946 * Check if the display average bandwidth fits in the display
947 * dram bandwidth (CIK).
948 * Used for display watermark bandwidth calculations
949 * Returns true if the display fits, false if not.
951 static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params
*wm
)
953 if (dce_v10_0_average_bandwidth(wm
) <=
954 (dce_v10_0_dram_bandwidth_for_display(wm
) / wm
->num_heads
))
961 * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
962 * average and available bandwidth
964 * @wm: watermark calculation data
966 * Check if the display average bandwidth fits in the display
967 * available bandwidth (CIK).
968 * Used for display watermark bandwidth calculations
969 * Returns true if the display fits, false if not.
971 static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params
*wm
)
973 if (dce_v10_0_average_bandwidth(wm
) <=
974 (dce_v10_0_available_bandwidth(wm
) / wm
->num_heads
))
981 * dce_v10_0_check_latency_hiding - check latency hiding
983 * @wm: watermark calculation data
985 * Check latency hiding (CIK).
986 * Used for display watermark bandwidth calculations
987 * Returns true if the display fits, false if not.
989 static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params
*wm
)
991 u32 lb_partitions
= wm
->lb_size
/ wm
->src_width
;
992 u32 line_time
= wm
->active_time
+ wm
->blank_time
;
993 u32 latency_tolerant_lines
;
997 a
.full
= dfixed_const(1);
998 if (wm
->vsc
.full
> a
.full
)
999 latency_tolerant_lines
= 1;
1001 if (lb_partitions
<= (wm
->vtaps
+ 1))
1002 latency_tolerant_lines
= 1;
1004 latency_tolerant_lines
= 2;
1007 latency_hiding
= (latency_tolerant_lines
* line_time
+ wm
->blank_time
);
1009 if (dce_v10_0_latency_watermark(wm
) <= latency_hiding
)
1016 * dce_v10_0_program_watermarks - program display watermarks
1018 * @adev: amdgpu_device pointer
1019 * @amdgpu_crtc: the selected display controller
1020 * @lb_size: line buffer size
1021 * @num_heads: number of display controllers in use
1023 * Calculate and program the display watermarks for the
1024 * selected display controller (CIK).
1026 static void dce_v10_0_program_watermarks(struct amdgpu_device
*adev
,
1027 struct amdgpu_crtc
*amdgpu_crtc
,
1028 u32 lb_size
, u32 num_heads
)
1030 struct drm_display_mode
*mode
= &amdgpu_crtc
->base
.mode
;
1031 struct dce10_wm_params wm_low
, wm_high
;
1034 u32 latency_watermark_a
= 0, latency_watermark_b
= 0;
1035 u32 tmp
, wm_mask
, lb_vblank_lead_lines
= 0;
1037 if (amdgpu_crtc
->base
.enabled
&& num_heads
&& mode
) {
1038 active_time
= (u32
) div_u64((u64
)mode
->crtc_hdisplay
* 1000000,
1040 line_time
= (u32
) div_u64((u64
)mode
->crtc_htotal
* 1000000,
1042 line_time
= min(line_time
, (u32
)65535);
1044 /* watermark for high clocks */
1045 if (adev
->pm
.dpm_enabled
) {
1047 amdgpu_dpm_get_mclk(adev
, false) * 10;
1049 amdgpu_dpm_get_sclk(adev
, false) * 10;
1051 wm_high
.yclk
= adev
->pm
.current_mclk
* 10;
1052 wm_high
.sclk
= adev
->pm
.current_sclk
* 10;
1055 wm_high
.disp_clk
= mode
->clock
;
1056 wm_high
.src_width
= mode
->crtc_hdisplay
;
1057 wm_high
.active_time
= active_time
;
1058 wm_high
.blank_time
= line_time
- wm_high
.active_time
;
1059 wm_high
.interlaced
= false;
1060 if (mode
->flags
& DRM_MODE_FLAG_INTERLACE
)
1061 wm_high
.interlaced
= true;
1062 wm_high
.vsc
= amdgpu_crtc
->vsc
;
1064 if (amdgpu_crtc
->rmx_type
!= RMX_OFF
)
1066 wm_high
.bytes_per_pixel
= 4; /* XXX: get this from fb config */
1067 wm_high
.lb_size
= lb_size
;
1068 wm_high
.dram_channels
= cik_get_number_of_dram_channels(adev
);
1069 wm_high
.num_heads
= num_heads
;
1071 /* set for high clocks */
1072 latency_watermark_a
= min(dce_v10_0_latency_watermark(&wm_high
), (u32
)65535);
1074 /* possibly force display priority to high */
1075 /* should really do this at mode validation time... */
1076 if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high
) ||
1077 !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high
) ||
1078 !dce_v10_0_check_latency_hiding(&wm_high
) ||
1079 (adev
->mode_info
.disp_priority
== 2)) {
1080 DRM_DEBUG_KMS("force priority to high\n");
1083 /* watermark for low clocks */
1084 if (adev
->pm
.dpm_enabled
) {
1086 amdgpu_dpm_get_mclk(adev
, true) * 10;
1088 amdgpu_dpm_get_sclk(adev
, true) * 10;
1090 wm_low
.yclk
= adev
->pm
.current_mclk
* 10;
1091 wm_low
.sclk
= adev
->pm
.current_sclk
* 10;
1094 wm_low
.disp_clk
= mode
->clock
;
1095 wm_low
.src_width
= mode
->crtc_hdisplay
;
1096 wm_low
.active_time
= active_time
;
1097 wm_low
.blank_time
= line_time
- wm_low
.active_time
;
1098 wm_low
.interlaced
= false;
1099 if (mode
->flags
& DRM_MODE_FLAG_INTERLACE
)
1100 wm_low
.interlaced
= true;
1101 wm_low
.vsc
= amdgpu_crtc
->vsc
;
1103 if (amdgpu_crtc
->rmx_type
!= RMX_OFF
)
1105 wm_low
.bytes_per_pixel
= 4; /* XXX: get this from fb config */
1106 wm_low
.lb_size
= lb_size
;
1107 wm_low
.dram_channels
= cik_get_number_of_dram_channels(adev
);
1108 wm_low
.num_heads
= num_heads
;
1110 /* set for low clocks */
1111 latency_watermark_b
= min(dce_v10_0_latency_watermark(&wm_low
), (u32
)65535);
1113 /* possibly force display priority to high */
1114 /* should really do this at mode validation time... */
1115 if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low
) ||
1116 !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low
) ||
1117 !dce_v10_0_check_latency_hiding(&wm_low
) ||
1118 (adev
->mode_info
.disp_priority
== 2)) {
1119 DRM_DEBUG_KMS("force priority to high\n");
1121 lb_vblank_lead_lines
= DIV_ROUND_UP(lb_size
, mode
->crtc_hdisplay
);
1125 wm_mask
= RREG32(mmDPG_WATERMARK_MASK_CONTROL
+ amdgpu_crtc
->crtc_offset
);
1126 tmp
= REG_SET_FIELD(wm_mask
, DPG_WATERMARK_MASK_CONTROL
, URGENCY_WATERMARK_MASK
, 1);
1127 WREG32(mmDPG_WATERMARK_MASK_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
1128 tmp
= RREG32(mmDPG_PIPE_URGENCY_CONTROL
+ amdgpu_crtc
->crtc_offset
);
1129 tmp
= REG_SET_FIELD(tmp
, DPG_PIPE_URGENCY_CONTROL
, URGENCY_LOW_WATERMARK
, latency_watermark_a
);
1130 tmp
= REG_SET_FIELD(tmp
, DPG_PIPE_URGENCY_CONTROL
, URGENCY_HIGH_WATERMARK
, line_time
);
1131 WREG32(mmDPG_PIPE_URGENCY_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
1133 tmp
= REG_SET_FIELD(wm_mask
, DPG_WATERMARK_MASK_CONTROL
, URGENCY_WATERMARK_MASK
, 2);
1134 WREG32(mmDPG_WATERMARK_MASK_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
1135 tmp
= RREG32(mmDPG_PIPE_URGENCY_CONTROL
+ amdgpu_crtc
->crtc_offset
);
1136 tmp
= REG_SET_FIELD(tmp
, DPG_PIPE_URGENCY_CONTROL
, URGENCY_LOW_WATERMARK
, latency_watermark_b
);
1137 tmp
= REG_SET_FIELD(tmp
, DPG_PIPE_URGENCY_CONTROL
, URGENCY_HIGH_WATERMARK
, line_time
);
1138 WREG32(mmDPG_PIPE_URGENCY_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
1139 /* restore original selection */
1140 WREG32(mmDPG_WATERMARK_MASK_CONTROL
+ amdgpu_crtc
->crtc_offset
, wm_mask
);
1142 /* save values for DPM */
1143 amdgpu_crtc
->line_time
= line_time
;
1144 amdgpu_crtc
->wm_high
= latency_watermark_a
;
1145 amdgpu_crtc
->wm_low
= latency_watermark_b
;
1146 /* Save number of lines the linebuffer leads before the scanout */
1147 amdgpu_crtc
->lb_vblank_lead_lines
= lb_vblank_lead_lines
;
1151 * dce_v10_0_bandwidth_update - program display watermarks
1153 * @adev: amdgpu_device pointer
1155 * Calculate and program the display watermarks and line
1156 * buffer allocation (CIK).
1158 static void dce_v10_0_bandwidth_update(struct amdgpu_device
*adev
)
1160 struct drm_display_mode
*mode
= NULL
;
1161 u32 num_heads
= 0, lb_size
;
1164 amdgpu_display_update_priority(adev
);
1166 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
1167 if (adev
->mode_info
.crtcs
[i
]->base
.enabled
)
1170 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
1171 mode
= &adev
->mode_info
.crtcs
[i
]->base
.mode
;
1172 lb_size
= dce_v10_0_line_buffer_adjust(adev
, adev
->mode_info
.crtcs
[i
], mode
);
1173 dce_v10_0_program_watermarks(adev
, adev
->mode_info
.crtcs
[i
],
1174 lb_size
, num_heads
);
1178 static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device
*adev
)
1183 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++) {
1184 offset
= adev
->mode_info
.audio
.pin
[i
].offset
;
1185 tmp
= RREG32_AUDIO_ENDPT(offset
,
1186 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT
);
1188 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK
) >>
1189 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT
) == 1)
1190 adev
->mode_info
.audio
.pin
[i
].connected
= false;
1192 adev
->mode_info
.audio
.pin
[i
].connected
= true;
1196 static struct amdgpu_audio_pin
*dce_v10_0_audio_get_pin(struct amdgpu_device
*adev
)
1200 dce_v10_0_audio_get_connected_pins(adev
);
1202 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++) {
1203 if (adev
->mode_info
.audio
.pin
[i
].connected
)
1204 return &adev
->mode_info
.audio
.pin
[i
];
1206 DRM_ERROR("No connected audio pins found!\n");
1210 static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder
*encoder
)
1212 struct amdgpu_device
*adev
= encoder
->dev
->dev_private
;
1213 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1214 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1217 if (!dig
|| !dig
->afmt
|| !dig
->afmt
->pin
)
1220 tmp
= RREG32(mmAFMT_AUDIO_SRC_CONTROL
+ dig
->afmt
->offset
);
1221 tmp
= REG_SET_FIELD(tmp
, AFMT_AUDIO_SRC_CONTROL
, AFMT_AUDIO_SRC_SELECT
, dig
->afmt
->pin
->id
);
1222 WREG32(mmAFMT_AUDIO_SRC_CONTROL
+ dig
->afmt
->offset
, tmp
);
1225 static void dce_v10_0_audio_write_latency_fields(struct drm_encoder
*encoder
,
1226 struct drm_display_mode
*mode
)
1228 struct drm_device
*dev
= encoder
->dev
;
1229 struct amdgpu_device
*adev
= dev
->dev_private
;
1230 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1231 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1232 struct drm_connector
*connector
;
1233 struct drm_connector_list_iter iter
;
1234 struct amdgpu_connector
*amdgpu_connector
= NULL
;
1238 if (!dig
|| !dig
->afmt
|| !dig
->afmt
->pin
)
1241 drm_connector_list_iter_begin(dev
, &iter
);
1242 drm_for_each_connector_iter(connector
, &iter
) {
1243 if (connector
->encoder
== encoder
) {
1244 amdgpu_connector
= to_amdgpu_connector(connector
);
1248 drm_connector_list_iter_end(&iter
);
1250 if (!amdgpu_connector
) {
1251 DRM_ERROR("Couldn't find encoder's connector\n");
1255 if (mode
->flags
& DRM_MODE_FLAG_INTERLACE
)
1257 if (connector
->latency_present
[interlace
]) {
1258 tmp
= REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC
,
1259 VIDEO_LIPSYNC
, connector
->video_latency
[interlace
]);
1260 tmp
= REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC
,
1261 AUDIO_LIPSYNC
, connector
->audio_latency
[interlace
]);
1263 tmp
= REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC
,
1265 tmp
= REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC
,
1268 WREG32_AUDIO_ENDPT(dig
->afmt
->pin
->offset
,
1269 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC
, tmp
);
1272 static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder
*encoder
)
1274 struct drm_device
*dev
= encoder
->dev
;
1275 struct amdgpu_device
*adev
= dev
->dev_private
;
1276 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1277 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1278 struct drm_connector
*connector
;
1279 struct drm_connector_list_iter iter
;
1280 struct amdgpu_connector
*amdgpu_connector
= NULL
;
1285 if (!dig
|| !dig
->afmt
|| !dig
->afmt
->pin
)
1288 drm_connector_list_iter_begin(dev
, &iter
);
1289 drm_for_each_connector_iter(connector
, &iter
) {
1290 if (connector
->encoder
== encoder
) {
1291 amdgpu_connector
= to_amdgpu_connector(connector
);
1295 drm_connector_list_iter_end(&iter
);
1297 if (!amdgpu_connector
) {
1298 DRM_ERROR("Couldn't find encoder's connector\n");
1302 sad_count
= drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector
), &sadb
);
1303 if (sad_count
< 0) {
1304 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count
);
1308 /* program the speaker allocation */
1309 tmp
= RREG32_AUDIO_ENDPT(dig
->afmt
->pin
->offset
,
1310 ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
);
1311 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
,
1314 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
,
1315 HDMI_CONNECTION
, 1);
1317 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
,
1318 SPEAKER_ALLOCATION
, sadb
[0]);
1320 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
,
1321 SPEAKER_ALLOCATION
, 5); /* stereo */
1322 WREG32_AUDIO_ENDPT(dig
->afmt
->pin
->offset
,
1323 ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER
, tmp
);
1328 static void dce_v10_0_audio_write_sad_regs(struct drm_encoder
*encoder
)
1330 struct drm_device
*dev
= encoder
->dev
;
1331 struct amdgpu_device
*adev
= dev
->dev_private
;
1332 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1333 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1334 struct drm_connector
*connector
;
1335 struct drm_connector_list_iter iter
;
1336 struct amdgpu_connector
*amdgpu_connector
= NULL
;
1337 struct cea_sad
*sads
;
1340 static const u16 eld_reg_to_type
[][2] = {
1341 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0
, HDMI_AUDIO_CODING_TYPE_PCM
},
1342 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1
, HDMI_AUDIO_CODING_TYPE_AC3
},
1343 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2
, HDMI_AUDIO_CODING_TYPE_MPEG1
},
1344 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3
, HDMI_AUDIO_CODING_TYPE_MP3
},
1345 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4
, HDMI_AUDIO_CODING_TYPE_MPEG2
},
1346 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5
, HDMI_AUDIO_CODING_TYPE_AAC_LC
},
1347 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6
, HDMI_AUDIO_CODING_TYPE_DTS
},
1348 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7
, HDMI_AUDIO_CODING_TYPE_ATRAC
},
1349 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9
, HDMI_AUDIO_CODING_TYPE_EAC3
},
1350 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10
, HDMI_AUDIO_CODING_TYPE_DTS_HD
},
1351 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11
, HDMI_AUDIO_CODING_TYPE_MLP
},
1352 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13
, HDMI_AUDIO_CODING_TYPE_WMA_PRO
},
1355 if (!dig
|| !dig
->afmt
|| !dig
->afmt
->pin
)
1358 drm_connector_list_iter_begin(dev
, &iter
);
1359 drm_for_each_connector_iter(connector
, &iter
) {
1360 if (connector
->encoder
== encoder
) {
1361 amdgpu_connector
= to_amdgpu_connector(connector
);
1365 drm_connector_list_iter_end(&iter
);
1367 if (!amdgpu_connector
) {
1368 DRM_ERROR("Couldn't find encoder's connector\n");
1372 sad_count
= drm_edid_to_sad(amdgpu_connector_edid(connector
), &sads
);
1374 DRM_ERROR("Couldn't read SADs: %d\n", sad_count
);
1379 for (i
= 0; i
< ARRAY_SIZE(eld_reg_to_type
); i
++) {
1381 u8 stereo_freqs
= 0;
1382 int max_channels
= -1;
1385 for (j
= 0; j
< sad_count
; j
++) {
1386 struct cea_sad
*sad
= &sads
[j
];
1388 if (sad
->format
== eld_reg_to_type
[i
][1]) {
1389 if (sad
->channels
> max_channels
) {
1390 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0
,
1391 MAX_CHANNELS
, sad
->channels
);
1392 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0
,
1393 DESCRIPTOR_BYTE_2
, sad
->byte2
);
1394 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0
,
1395 SUPPORTED_FREQUENCIES
, sad
->freq
);
1396 max_channels
= sad
->channels
;
1399 if (sad
->format
== HDMI_AUDIO_CODING_TYPE_PCM
)
1400 stereo_freqs
|= sad
->freq
;
1406 tmp
= REG_SET_FIELD(tmp
, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0
,
1407 SUPPORTED_FREQUENCIES_STEREO
, stereo_freqs
);
1408 WREG32_AUDIO_ENDPT(dig
->afmt
->pin
->offset
, eld_reg_to_type
[i
][0], tmp
);
1414 static void dce_v10_0_audio_enable(struct amdgpu_device
*adev
,
1415 struct amdgpu_audio_pin
*pin
,
1421 WREG32_AUDIO_ENDPT(pin
->offset
, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL
,
1422 enable
? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK
: 0);
1425 static const u32 pin_offsets
[] =
1427 AUD0_REGISTER_OFFSET
,
1428 AUD1_REGISTER_OFFSET
,
1429 AUD2_REGISTER_OFFSET
,
1430 AUD3_REGISTER_OFFSET
,
1431 AUD4_REGISTER_OFFSET
,
1432 AUD5_REGISTER_OFFSET
,
1433 AUD6_REGISTER_OFFSET
,
1436 static int dce_v10_0_audio_init(struct amdgpu_device
*adev
)
1443 adev
->mode_info
.audio
.enabled
= true;
1445 adev
->mode_info
.audio
.num_pins
= 7;
1447 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++) {
1448 adev
->mode_info
.audio
.pin
[i
].channels
= -1;
1449 adev
->mode_info
.audio
.pin
[i
].rate
= -1;
1450 adev
->mode_info
.audio
.pin
[i
].bits_per_sample
= -1;
1451 adev
->mode_info
.audio
.pin
[i
].status_bits
= 0;
1452 adev
->mode_info
.audio
.pin
[i
].category_code
= 0;
1453 adev
->mode_info
.audio
.pin
[i
].connected
= false;
1454 adev
->mode_info
.audio
.pin
[i
].offset
= pin_offsets
[i
];
1455 adev
->mode_info
.audio
.pin
[i
].id
= i
;
1456 /* disable audio. it will be set up later */
1457 /* XXX remove once we switch to ip funcs */
1458 dce_v10_0_audio_enable(adev
, &adev
->mode_info
.audio
.pin
[i
], false);
1464 static void dce_v10_0_audio_fini(struct amdgpu_device
*adev
)
1471 if (!adev
->mode_info
.audio
.enabled
)
1474 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++)
1475 dce_v10_0_audio_enable(adev
, &adev
->mode_info
.audio
.pin
[i
], false);
1477 adev
->mode_info
.audio
.enabled
= false;
1481 * update the N and CTS parameters for a given pixel clock rate
1483 static void dce_v10_0_afmt_update_ACR(struct drm_encoder
*encoder
, uint32_t clock
)
1485 struct drm_device
*dev
= encoder
->dev
;
1486 struct amdgpu_device
*adev
= dev
->dev_private
;
1487 struct amdgpu_afmt_acr acr
= amdgpu_afmt_acr(clock
);
1488 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1489 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1492 tmp
= RREG32(mmHDMI_ACR_32_0
+ dig
->afmt
->offset
);
1493 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_32_0
, HDMI_ACR_CTS_32
, acr
.cts_32khz
);
1494 WREG32(mmHDMI_ACR_32_0
+ dig
->afmt
->offset
, tmp
);
1495 tmp
= RREG32(mmHDMI_ACR_32_1
+ dig
->afmt
->offset
);
1496 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_32_1
, HDMI_ACR_N_32
, acr
.n_32khz
);
1497 WREG32(mmHDMI_ACR_32_1
+ dig
->afmt
->offset
, tmp
);
1499 tmp
= RREG32(mmHDMI_ACR_44_0
+ dig
->afmt
->offset
);
1500 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_44_0
, HDMI_ACR_CTS_44
, acr
.cts_44_1khz
);
1501 WREG32(mmHDMI_ACR_44_0
+ dig
->afmt
->offset
, tmp
);
1502 tmp
= RREG32(mmHDMI_ACR_44_1
+ dig
->afmt
->offset
);
1503 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_44_1
, HDMI_ACR_N_44
, acr
.n_44_1khz
);
1504 WREG32(mmHDMI_ACR_44_1
+ dig
->afmt
->offset
, tmp
);
1506 tmp
= RREG32(mmHDMI_ACR_48_0
+ dig
->afmt
->offset
);
1507 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_48_0
, HDMI_ACR_CTS_48
, acr
.cts_48khz
);
1508 WREG32(mmHDMI_ACR_48_0
+ dig
->afmt
->offset
, tmp
);
1509 tmp
= RREG32(mmHDMI_ACR_48_1
+ dig
->afmt
->offset
);
1510 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_48_1
, HDMI_ACR_N_48
, acr
.n_48khz
);
1511 WREG32(mmHDMI_ACR_48_1
+ dig
->afmt
->offset
, tmp
);
1516 * build a HDMI Video Info Frame
1518 static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder
*encoder
,
1519 void *buffer
, size_t size
)
1521 struct drm_device
*dev
= encoder
->dev
;
1522 struct amdgpu_device
*adev
= dev
->dev_private
;
1523 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1524 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1525 uint8_t *frame
= buffer
+ 3;
1526 uint8_t *header
= buffer
;
1528 WREG32(mmAFMT_AVI_INFO0
+ dig
->afmt
->offset
,
1529 frame
[0x0] | (frame
[0x1] << 8) | (frame
[0x2] << 16) | (frame
[0x3] << 24));
1530 WREG32(mmAFMT_AVI_INFO1
+ dig
->afmt
->offset
,
1531 frame
[0x4] | (frame
[0x5] << 8) | (frame
[0x6] << 16) | (frame
[0x7] << 24));
1532 WREG32(mmAFMT_AVI_INFO2
+ dig
->afmt
->offset
,
1533 frame
[0x8] | (frame
[0x9] << 8) | (frame
[0xA] << 16) | (frame
[0xB] << 24));
1534 WREG32(mmAFMT_AVI_INFO3
+ dig
->afmt
->offset
,
1535 frame
[0xC] | (frame
[0xD] << 8) | (header
[1] << 24));
1538 static void dce_v10_0_audio_set_dto(struct drm_encoder
*encoder
, u32 clock
)
1540 struct drm_device
*dev
= encoder
->dev
;
1541 struct amdgpu_device
*adev
= dev
->dev_private
;
1542 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1543 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1544 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(encoder
->crtc
);
1545 u32 dto_phase
= 24 * 1000;
1546 u32 dto_modulo
= clock
;
1549 if (!dig
|| !dig
->afmt
)
1552 /* XXX two dtos; generally use dto0 for hdmi */
1553 /* Express [24MHz / target pixel clock] as an exact rational
1554 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
1555 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1557 tmp
= RREG32(mmDCCG_AUDIO_DTO_SOURCE
);
1558 tmp
= REG_SET_FIELD(tmp
, DCCG_AUDIO_DTO_SOURCE
, DCCG_AUDIO_DTO0_SOURCE_SEL
,
1559 amdgpu_crtc
->crtc_id
);
1560 WREG32(mmDCCG_AUDIO_DTO_SOURCE
, tmp
);
1561 WREG32(mmDCCG_AUDIO_DTO0_PHASE
, dto_phase
);
1562 WREG32(mmDCCG_AUDIO_DTO0_MODULE
, dto_modulo
);
1566 * update the info frames with the data from the current display mode
1568 static void dce_v10_0_afmt_setmode(struct drm_encoder
*encoder
,
1569 struct drm_display_mode
*mode
)
1571 struct drm_device
*dev
= encoder
->dev
;
1572 struct amdgpu_device
*adev
= dev
->dev_private
;
1573 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1574 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1575 struct drm_connector
*connector
= amdgpu_get_connector_for_encoder(encoder
);
1576 u8 buffer
[HDMI_INFOFRAME_HEADER_SIZE
+ HDMI_AVI_INFOFRAME_SIZE
];
1577 struct hdmi_avi_infoframe frame
;
1582 if (!dig
|| !dig
->afmt
)
1585 /* Silent, r600_hdmi_enable will raise WARN for us */
1586 if (!dig
->afmt
->enabled
)
1589 /* hdmi deep color mode general control packets setup, if bpc > 8 */
1590 if (encoder
->crtc
) {
1591 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(encoder
->crtc
);
1592 bpc
= amdgpu_crtc
->bpc
;
1595 /* disable audio prior to setting up hw */
1596 dig
->afmt
->pin
= dce_v10_0_audio_get_pin(adev
);
1597 dce_v10_0_audio_enable(adev
, dig
->afmt
->pin
, false);
1599 dce_v10_0_audio_set_dto(encoder
, mode
->clock
);
1601 tmp
= RREG32(mmHDMI_VBI_PACKET_CONTROL
+ dig
->afmt
->offset
);
1602 tmp
= REG_SET_FIELD(tmp
, HDMI_VBI_PACKET_CONTROL
, HDMI_NULL_SEND
, 1);
1603 WREG32(mmHDMI_VBI_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
); /* send null packets when required */
1605 WREG32(mmAFMT_AUDIO_CRC_CONTROL
+ dig
->afmt
->offset
, 0x1000);
1607 tmp
= RREG32(mmHDMI_CONTROL
+ dig
->afmt
->offset
);
1614 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_ENABLE
, 0);
1615 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_DEPTH
, 0);
1616 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
1617 connector
->name
, bpc
);
1620 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_ENABLE
, 1);
1621 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_DEPTH
, 1);
1622 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
1626 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_ENABLE
, 1);
1627 tmp
= REG_SET_FIELD(tmp
, HDMI_CONTROL
, HDMI_DEEP_COLOR_DEPTH
, 2);
1628 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
1632 WREG32(mmHDMI_CONTROL
+ dig
->afmt
->offset
, tmp
);
1634 tmp
= RREG32(mmHDMI_VBI_PACKET_CONTROL
+ dig
->afmt
->offset
);
1635 tmp
= REG_SET_FIELD(tmp
, HDMI_VBI_PACKET_CONTROL
, HDMI_NULL_SEND
, 1); /* send null packets when required */
1636 tmp
= REG_SET_FIELD(tmp
, HDMI_VBI_PACKET_CONTROL
, HDMI_GC_SEND
, 1); /* send general control packets */
1637 tmp
= REG_SET_FIELD(tmp
, HDMI_VBI_PACKET_CONTROL
, HDMI_GC_CONT
, 1); /* send general control packets every frame */
1638 WREG32(mmHDMI_VBI_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
);
1640 tmp
= RREG32(mmHDMI_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
);
1641 /* enable audio info frames (frames won't be set until audio is enabled) */
1642 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL0
, HDMI_AUDIO_INFO_SEND
, 1);
1643 /* required for audio info values to be updated */
1644 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL0
, HDMI_AUDIO_INFO_CONT
, 1);
1645 WREG32(mmHDMI_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
, tmp
);
1647 tmp
= RREG32(mmAFMT_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
);
1648 /* required for audio info values to be updated */
1649 tmp
= REG_SET_FIELD(tmp
, AFMT_INFOFRAME_CONTROL0
, AFMT_AUDIO_INFO_UPDATE
, 1);
1650 WREG32(mmAFMT_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
, tmp
);
1652 tmp
= RREG32(mmHDMI_INFOFRAME_CONTROL1
+ dig
->afmt
->offset
);
1653 /* anything other than 0 */
1654 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL1
, HDMI_AUDIO_INFO_LINE
, 2);
1655 WREG32(mmHDMI_INFOFRAME_CONTROL1
+ dig
->afmt
->offset
, tmp
);
1657 WREG32(mmHDMI_GC
+ dig
->afmt
->offset
, 0); /* unset HDMI_GC_AVMUTE */
1659 tmp
= RREG32(mmHDMI_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
);
1660 /* set the default audio delay */
1661 tmp
= REG_SET_FIELD(tmp
, HDMI_AUDIO_PACKET_CONTROL
, HDMI_AUDIO_DELAY_EN
, 1);
1662 /* should be suffient for all audio modes and small enough for all hblanks */
1663 tmp
= REG_SET_FIELD(tmp
, HDMI_AUDIO_PACKET_CONTROL
, HDMI_AUDIO_PACKETS_PER_LINE
, 3);
1664 WREG32(mmHDMI_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
);
1666 tmp
= RREG32(mmAFMT_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
);
1667 /* allow 60958 channel status fields to be updated */
1668 tmp
= REG_SET_FIELD(tmp
, AFMT_AUDIO_PACKET_CONTROL
, AFMT_60958_CS_UPDATE
, 1);
1669 WREG32(mmAFMT_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
);
1671 tmp
= RREG32(mmHDMI_ACR_PACKET_CONTROL
+ dig
->afmt
->offset
);
1673 /* clear SW CTS value */
1674 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_PACKET_CONTROL
, HDMI_ACR_SOURCE
, 0);
1676 /* select SW CTS value */
1677 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_PACKET_CONTROL
, HDMI_ACR_SOURCE
, 1);
1678 /* allow hw to sent ACR packets when required */
1679 tmp
= REG_SET_FIELD(tmp
, HDMI_ACR_PACKET_CONTROL
, HDMI_ACR_AUTO_SEND
, 1);
1680 WREG32(mmHDMI_ACR_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
);
1682 dce_v10_0_afmt_update_ACR(encoder
, mode
->clock
);
1684 tmp
= RREG32(mmAFMT_60958_0
+ dig
->afmt
->offset
);
1685 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_0
, AFMT_60958_CS_CHANNEL_NUMBER_L
, 1);
1686 WREG32(mmAFMT_60958_0
+ dig
->afmt
->offset
, tmp
);
1688 tmp
= RREG32(mmAFMT_60958_1
+ dig
->afmt
->offset
);
1689 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_1
, AFMT_60958_CS_CHANNEL_NUMBER_R
, 2);
1690 WREG32(mmAFMT_60958_1
+ dig
->afmt
->offset
, tmp
);
1692 tmp
= RREG32(mmAFMT_60958_2
+ dig
->afmt
->offset
);
1693 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_2
, 3);
1694 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_3
, 4);
1695 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_4
, 5);
1696 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_5
, 6);
1697 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_6
, 7);
1698 tmp
= REG_SET_FIELD(tmp
, AFMT_60958_2
, AFMT_60958_CS_CHANNEL_NUMBER_7
, 8);
1699 WREG32(mmAFMT_60958_2
+ dig
->afmt
->offset
, tmp
);
1701 dce_v10_0_audio_write_speaker_allocation(encoder
);
1703 WREG32(mmAFMT_AUDIO_PACKET_CONTROL2
+ dig
->afmt
->offset
,
1704 (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT
));
1706 dce_v10_0_afmt_audio_select_pin(encoder
);
1707 dce_v10_0_audio_write_sad_regs(encoder
);
1708 dce_v10_0_audio_write_latency_fields(encoder
, mode
);
1710 err
= drm_hdmi_avi_infoframe_from_display_mode(&frame
, connector
, mode
);
1712 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err
);
1716 err
= hdmi_avi_infoframe_pack(&frame
, buffer
, sizeof(buffer
));
1718 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err
);
1722 dce_v10_0_afmt_update_avi_infoframe(encoder
, buffer
, sizeof(buffer
));
1724 tmp
= RREG32(mmHDMI_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
);
1725 /* enable AVI info frames */
1726 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL0
, HDMI_AVI_INFO_SEND
, 1);
1727 /* required for audio info values to be updated */
1728 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL0
, HDMI_AVI_INFO_CONT
, 1);
1729 WREG32(mmHDMI_INFOFRAME_CONTROL0
+ dig
->afmt
->offset
, tmp
);
1731 tmp
= RREG32(mmHDMI_INFOFRAME_CONTROL1
+ dig
->afmt
->offset
);
1732 tmp
= REG_SET_FIELD(tmp
, HDMI_INFOFRAME_CONTROL1
, HDMI_AVI_INFO_LINE
, 2);
1733 WREG32(mmHDMI_INFOFRAME_CONTROL1
+ dig
->afmt
->offset
, tmp
);
1735 tmp
= RREG32(mmAFMT_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
);
1736 /* send audio packets */
1737 tmp
= REG_SET_FIELD(tmp
, AFMT_AUDIO_PACKET_CONTROL
, AFMT_AUDIO_SAMPLE_SEND
, 1);
1738 WREG32(mmAFMT_AUDIO_PACKET_CONTROL
+ dig
->afmt
->offset
, tmp
);
1740 WREG32(mmAFMT_RAMP_CONTROL0
+ dig
->afmt
->offset
, 0x00FFFFFF);
1741 WREG32(mmAFMT_RAMP_CONTROL1
+ dig
->afmt
->offset
, 0x007FFFFF);
1742 WREG32(mmAFMT_RAMP_CONTROL2
+ dig
->afmt
->offset
, 0x00000001);
1743 WREG32(mmAFMT_RAMP_CONTROL3
+ dig
->afmt
->offset
, 0x00000001);
1745 /* enable audio after to setting up hw */
1746 dce_v10_0_audio_enable(adev
, dig
->afmt
->pin
, true);
1749 static void dce_v10_0_afmt_enable(struct drm_encoder
*encoder
, bool enable
)
1751 struct drm_device
*dev
= encoder
->dev
;
1752 struct amdgpu_device
*adev
= dev
->dev_private
;
1753 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
1754 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
1756 if (!dig
|| !dig
->afmt
)
1759 /* Silent, r600_hdmi_enable will raise WARN for us */
1760 if (enable
&& dig
->afmt
->enabled
)
1762 if (!enable
&& !dig
->afmt
->enabled
)
1765 if (!enable
&& dig
->afmt
->pin
) {
1766 dce_v10_0_audio_enable(adev
, dig
->afmt
->pin
, false);
1767 dig
->afmt
->pin
= NULL
;
1770 dig
->afmt
->enabled
= enable
;
1772 DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1773 enable
? "En" : "Dis", dig
->afmt
->offset
, amdgpu_encoder
->encoder_id
);
1776 static int dce_v10_0_afmt_init(struct amdgpu_device
*adev
)
1780 for (i
= 0; i
< adev
->mode_info
.num_dig
; i
++)
1781 adev
->mode_info
.afmt
[i
] = NULL
;
1783 /* DCE10 has audio blocks tied to DIG encoders */
1784 for (i
= 0; i
< adev
->mode_info
.num_dig
; i
++) {
1785 adev
->mode_info
.afmt
[i
] = kzalloc(sizeof(struct amdgpu_afmt
), GFP_KERNEL
);
1786 if (adev
->mode_info
.afmt
[i
]) {
1787 adev
->mode_info
.afmt
[i
]->offset
= dig_offsets
[i
];
1788 adev
->mode_info
.afmt
[i
]->id
= i
;
1791 for (j
= 0; j
< i
; j
++) {
1792 kfree(adev
->mode_info
.afmt
[j
]);
1793 adev
->mode_info
.afmt
[j
] = NULL
;
1801 static void dce_v10_0_afmt_fini(struct amdgpu_device
*adev
)
1805 for (i
= 0; i
< adev
->mode_info
.num_dig
; i
++) {
1806 kfree(adev
->mode_info
.afmt
[i
]);
1807 adev
->mode_info
.afmt
[i
] = NULL
;
1811 static const u32 vga_control_regs
[6] =
1821 static void dce_v10_0_vga_enable(struct drm_crtc
*crtc
, bool enable
)
1823 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
1824 struct drm_device
*dev
= crtc
->dev
;
1825 struct amdgpu_device
*adev
= dev
->dev_private
;
1828 vga_control
= RREG32(vga_control_regs
[amdgpu_crtc
->crtc_id
]) & ~1;
1830 WREG32(vga_control_regs
[amdgpu_crtc
->crtc_id
], vga_control
| 1);
1832 WREG32(vga_control_regs
[amdgpu_crtc
->crtc_id
], vga_control
);
1835 static void dce_v10_0_grph_enable(struct drm_crtc
*crtc
, bool enable
)
1837 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
1838 struct drm_device
*dev
= crtc
->dev
;
1839 struct amdgpu_device
*adev
= dev
->dev_private
;
1842 WREG32(mmGRPH_ENABLE
+ amdgpu_crtc
->crtc_offset
, 1);
1844 WREG32(mmGRPH_ENABLE
+ amdgpu_crtc
->crtc_offset
, 0);
1847 static int dce_v10_0_crtc_do_set_base(struct drm_crtc
*crtc
,
1848 struct drm_framebuffer
*fb
,
1849 int x
, int y
, int atomic
)
1851 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
1852 struct drm_device
*dev
= crtc
->dev
;
1853 struct amdgpu_device
*adev
= dev
->dev_private
;
1854 struct drm_framebuffer
*target_fb
;
1855 struct drm_gem_object
*obj
;
1856 struct amdgpu_bo
*abo
;
1857 uint64_t fb_location
, tiling_flags
;
1858 uint32_t fb_format
, fb_pitch_pixels
;
1859 u32 fb_swap
= REG_SET_FIELD(0, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
, ENDIAN_NONE
);
1861 u32 tmp
, viewport_w
, viewport_h
;
1863 bool bypass_lut
= false;
1864 struct drm_format_name_buf format_name
;
1867 if (!atomic
&& !crtc
->primary
->fb
) {
1868 DRM_DEBUG_KMS("No FB bound\n");
1875 target_fb
= crtc
->primary
->fb
;
1877 /* If atomic, assume fb object is pinned & idle & fenced and
1878 * just update base pointers
1880 obj
= target_fb
->obj
[0];
1881 abo
= gem_to_amdgpu_bo(obj
);
1882 r
= amdgpu_bo_reserve(abo
, false);
1883 if (unlikely(r
!= 0))
1887 r
= amdgpu_bo_pin(abo
, AMDGPU_GEM_DOMAIN_VRAM
);
1888 if (unlikely(r
!= 0)) {
1889 amdgpu_bo_unreserve(abo
);
1893 fb_location
= amdgpu_bo_gpu_offset(abo
);
1895 amdgpu_bo_get_tiling_flags(abo
, &tiling_flags
);
1896 amdgpu_bo_unreserve(abo
);
1898 pipe_config
= AMDGPU_TILING_GET(tiling_flags
, PIPE_CONFIG
);
1900 switch (target_fb
->format
->format
) {
1902 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 0);
1903 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 0);
1905 case DRM_FORMAT_XRGB4444
:
1906 case DRM_FORMAT_ARGB4444
:
1907 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 1);
1908 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 2);
1910 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1914 case DRM_FORMAT_XRGB1555
:
1915 case DRM_FORMAT_ARGB1555
:
1916 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 1);
1917 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 0);
1919 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1923 case DRM_FORMAT_BGRX5551
:
1924 case DRM_FORMAT_BGRA5551
:
1925 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 1);
1926 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 5);
1928 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1932 case DRM_FORMAT_RGB565
:
1933 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 1);
1934 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 1);
1936 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1940 case DRM_FORMAT_XRGB8888
:
1941 case DRM_FORMAT_ARGB8888
:
1942 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 2);
1943 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 0);
1945 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1949 case DRM_FORMAT_XRGB2101010
:
1950 case DRM_FORMAT_ARGB2101010
:
1951 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 2);
1952 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 1);
1954 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1957 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1960 case DRM_FORMAT_BGRX1010102
:
1961 case DRM_FORMAT_BGRA1010102
:
1962 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 2);
1963 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 4);
1965 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1968 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1971 case DRM_FORMAT_XBGR8888
:
1972 case DRM_FORMAT_ABGR8888
:
1973 fb_format
= REG_SET_FIELD(0, GRPH_CONTROL
, GRPH_DEPTH
, 2);
1974 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_FORMAT
, 0);
1975 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_RED_CROSSBAR
, 2);
1976 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_BLUE_CROSSBAR
, 2);
1978 fb_swap
= REG_SET_FIELD(fb_swap
, GRPH_SWAP_CNTL
, GRPH_ENDIAN_SWAP
,
1983 DRM_ERROR("Unsupported screen format %s\n",
1984 drm_get_format_name(target_fb
->format
->format
, &format_name
));
1988 if (AMDGPU_TILING_GET(tiling_flags
, ARRAY_MODE
) == ARRAY_2D_TILED_THIN1
) {
1989 unsigned bankw
, bankh
, mtaspect
, tile_split
, num_banks
;
1991 bankw
= AMDGPU_TILING_GET(tiling_flags
, BANK_WIDTH
);
1992 bankh
= AMDGPU_TILING_GET(tiling_flags
, BANK_HEIGHT
);
1993 mtaspect
= AMDGPU_TILING_GET(tiling_flags
, MACRO_TILE_ASPECT
);
1994 tile_split
= AMDGPU_TILING_GET(tiling_flags
, TILE_SPLIT
);
1995 num_banks
= AMDGPU_TILING_GET(tiling_flags
, NUM_BANKS
);
1997 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_NUM_BANKS
, num_banks
);
1998 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_ARRAY_MODE
,
1999 ARRAY_2D_TILED_THIN1
);
2000 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_TILE_SPLIT
,
2002 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_BANK_WIDTH
, bankw
);
2003 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_BANK_HEIGHT
, bankh
);
2004 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_MACRO_TILE_ASPECT
,
2006 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_MICRO_TILE_MODE
,
2007 ADDR_SURF_MICRO_TILING_DISPLAY
);
2008 } else if (AMDGPU_TILING_GET(tiling_flags
, ARRAY_MODE
) == ARRAY_1D_TILED_THIN1
) {
2009 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_ARRAY_MODE
,
2010 ARRAY_1D_TILED_THIN1
);
2013 fb_format
= REG_SET_FIELD(fb_format
, GRPH_CONTROL
, GRPH_PIPE_CONFIG
,
2016 dce_v10_0_vga_enable(crtc
, false);
2018 /* Make sure surface address is updated at vertical blank rather than
2021 tmp
= RREG32(mmGRPH_FLIP_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2022 tmp
= REG_SET_FIELD(tmp
, GRPH_FLIP_CONTROL
,
2023 GRPH_SURFACE_UPDATE_H_RETRACE_EN
, 0);
2024 WREG32(mmGRPH_FLIP_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2026 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH
+ amdgpu_crtc
->crtc_offset
,
2027 upper_32_bits(fb_location
));
2028 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH
+ amdgpu_crtc
->crtc_offset
,
2029 upper_32_bits(fb_location
));
2030 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS
+ amdgpu_crtc
->crtc_offset
,
2031 (u32
)fb_location
& GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK
);
2032 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS
+ amdgpu_crtc
->crtc_offset
,
2033 (u32
) fb_location
& GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK
);
2034 WREG32(mmGRPH_CONTROL
+ amdgpu_crtc
->crtc_offset
, fb_format
);
2035 WREG32(mmGRPH_SWAP_CNTL
+ amdgpu_crtc
->crtc_offset
, fb_swap
);
2038 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
2039 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
2040 * retain the full precision throughout the pipeline.
2042 tmp
= RREG32(mmGRPH_LUT_10BIT_BYPASS
+ amdgpu_crtc
->crtc_offset
);
2044 tmp
= REG_SET_FIELD(tmp
, GRPH_LUT_10BIT_BYPASS
, GRPH_LUT_10BIT_BYPASS_EN
, 1);
2046 tmp
= REG_SET_FIELD(tmp
, GRPH_LUT_10BIT_BYPASS
, GRPH_LUT_10BIT_BYPASS_EN
, 0);
2047 WREG32(mmGRPH_LUT_10BIT_BYPASS
+ amdgpu_crtc
->crtc_offset
, tmp
);
2050 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
2052 WREG32(mmGRPH_SURFACE_OFFSET_X
+ amdgpu_crtc
->crtc_offset
, 0);
2053 WREG32(mmGRPH_SURFACE_OFFSET_Y
+ amdgpu_crtc
->crtc_offset
, 0);
2054 WREG32(mmGRPH_X_START
+ amdgpu_crtc
->crtc_offset
, 0);
2055 WREG32(mmGRPH_Y_START
+ amdgpu_crtc
->crtc_offset
, 0);
2056 WREG32(mmGRPH_X_END
+ amdgpu_crtc
->crtc_offset
, target_fb
->width
);
2057 WREG32(mmGRPH_Y_END
+ amdgpu_crtc
->crtc_offset
, target_fb
->height
);
2059 fb_pitch_pixels
= target_fb
->pitches
[0] / target_fb
->format
->cpp
[0];
2060 WREG32(mmGRPH_PITCH
+ amdgpu_crtc
->crtc_offset
, fb_pitch_pixels
);
2062 dce_v10_0_grph_enable(crtc
, true);
2064 WREG32(mmLB_DESKTOP_HEIGHT
+ amdgpu_crtc
->crtc_offset
,
2069 WREG32(mmVIEWPORT_START
+ amdgpu_crtc
->crtc_offset
,
2071 viewport_w
= crtc
->mode
.hdisplay
;
2072 viewport_h
= (crtc
->mode
.vdisplay
+ 1) & ~1;
2073 WREG32(mmVIEWPORT_SIZE
+ amdgpu_crtc
->crtc_offset
,
2074 (viewport_w
<< 16) | viewport_h
);
2076 /* set pageflip to happen anywhere in vblank interval */
2077 WREG32(mmMASTER_UPDATE_MODE
+ amdgpu_crtc
->crtc_offset
, 0);
2079 if (!atomic
&& fb
&& fb
!= crtc
->primary
->fb
) {
2080 abo
= gem_to_amdgpu_bo(fb
->obj
[0]);
2081 r
= amdgpu_bo_reserve(abo
, true);
2082 if (unlikely(r
!= 0))
2084 amdgpu_bo_unpin(abo
);
2085 amdgpu_bo_unreserve(abo
);
2088 /* Bytes per pixel may have changed */
2089 dce_v10_0_bandwidth_update(adev
);
2094 static void dce_v10_0_set_interleave(struct drm_crtc
*crtc
,
2095 struct drm_display_mode
*mode
)
2097 struct drm_device
*dev
= crtc
->dev
;
2098 struct amdgpu_device
*adev
= dev
->dev_private
;
2099 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2102 tmp
= RREG32(mmLB_DATA_FORMAT
+ amdgpu_crtc
->crtc_offset
);
2103 if (mode
->flags
& DRM_MODE_FLAG_INTERLACE
)
2104 tmp
= REG_SET_FIELD(tmp
, LB_DATA_FORMAT
, INTERLEAVE_EN
, 1);
2106 tmp
= REG_SET_FIELD(tmp
, LB_DATA_FORMAT
, INTERLEAVE_EN
, 0);
2107 WREG32(mmLB_DATA_FORMAT
+ amdgpu_crtc
->crtc_offset
, tmp
);
2110 static void dce_v10_0_crtc_load_lut(struct drm_crtc
*crtc
)
2112 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2113 struct drm_device
*dev
= crtc
->dev
;
2114 struct amdgpu_device
*adev
= dev
->dev_private
;
2119 DRM_DEBUG_KMS("%d\n", amdgpu_crtc
->crtc_id
);
2121 tmp
= RREG32(mmINPUT_CSC_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2122 tmp
= REG_SET_FIELD(tmp
, INPUT_CSC_CONTROL
, INPUT_CSC_GRPH_MODE
, 0);
2123 tmp
= REG_SET_FIELD(tmp
, INPUT_CSC_CONTROL
, INPUT_CSC_OVL_MODE
, 0);
2124 WREG32(mmINPUT_CSC_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2126 tmp
= RREG32(mmPRESCALE_GRPH_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2127 tmp
= REG_SET_FIELD(tmp
, PRESCALE_GRPH_CONTROL
, GRPH_PRESCALE_BYPASS
, 1);
2128 WREG32(mmPRESCALE_GRPH_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2130 tmp
= RREG32(mmPRESCALE_OVL_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2131 tmp
= REG_SET_FIELD(tmp
, PRESCALE_OVL_CONTROL
, OVL_PRESCALE_BYPASS
, 1);
2132 WREG32(mmPRESCALE_OVL_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2134 tmp
= RREG32(mmINPUT_GAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2135 tmp
= REG_SET_FIELD(tmp
, INPUT_GAMMA_CONTROL
, GRPH_INPUT_GAMMA_MODE
, 0);
2136 tmp
= REG_SET_FIELD(tmp
, INPUT_GAMMA_CONTROL
, OVL_INPUT_GAMMA_MODE
, 0);
2137 WREG32(mmINPUT_GAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2139 WREG32(mmDC_LUT_CONTROL
+ amdgpu_crtc
->crtc_offset
, 0);
2141 WREG32(mmDC_LUT_BLACK_OFFSET_BLUE
+ amdgpu_crtc
->crtc_offset
, 0);
2142 WREG32(mmDC_LUT_BLACK_OFFSET_GREEN
+ amdgpu_crtc
->crtc_offset
, 0);
2143 WREG32(mmDC_LUT_BLACK_OFFSET_RED
+ amdgpu_crtc
->crtc_offset
, 0);
2145 WREG32(mmDC_LUT_WHITE_OFFSET_BLUE
+ amdgpu_crtc
->crtc_offset
, 0xffff);
2146 WREG32(mmDC_LUT_WHITE_OFFSET_GREEN
+ amdgpu_crtc
->crtc_offset
, 0xffff);
2147 WREG32(mmDC_LUT_WHITE_OFFSET_RED
+ amdgpu_crtc
->crtc_offset
, 0xffff);
2149 WREG32(mmDC_LUT_RW_MODE
+ amdgpu_crtc
->crtc_offset
, 0);
2150 WREG32(mmDC_LUT_WRITE_EN_MASK
+ amdgpu_crtc
->crtc_offset
, 0x00000007);
2152 WREG32(mmDC_LUT_RW_INDEX
+ amdgpu_crtc
->crtc_offset
, 0);
2153 r
= crtc
->gamma_store
;
2154 g
= r
+ crtc
->gamma_size
;
2155 b
= g
+ crtc
->gamma_size
;
2156 for (i
= 0; i
< 256; i
++) {
2157 WREG32(mmDC_LUT_30_COLOR
+ amdgpu_crtc
->crtc_offset
,
2158 ((*r
++ & 0xffc0) << 14) |
2159 ((*g
++ & 0xffc0) << 4) |
2163 tmp
= RREG32(mmDEGAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2164 tmp
= REG_SET_FIELD(tmp
, DEGAMMA_CONTROL
, GRPH_DEGAMMA_MODE
, 0);
2165 tmp
= REG_SET_FIELD(tmp
, DEGAMMA_CONTROL
, OVL_DEGAMMA_MODE
, 0);
2166 tmp
= REG_SET_FIELD(tmp
, DEGAMMA_CONTROL
, CURSOR_DEGAMMA_MODE
, 0);
2167 WREG32(mmDEGAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2169 tmp
= RREG32(mmGAMUT_REMAP_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2170 tmp
= REG_SET_FIELD(tmp
, GAMUT_REMAP_CONTROL
, GRPH_GAMUT_REMAP_MODE
, 0);
2171 tmp
= REG_SET_FIELD(tmp
, GAMUT_REMAP_CONTROL
, OVL_GAMUT_REMAP_MODE
, 0);
2172 WREG32(mmGAMUT_REMAP_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2174 tmp
= RREG32(mmREGAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2175 tmp
= REG_SET_FIELD(tmp
, REGAMMA_CONTROL
, GRPH_REGAMMA_MODE
, 0);
2176 tmp
= REG_SET_FIELD(tmp
, REGAMMA_CONTROL
, OVL_REGAMMA_MODE
, 0);
2177 WREG32(mmREGAMMA_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2179 tmp
= RREG32(mmOUTPUT_CSC_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2180 tmp
= REG_SET_FIELD(tmp
, OUTPUT_CSC_CONTROL
, OUTPUT_CSC_GRPH_MODE
, 0);
2181 tmp
= REG_SET_FIELD(tmp
, OUTPUT_CSC_CONTROL
, OUTPUT_CSC_OVL_MODE
, 0);
2182 WREG32(mmOUTPUT_CSC_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2184 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
2185 WREG32(mmDENORM_CONTROL
+ amdgpu_crtc
->crtc_offset
, 0);
2186 /* XXX this only needs to be programmed once per crtc at startup,
2187 * not sure where the best place for it is
2189 tmp
= RREG32(mmALPHA_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2190 tmp
= REG_SET_FIELD(tmp
, ALPHA_CONTROL
, CURSOR_ALPHA_BLND_ENA
, 1);
2191 WREG32(mmALPHA_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2194 static int dce_v10_0_pick_dig_encoder(struct drm_encoder
*encoder
)
2196 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
2197 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
2199 switch (amdgpu_encoder
->encoder_id
) {
2200 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
2206 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
2212 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
2218 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3
:
2222 DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder
->encoder_id
);
2228 * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
2232 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
2233 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
2234 * monitors a dedicated PPLL must be used. If a particular board has
2235 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2236 * as there is no need to program the PLL itself. If we are not able to
2237 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2238 * avoid messing up an existing monitor.
2240 * Asic specific PLL information
2244 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
2246 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
2249 static u32
dce_v10_0_pick_pll(struct drm_crtc
*crtc
)
2251 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2252 struct drm_device
*dev
= crtc
->dev
;
2253 struct amdgpu_device
*adev
= dev
->dev_private
;
2257 if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc
->encoder
))) {
2258 if (adev
->clock
.dp_extclk
)
2259 /* skip PPLL programming if using ext clock */
2260 return ATOM_PPLL_INVALID
;
2262 /* use the same PPLL for all DP monitors */
2263 pll
= amdgpu_pll_get_shared_dp_ppll(crtc
);
2264 if (pll
!= ATOM_PPLL_INVALID
)
2268 /* use the same PPLL for all monitors with the same clock */
2269 pll
= amdgpu_pll_get_shared_nondp_ppll(crtc
);
2270 if (pll
!= ATOM_PPLL_INVALID
)
2274 /* DCE10 has PPLL0, PPLL1, and PPLL2 */
2275 pll_in_use
= amdgpu_pll_get_use_mask(crtc
);
2276 if (!(pll_in_use
& (1 << ATOM_PPLL2
)))
2278 if (!(pll_in_use
& (1 << ATOM_PPLL1
)))
2280 if (!(pll_in_use
& (1 << ATOM_PPLL0
)))
2282 DRM_ERROR("unable to allocate a PPLL\n");
2283 return ATOM_PPLL_INVALID
;
2286 static void dce_v10_0_lock_cursor(struct drm_crtc
*crtc
, bool lock
)
2288 struct amdgpu_device
*adev
= crtc
->dev
->dev_private
;
2289 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2292 cur_lock
= RREG32(mmCUR_UPDATE
+ amdgpu_crtc
->crtc_offset
);
2294 cur_lock
= REG_SET_FIELD(cur_lock
, CUR_UPDATE
, CURSOR_UPDATE_LOCK
, 1);
2296 cur_lock
= REG_SET_FIELD(cur_lock
, CUR_UPDATE
, CURSOR_UPDATE_LOCK
, 0);
2297 WREG32(mmCUR_UPDATE
+ amdgpu_crtc
->crtc_offset
, cur_lock
);
2300 static void dce_v10_0_hide_cursor(struct drm_crtc
*crtc
)
2302 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2303 struct amdgpu_device
*adev
= crtc
->dev
->dev_private
;
2306 tmp
= RREG32_IDX(mmCUR_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2307 tmp
= REG_SET_FIELD(tmp
, CUR_CONTROL
, CURSOR_EN
, 0);
2308 WREG32_IDX(mmCUR_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2311 static void dce_v10_0_show_cursor(struct drm_crtc
*crtc
)
2313 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2314 struct amdgpu_device
*adev
= crtc
->dev
->dev_private
;
2317 WREG32(mmCUR_SURFACE_ADDRESS_HIGH
+ amdgpu_crtc
->crtc_offset
,
2318 upper_32_bits(amdgpu_crtc
->cursor_addr
));
2319 WREG32(mmCUR_SURFACE_ADDRESS
+ amdgpu_crtc
->crtc_offset
,
2320 lower_32_bits(amdgpu_crtc
->cursor_addr
));
2322 tmp
= RREG32_IDX(mmCUR_CONTROL
+ amdgpu_crtc
->crtc_offset
);
2323 tmp
= REG_SET_FIELD(tmp
, CUR_CONTROL
, CURSOR_EN
, 1);
2324 tmp
= REG_SET_FIELD(tmp
, CUR_CONTROL
, CURSOR_MODE
, 2);
2325 WREG32_IDX(mmCUR_CONTROL
+ amdgpu_crtc
->crtc_offset
, tmp
);
2328 static int dce_v10_0_cursor_move_locked(struct drm_crtc
*crtc
,
2331 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2332 struct amdgpu_device
*adev
= crtc
->dev
->dev_private
;
2333 int xorigin
= 0, yorigin
= 0;
2335 amdgpu_crtc
->cursor_x
= x
;
2336 amdgpu_crtc
->cursor_y
= y
;
2338 /* avivo cursor are offset into the total surface */
2341 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x
, y
, crtc
->x
, crtc
->y
);
2344 xorigin
= min(-x
, amdgpu_crtc
->max_cursor_width
- 1);
2348 yorigin
= min(-y
, amdgpu_crtc
->max_cursor_height
- 1);
2352 WREG32(mmCUR_POSITION
+ amdgpu_crtc
->crtc_offset
, (x
<< 16) | y
);
2353 WREG32(mmCUR_HOT_SPOT
+ amdgpu_crtc
->crtc_offset
, (xorigin
<< 16) | yorigin
);
2354 WREG32(mmCUR_SIZE
+ amdgpu_crtc
->crtc_offset
,
2355 ((amdgpu_crtc
->cursor_width
- 1) << 16) | (amdgpu_crtc
->cursor_height
- 1));
2360 static int dce_v10_0_crtc_cursor_move(struct drm_crtc
*crtc
,
2365 dce_v10_0_lock_cursor(crtc
, true);
2366 ret
= dce_v10_0_cursor_move_locked(crtc
, x
, y
);
2367 dce_v10_0_lock_cursor(crtc
, false);
2372 static int dce_v10_0_crtc_cursor_set2(struct drm_crtc
*crtc
,
2373 struct drm_file
*file_priv
,
2380 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2381 struct drm_gem_object
*obj
;
2382 struct amdgpu_bo
*aobj
;
2386 /* turn off cursor */
2387 dce_v10_0_hide_cursor(crtc
);
2392 if ((width
> amdgpu_crtc
->max_cursor_width
) ||
2393 (height
> amdgpu_crtc
->max_cursor_height
)) {
2394 DRM_ERROR("bad cursor width or height %d x %d\n", width
, height
);
2398 obj
= drm_gem_object_lookup(file_priv
, handle
);
2400 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle
, amdgpu_crtc
->crtc_id
);
2404 aobj
= gem_to_amdgpu_bo(obj
);
2405 ret
= amdgpu_bo_reserve(aobj
, false);
2407 drm_gem_object_put_unlocked(obj
);
2411 ret
= amdgpu_bo_pin(aobj
, AMDGPU_GEM_DOMAIN_VRAM
);
2412 amdgpu_bo_unreserve(aobj
);
2414 DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret
);
2415 drm_gem_object_put_unlocked(obj
);
2418 amdgpu_crtc
->cursor_addr
= amdgpu_bo_gpu_offset(aobj
);
2420 dce_v10_0_lock_cursor(crtc
, true);
2422 if (width
!= amdgpu_crtc
->cursor_width
||
2423 height
!= amdgpu_crtc
->cursor_height
||
2424 hot_x
!= amdgpu_crtc
->cursor_hot_x
||
2425 hot_y
!= amdgpu_crtc
->cursor_hot_y
) {
2428 x
= amdgpu_crtc
->cursor_x
+ amdgpu_crtc
->cursor_hot_x
- hot_x
;
2429 y
= amdgpu_crtc
->cursor_y
+ amdgpu_crtc
->cursor_hot_y
- hot_y
;
2431 dce_v10_0_cursor_move_locked(crtc
, x
, y
);
2433 amdgpu_crtc
->cursor_width
= width
;
2434 amdgpu_crtc
->cursor_height
= height
;
2435 amdgpu_crtc
->cursor_hot_x
= hot_x
;
2436 amdgpu_crtc
->cursor_hot_y
= hot_y
;
2439 dce_v10_0_show_cursor(crtc
);
2440 dce_v10_0_lock_cursor(crtc
, false);
2443 if (amdgpu_crtc
->cursor_bo
) {
2444 struct amdgpu_bo
*aobj
= gem_to_amdgpu_bo(amdgpu_crtc
->cursor_bo
);
2445 ret
= amdgpu_bo_reserve(aobj
, true);
2446 if (likely(ret
== 0)) {
2447 amdgpu_bo_unpin(aobj
);
2448 amdgpu_bo_unreserve(aobj
);
2450 drm_gem_object_put_unlocked(amdgpu_crtc
->cursor_bo
);
2453 amdgpu_crtc
->cursor_bo
= obj
;
2457 static void dce_v10_0_cursor_reset(struct drm_crtc
*crtc
)
2459 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2461 if (amdgpu_crtc
->cursor_bo
) {
2462 dce_v10_0_lock_cursor(crtc
, true);
2464 dce_v10_0_cursor_move_locked(crtc
, amdgpu_crtc
->cursor_x
,
2465 amdgpu_crtc
->cursor_y
);
2467 dce_v10_0_show_cursor(crtc
);
2469 dce_v10_0_lock_cursor(crtc
, false);
2473 static int dce_v10_0_crtc_gamma_set(struct drm_crtc
*crtc
, u16
*red
, u16
*green
,
2474 u16
*blue
, uint32_t size
,
2475 struct drm_modeset_acquire_ctx
*ctx
)
2477 dce_v10_0_crtc_load_lut(crtc
);
2482 static void dce_v10_0_crtc_destroy(struct drm_crtc
*crtc
)
2484 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2486 drm_crtc_cleanup(crtc
);
2490 static const struct drm_crtc_funcs dce_v10_0_crtc_funcs
= {
2491 .cursor_set2
= dce_v10_0_crtc_cursor_set2
,
2492 .cursor_move
= dce_v10_0_crtc_cursor_move
,
2493 .gamma_set
= dce_v10_0_crtc_gamma_set
,
2494 .set_config
= amdgpu_display_crtc_set_config
,
2495 .destroy
= dce_v10_0_crtc_destroy
,
2496 .page_flip_target
= amdgpu_display_crtc_page_flip_target
,
2499 static void dce_v10_0_crtc_dpms(struct drm_crtc
*crtc
, int mode
)
2501 struct drm_device
*dev
= crtc
->dev
;
2502 struct amdgpu_device
*adev
= dev
->dev_private
;
2503 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2507 case DRM_MODE_DPMS_ON
:
2508 amdgpu_crtc
->enabled
= true;
2509 amdgpu_atombios_crtc_enable(crtc
, ATOM_ENABLE
);
2510 dce_v10_0_vga_enable(crtc
, true);
2511 amdgpu_atombios_crtc_blank(crtc
, ATOM_DISABLE
);
2512 dce_v10_0_vga_enable(crtc
, false);
2513 /* Make sure VBLANK and PFLIP interrupts are still enabled */
2514 type
= amdgpu_display_crtc_idx_to_irq_type(adev
,
2515 amdgpu_crtc
->crtc_id
);
2516 amdgpu_irq_update(adev
, &adev
->crtc_irq
, type
);
2517 amdgpu_irq_update(adev
, &adev
->pageflip_irq
, type
);
2518 drm_crtc_vblank_on(crtc
);
2519 dce_v10_0_crtc_load_lut(crtc
);
2521 case DRM_MODE_DPMS_STANDBY
:
2522 case DRM_MODE_DPMS_SUSPEND
:
2523 case DRM_MODE_DPMS_OFF
:
2524 drm_crtc_vblank_off(crtc
);
2525 if (amdgpu_crtc
->enabled
) {
2526 dce_v10_0_vga_enable(crtc
, true);
2527 amdgpu_atombios_crtc_blank(crtc
, ATOM_ENABLE
);
2528 dce_v10_0_vga_enable(crtc
, false);
2530 amdgpu_atombios_crtc_enable(crtc
, ATOM_DISABLE
);
2531 amdgpu_crtc
->enabled
= false;
2534 /* adjust pm to dpms */
2535 amdgpu_pm_compute_clocks(adev
);
2538 static void dce_v10_0_crtc_prepare(struct drm_crtc
*crtc
)
2540 /* disable crtc pair power gating before programming */
2541 amdgpu_atombios_crtc_powergate(crtc
, ATOM_DISABLE
);
2542 amdgpu_atombios_crtc_lock(crtc
, ATOM_ENABLE
);
2543 dce_v10_0_crtc_dpms(crtc
, DRM_MODE_DPMS_OFF
);
2546 static void dce_v10_0_crtc_commit(struct drm_crtc
*crtc
)
2548 dce_v10_0_crtc_dpms(crtc
, DRM_MODE_DPMS_ON
);
2549 amdgpu_atombios_crtc_lock(crtc
, ATOM_DISABLE
);
2552 static void dce_v10_0_crtc_disable(struct drm_crtc
*crtc
)
2554 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2555 struct drm_device
*dev
= crtc
->dev
;
2556 struct amdgpu_device
*adev
= dev
->dev_private
;
2557 struct amdgpu_atom_ss ss
;
2560 dce_v10_0_crtc_dpms(crtc
, DRM_MODE_DPMS_OFF
);
2561 if (crtc
->primary
->fb
) {
2563 struct amdgpu_bo
*abo
;
2565 abo
= gem_to_amdgpu_bo(crtc
->primary
->fb
->obj
[0]);
2566 r
= amdgpu_bo_reserve(abo
, true);
2568 DRM_ERROR("failed to reserve abo before unpin\n");
2570 amdgpu_bo_unpin(abo
);
2571 amdgpu_bo_unreserve(abo
);
2574 /* disable the GRPH */
2575 dce_v10_0_grph_enable(crtc
, false);
2577 amdgpu_atombios_crtc_powergate(crtc
, ATOM_ENABLE
);
2579 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
2580 if (adev
->mode_info
.crtcs
[i
] &&
2581 adev
->mode_info
.crtcs
[i
]->enabled
&&
2582 i
!= amdgpu_crtc
->crtc_id
&&
2583 amdgpu_crtc
->pll_id
== adev
->mode_info
.crtcs
[i
]->pll_id
) {
2584 /* one other crtc is using this pll don't turn
2591 switch (amdgpu_crtc
->pll_id
) {
2595 /* disable the ppll */
2596 amdgpu_atombios_crtc_program_pll(crtc
, amdgpu_crtc
->crtc_id
, amdgpu_crtc
->pll_id
,
2597 0, 0, ATOM_DISABLE
, 0, 0, 0, 0, 0, false, &ss
);
2603 amdgpu_crtc
->pll_id
= ATOM_PPLL_INVALID
;
2604 amdgpu_crtc
->adjusted_clock
= 0;
2605 amdgpu_crtc
->encoder
= NULL
;
2606 amdgpu_crtc
->connector
= NULL
;
2609 static int dce_v10_0_crtc_mode_set(struct drm_crtc
*crtc
,
2610 struct drm_display_mode
*mode
,
2611 struct drm_display_mode
*adjusted_mode
,
2612 int x
, int y
, struct drm_framebuffer
*old_fb
)
2614 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2616 if (!amdgpu_crtc
->adjusted_clock
)
2619 amdgpu_atombios_crtc_set_pll(crtc
, adjusted_mode
);
2620 amdgpu_atombios_crtc_set_dtd_timing(crtc
, adjusted_mode
);
2621 dce_v10_0_crtc_do_set_base(crtc
, old_fb
, x
, y
, 0);
2622 amdgpu_atombios_crtc_overscan_setup(crtc
, mode
, adjusted_mode
);
2623 amdgpu_atombios_crtc_scaler_setup(crtc
);
2624 dce_v10_0_cursor_reset(crtc
);
2625 /* update the hw version fpr dpm */
2626 amdgpu_crtc
->hw_mode
= *adjusted_mode
;
2631 static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc
*crtc
,
2632 const struct drm_display_mode
*mode
,
2633 struct drm_display_mode
*adjusted_mode
)
2635 struct amdgpu_crtc
*amdgpu_crtc
= to_amdgpu_crtc(crtc
);
2636 struct drm_device
*dev
= crtc
->dev
;
2637 struct drm_encoder
*encoder
;
2639 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2640 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
2641 if (encoder
->crtc
== crtc
) {
2642 amdgpu_crtc
->encoder
= encoder
;
2643 amdgpu_crtc
->connector
= amdgpu_get_connector_for_encoder(encoder
);
2647 if ((amdgpu_crtc
->encoder
== NULL
) || (amdgpu_crtc
->connector
== NULL
)) {
2648 amdgpu_crtc
->encoder
= NULL
;
2649 amdgpu_crtc
->connector
= NULL
;
2652 if (!amdgpu_display_crtc_scaling_mode_fixup(crtc
, mode
, adjusted_mode
))
2654 if (amdgpu_atombios_crtc_prepare_pll(crtc
, adjusted_mode
))
2657 amdgpu_crtc
->pll_id
= dce_v10_0_pick_pll(crtc
);
2658 /* if we can't get a PPLL for a non-DP encoder, fail */
2659 if ((amdgpu_crtc
->pll_id
== ATOM_PPLL_INVALID
) &&
2660 !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc
->encoder
)))
2666 static int dce_v10_0_crtc_set_base(struct drm_crtc
*crtc
, int x
, int y
,
2667 struct drm_framebuffer
*old_fb
)
2669 return dce_v10_0_crtc_do_set_base(crtc
, old_fb
, x
, y
, 0);
2672 static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc
*crtc
,
2673 struct drm_framebuffer
*fb
,
2674 int x
, int y
, enum mode_set_atomic state
)
2676 return dce_v10_0_crtc_do_set_base(crtc
, fb
, x
, y
, 1);
2679 static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs
= {
2680 .dpms
= dce_v10_0_crtc_dpms
,
2681 .mode_fixup
= dce_v10_0_crtc_mode_fixup
,
2682 .mode_set
= dce_v10_0_crtc_mode_set
,
2683 .mode_set_base
= dce_v10_0_crtc_set_base
,
2684 .mode_set_base_atomic
= dce_v10_0_crtc_set_base_atomic
,
2685 .prepare
= dce_v10_0_crtc_prepare
,
2686 .commit
= dce_v10_0_crtc_commit
,
2687 .disable
= dce_v10_0_crtc_disable
,
2690 static int dce_v10_0_crtc_init(struct amdgpu_device
*adev
, int index
)
2692 struct amdgpu_crtc
*amdgpu_crtc
;
2694 amdgpu_crtc
= kzalloc(sizeof(struct amdgpu_crtc
) +
2695 (AMDGPUFB_CONN_LIMIT
* sizeof(struct drm_connector
*)), GFP_KERNEL
);
2696 if (amdgpu_crtc
== NULL
)
2699 drm_crtc_init(adev
->ddev
, &amdgpu_crtc
->base
, &dce_v10_0_crtc_funcs
);
2701 drm_mode_crtc_set_gamma_size(&amdgpu_crtc
->base
, 256);
2702 amdgpu_crtc
->crtc_id
= index
;
2703 adev
->mode_info
.crtcs
[index
] = amdgpu_crtc
;
2705 amdgpu_crtc
->max_cursor_width
= 128;
2706 amdgpu_crtc
->max_cursor_height
= 128;
2707 adev
->ddev
->mode_config
.cursor_width
= amdgpu_crtc
->max_cursor_width
;
2708 adev
->ddev
->mode_config
.cursor_height
= amdgpu_crtc
->max_cursor_height
;
2710 switch (amdgpu_crtc
->crtc_id
) {
2713 amdgpu_crtc
->crtc_offset
= CRTC0_REGISTER_OFFSET
;
2716 amdgpu_crtc
->crtc_offset
= CRTC1_REGISTER_OFFSET
;
2719 amdgpu_crtc
->crtc_offset
= CRTC2_REGISTER_OFFSET
;
2722 amdgpu_crtc
->crtc_offset
= CRTC3_REGISTER_OFFSET
;
2725 amdgpu_crtc
->crtc_offset
= CRTC4_REGISTER_OFFSET
;
2728 amdgpu_crtc
->crtc_offset
= CRTC5_REGISTER_OFFSET
;
2732 amdgpu_crtc
->pll_id
= ATOM_PPLL_INVALID
;
2733 amdgpu_crtc
->adjusted_clock
= 0;
2734 amdgpu_crtc
->encoder
= NULL
;
2735 amdgpu_crtc
->connector
= NULL
;
2736 drm_crtc_helper_add(&amdgpu_crtc
->base
, &dce_v10_0_crtc_helper_funcs
);
2741 static int dce_v10_0_early_init(void *handle
)
2743 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2745 adev
->audio_endpt_rreg
= &dce_v10_0_audio_endpt_rreg
;
2746 adev
->audio_endpt_wreg
= &dce_v10_0_audio_endpt_wreg
;
2748 dce_v10_0_set_display_funcs(adev
);
2750 adev
->mode_info
.num_crtc
= dce_v10_0_get_num_crtc(adev
);
2752 switch (adev
->asic_type
) {
2755 adev
->mode_info
.num_hpd
= 6;
2756 adev
->mode_info
.num_dig
= 7;
2759 /* FIXME: not supported yet */
2763 dce_v10_0_set_irq_funcs(adev
);
2768 static int dce_v10_0_sw_init(void *handle
)
2771 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2773 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
2774 r
= amdgpu_irq_add_id(adev
, AMDGPU_IRQ_CLIENTID_LEGACY
, i
+ 1, &adev
->crtc_irq
);
2779 for (i
= VISLANDS30_IV_SRCID_D1_GRPH_PFLIP
; i
< 20; i
+= 2) {
2780 r
= amdgpu_irq_add_id(adev
, AMDGPU_IRQ_CLIENTID_LEGACY
, i
, &adev
->pageflip_irq
);
2786 r
= amdgpu_irq_add_id(adev
, AMDGPU_IRQ_CLIENTID_LEGACY
, VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A
, &adev
->hpd_irq
);
2790 adev
->ddev
->mode_config
.funcs
= &amdgpu_mode_funcs
;
2792 adev
->ddev
->mode_config
.async_page_flip
= true;
2794 adev
->ddev
->mode_config
.max_width
= 16384;
2795 adev
->ddev
->mode_config
.max_height
= 16384;
2797 adev
->ddev
->mode_config
.preferred_depth
= 24;
2798 adev
->ddev
->mode_config
.prefer_shadow
= 1;
2800 adev
->ddev
->mode_config
.fb_base
= adev
->gmc
.aper_base
;
2802 r
= amdgpu_display_modeset_create_props(adev
);
2806 adev
->ddev
->mode_config
.max_width
= 16384;
2807 adev
->ddev
->mode_config
.max_height
= 16384;
2809 /* allocate crtcs */
2810 for (i
= 0; i
< adev
->mode_info
.num_crtc
; i
++) {
2811 r
= dce_v10_0_crtc_init(adev
, i
);
2816 if (amdgpu_atombios_get_connector_info_from_object_table(adev
))
2817 amdgpu_display_print_display_setup(adev
->ddev
);
2822 r
= dce_v10_0_afmt_init(adev
);
2826 r
= dce_v10_0_audio_init(adev
);
2830 drm_kms_helper_poll_init(adev
->ddev
);
2832 adev
->mode_info
.mode_config_initialized
= true;
2836 static int dce_v10_0_sw_fini(void *handle
)
2838 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2840 kfree(adev
->mode_info
.bios_hardcoded_edid
);
2842 drm_kms_helper_poll_fini(adev
->ddev
);
2844 dce_v10_0_audio_fini(adev
);
2846 dce_v10_0_afmt_fini(adev
);
2848 drm_mode_config_cleanup(adev
->ddev
);
2849 adev
->mode_info
.mode_config_initialized
= false;
2854 static int dce_v10_0_hw_init(void *handle
)
2857 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2859 dce_v10_0_init_golden_registers(adev
);
2861 /* disable vga render */
2862 dce_v10_0_set_vga_render_state(adev
, false);
2863 /* init dig PHYs, disp eng pll */
2864 amdgpu_atombios_encoder_init_dig(adev
);
2865 amdgpu_atombios_crtc_set_disp_eng_pll(adev
, adev
->clock
.default_dispclk
);
2867 /* initialize hpd */
2868 dce_v10_0_hpd_init(adev
);
2870 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++) {
2871 dce_v10_0_audio_enable(adev
, &adev
->mode_info
.audio
.pin
[i
], false);
2874 dce_v10_0_pageflip_interrupt_init(adev
);
2879 static int dce_v10_0_hw_fini(void *handle
)
2882 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2884 dce_v10_0_hpd_fini(adev
);
2886 for (i
= 0; i
< adev
->mode_info
.audio
.num_pins
; i
++) {
2887 dce_v10_0_audio_enable(adev
, &adev
->mode_info
.audio
.pin
[i
], false);
2890 dce_v10_0_pageflip_interrupt_fini(adev
);
2895 static int dce_v10_0_suspend(void *handle
)
2897 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2899 adev
->mode_info
.bl_level
=
2900 amdgpu_atombios_encoder_get_backlight_level_from_reg(adev
);
2902 return dce_v10_0_hw_fini(handle
);
2905 static int dce_v10_0_resume(void *handle
)
2907 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2910 amdgpu_atombios_encoder_set_backlight_level_to_reg(adev
,
2911 adev
->mode_info
.bl_level
);
2913 ret
= dce_v10_0_hw_init(handle
);
2915 /* turn on the BL */
2916 if (adev
->mode_info
.bl_encoder
) {
2917 u8 bl_level
= amdgpu_display_backlight_get_level(adev
,
2918 adev
->mode_info
.bl_encoder
);
2919 amdgpu_display_backlight_set_level(adev
, adev
->mode_info
.bl_encoder
,
2926 static bool dce_v10_0_is_idle(void *handle
)
2931 static int dce_v10_0_wait_for_idle(void *handle
)
2936 static bool dce_v10_0_check_soft_reset(void *handle
)
2938 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2940 return dce_v10_0_is_display_hung(adev
);
2943 static int dce_v10_0_soft_reset(void *handle
)
2945 u32 srbm_soft_reset
= 0, tmp
;
2946 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
2948 if (dce_v10_0_is_display_hung(adev
))
2949 srbm_soft_reset
|= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK
;
2951 if (srbm_soft_reset
) {
2952 tmp
= RREG32(mmSRBM_SOFT_RESET
);
2953 tmp
|= srbm_soft_reset
;
2954 dev_info(adev
->dev
, "SRBM_SOFT_RESET=0x%08X\n", tmp
);
2955 WREG32(mmSRBM_SOFT_RESET
, tmp
);
2956 tmp
= RREG32(mmSRBM_SOFT_RESET
);
2960 tmp
&= ~srbm_soft_reset
;
2961 WREG32(mmSRBM_SOFT_RESET
, tmp
);
2962 tmp
= RREG32(mmSRBM_SOFT_RESET
);
2964 /* Wait a little for things to settle down */
2970 static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device
*adev
,
2972 enum amdgpu_interrupt_state state
)
2974 u32 lb_interrupt_mask
;
2976 if (crtc
>= adev
->mode_info
.num_crtc
) {
2977 DRM_DEBUG("invalid crtc %d\n", crtc
);
2982 case AMDGPU_IRQ_STATE_DISABLE
:
2983 lb_interrupt_mask
= RREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
]);
2984 lb_interrupt_mask
= REG_SET_FIELD(lb_interrupt_mask
, LB_INTERRUPT_MASK
,
2985 VBLANK_INTERRUPT_MASK
, 0);
2986 WREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
], lb_interrupt_mask
);
2988 case AMDGPU_IRQ_STATE_ENABLE
:
2989 lb_interrupt_mask
= RREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
]);
2990 lb_interrupt_mask
= REG_SET_FIELD(lb_interrupt_mask
, LB_INTERRUPT_MASK
,
2991 VBLANK_INTERRUPT_MASK
, 1);
2992 WREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
], lb_interrupt_mask
);
2999 static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device
*adev
,
3001 enum amdgpu_interrupt_state state
)
3003 u32 lb_interrupt_mask
;
3005 if (crtc
>= adev
->mode_info
.num_crtc
) {
3006 DRM_DEBUG("invalid crtc %d\n", crtc
);
3011 case AMDGPU_IRQ_STATE_DISABLE
:
3012 lb_interrupt_mask
= RREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
]);
3013 lb_interrupt_mask
= REG_SET_FIELD(lb_interrupt_mask
, LB_INTERRUPT_MASK
,
3014 VLINE_INTERRUPT_MASK
, 0);
3015 WREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
], lb_interrupt_mask
);
3017 case AMDGPU_IRQ_STATE_ENABLE
:
3018 lb_interrupt_mask
= RREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
]);
3019 lb_interrupt_mask
= REG_SET_FIELD(lb_interrupt_mask
, LB_INTERRUPT_MASK
,
3020 VLINE_INTERRUPT_MASK
, 1);
3021 WREG32(mmLB_INTERRUPT_MASK
+ crtc_offsets
[crtc
], lb_interrupt_mask
);
3028 static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device
*adev
,
3029 struct amdgpu_irq_src
*source
,
3031 enum amdgpu_interrupt_state state
)
3035 if (hpd
>= adev
->mode_info
.num_hpd
) {
3036 DRM_DEBUG("invalid hdp %d\n", hpd
);
3041 case AMDGPU_IRQ_STATE_DISABLE
:
3042 tmp
= RREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
]);
3043 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_EN
, 0);
3044 WREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
], tmp
);
3046 case AMDGPU_IRQ_STATE_ENABLE
:
3047 tmp
= RREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
]);
3048 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_EN
, 1);
3049 WREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
], tmp
);
3058 static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device
*adev
,
3059 struct amdgpu_irq_src
*source
,
3061 enum amdgpu_interrupt_state state
)
3064 case AMDGPU_CRTC_IRQ_VBLANK1
:
3065 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 0, state
);
3067 case AMDGPU_CRTC_IRQ_VBLANK2
:
3068 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 1, state
);
3070 case AMDGPU_CRTC_IRQ_VBLANK3
:
3071 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 2, state
);
3073 case AMDGPU_CRTC_IRQ_VBLANK4
:
3074 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 3, state
);
3076 case AMDGPU_CRTC_IRQ_VBLANK5
:
3077 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 4, state
);
3079 case AMDGPU_CRTC_IRQ_VBLANK6
:
3080 dce_v10_0_set_crtc_vblank_interrupt_state(adev
, 5, state
);
3082 case AMDGPU_CRTC_IRQ_VLINE1
:
3083 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 0, state
);
3085 case AMDGPU_CRTC_IRQ_VLINE2
:
3086 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 1, state
);
3088 case AMDGPU_CRTC_IRQ_VLINE3
:
3089 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 2, state
);
3091 case AMDGPU_CRTC_IRQ_VLINE4
:
3092 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 3, state
);
3094 case AMDGPU_CRTC_IRQ_VLINE5
:
3095 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 4, state
);
3097 case AMDGPU_CRTC_IRQ_VLINE6
:
3098 dce_v10_0_set_crtc_vline_interrupt_state(adev
, 5, state
);
3106 static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device
*adev
,
3107 struct amdgpu_irq_src
*src
,
3109 enum amdgpu_interrupt_state state
)
3113 if (type
>= adev
->mode_info
.num_crtc
) {
3114 DRM_ERROR("invalid pageflip crtc %d\n", type
);
3118 reg
= RREG32(mmGRPH_INTERRUPT_CONTROL
+ crtc_offsets
[type
]);
3119 if (state
== AMDGPU_IRQ_STATE_DISABLE
)
3120 WREG32(mmGRPH_INTERRUPT_CONTROL
+ crtc_offsets
[type
],
3121 reg
& ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK
);
3123 WREG32(mmGRPH_INTERRUPT_CONTROL
+ crtc_offsets
[type
],
3124 reg
| GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK
);
3129 static int dce_v10_0_pageflip_irq(struct amdgpu_device
*adev
,
3130 struct amdgpu_irq_src
*source
,
3131 struct amdgpu_iv_entry
*entry
)
3133 unsigned long flags
;
3135 struct amdgpu_crtc
*amdgpu_crtc
;
3136 struct amdgpu_flip_work
*works
;
3138 crtc_id
= (entry
->src_id
- 8) >> 1;
3139 amdgpu_crtc
= adev
->mode_info
.crtcs
[crtc_id
];
3141 if (crtc_id
>= adev
->mode_info
.num_crtc
) {
3142 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id
);
3146 if (RREG32(mmGRPH_INTERRUPT_STATUS
+ crtc_offsets
[crtc_id
]) &
3147 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK
)
3148 WREG32(mmGRPH_INTERRUPT_STATUS
+ crtc_offsets
[crtc_id
],
3149 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK
);
3151 /* IRQ could occur when in initial stage */
3152 if (amdgpu_crtc
== NULL
)
3155 spin_lock_irqsave(&adev
->ddev
->event_lock
, flags
);
3156 works
= amdgpu_crtc
->pflip_works
;
3157 if (amdgpu_crtc
->pflip_status
!= AMDGPU_FLIP_SUBMITTED
) {
3158 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3159 "AMDGPU_FLIP_SUBMITTED(%d)\n",
3160 amdgpu_crtc
->pflip_status
,
3161 AMDGPU_FLIP_SUBMITTED
);
3162 spin_unlock_irqrestore(&adev
->ddev
->event_lock
, flags
);
3166 /* page flip completed. clean up */
3167 amdgpu_crtc
->pflip_status
= AMDGPU_FLIP_NONE
;
3168 amdgpu_crtc
->pflip_works
= NULL
;
3170 /* wakeup usersapce */
3172 drm_crtc_send_vblank_event(&amdgpu_crtc
->base
, works
->event
);
3174 spin_unlock_irqrestore(&adev
->ddev
->event_lock
, flags
);
3176 drm_crtc_vblank_put(&amdgpu_crtc
->base
);
3177 schedule_work(&works
->unpin_work
);
3182 static void dce_v10_0_hpd_int_ack(struct amdgpu_device
*adev
,
3187 if (hpd
>= adev
->mode_info
.num_hpd
) {
3188 DRM_DEBUG("invalid hdp %d\n", hpd
);
3192 tmp
= RREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
]);
3193 tmp
= REG_SET_FIELD(tmp
, DC_HPD_INT_CONTROL
, DC_HPD_INT_ACK
, 1);
3194 WREG32(mmDC_HPD_INT_CONTROL
+ hpd_offsets
[hpd
], tmp
);
3197 static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device
*adev
,
3202 if (crtc
>= adev
->mode_info
.num_crtc
) {
3203 DRM_DEBUG("invalid crtc %d\n", crtc
);
3207 tmp
= RREG32(mmLB_VBLANK_STATUS
+ crtc_offsets
[crtc
]);
3208 tmp
= REG_SET_FIELD(tmp
, LB_VBLANK_STATUS
, VBLANK_ACK
, 1);
3209 WREG32(mmLB_VBLANK_STATUS
+ crtc_offsets
[crtc
], tmp
);
3212 static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device
*adev
,
3217 if (crtc
>= adev
->mode_info
.num_crtc
) {
3218 DRM_DEBUG("invalid crtc %d\n", crtc
);
3222 tmp
= RREG32(mmLB_VLINE_STATUS
+ crtc_offsets
[crtc
]);
3223 tmp
= REG_SET_FIELD(tmp
, LB_VLINE_STATUS
, VLINE_ACK
, 1);
3224 WREG32(mmLB_VLINE_STATUS
+ crtc_offsets
[crtc
], tmp
);
3227 static int dce_v10_0_crtc_irq(struct amdgpu_device
*adev
,
3228 struct amdgpu_irq_src
*source
,
3229 struct amdgpu_iv_entry
*entry
)
3231 unsigned crtc
= entry
->src_id
- 1;
3232 uint32_t disp_int
= RREG32(interrupt_status_offsets
[crtc
].reg
);
3233 unsigned int irq_type
= amdgpu_display_crtc_idx_to_irq_type(adev
, crtc
);
3235 switch (entry
->src_data
[0]) {
3236 case 0: /* vblank */
3237 if (disp_int
& interrupt_status_offsets
[crtc
].vblank
)
3238 dce_v10_0_crtc_vblank_int_ack(adev
, crtc
);
3240 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3242 if (amdgpu_irq_enabled(adev
, source
, irq_type
)) {
3243 drm_handle_vblank(adev
->ddev
, crtc
);
3245 DRM_DEBUG("IH: D%d vblank\n", crtc
+ 1);
3249 if (disp_int
& interrupt_status_offsets
[crtc
].vline
)
3250 dce_v10_0_crtc_vline_int_ack(adev
, crtc
);
3252 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3254 DRM_DEBUG("IH: D%d vline\n", crtc
+ 1);
3258 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry
->src_id
, entry
->src_data
[0]);
3265 static int dce_v10_0_hpd_irq(struct amdgpu_device
*adev
,
3266 struct amdgpu_irq_src
*source
,
3267 struct amdgpu_iv_entry
*entry
)
3269 uint32_t disp_int
, mask
;
3272 if (entry
->src_data
[0] >= adev
->mode_info
.num_hpd
) {
3273 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry
->src_id
, entry
->src_data
[0]);
3277 hpd
= entry
->src_data
[0];
3278 disp_int
= RREG32(interrupt_status_offsets
[hpd
].reg
);
3279 mask
= interrupt_status_offsets
[hpd
].hpd
;
3281 if (disp_int
& mask
) {
3282 dce_v10_0_hpd_int_ack(adev
, hpd
);
3283 schedule_work(&adev
->hotplug_work
);
3284 DRM_DEBUG("IH: HPD%d\n", hpd
+ 1);
3290 static int dce_v10_0_set_clockgating_state(void *handle
,
3291 enum amd_clockgating_state state
)
3296 static int dce_v10_0_set_powergating_state(void *handle
,
3297 enum amd_powergating_state state
)
3302 static const struct amd_ip_funcs dce_v10_0_ip_funcs
= {
3303 .name
= "dce_v10_0",
3304 .early_init
= dce_v10_0_early_init
,
3306 .sw_init
= dce_v10_0_sw_init
,
3307 .sw_fini
= dce_v10_0_sw_fini
,
3308 .hw_init
= dce_v10_0_hw_init
,
3309 .hw_fini
= dce_v10_0_hw_fini
,
3310 .suspend
= dce_v10_0_suspend
,
3311 .resume
= dce_v10_0_resume
,
3312 .is_idle
= dce_v10_0_is_idle
,
3313 .wait_for_idle
= dce_v10_0_wait_for_idle
,
3314 .check_soft_reset
= dce_v10_0_check_soft_reset
,
3315 .soft_reset
= dce_v10_0_soft_reset
,
3316 .set_clockgating_state
= dce_v10_0_set_clockgating_state
,
3317 .set_powergating_state
= dce_v10_0_set_powergating_state
,
3321 dce_v10_0_encoder_mode_set(struct drm_encoder
*encoder
,
3322 struct drm_display_mode
*mode
,
3323 struct drm_display_mode
*adjusted_mode
)
3325 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
3327 amdgpu_encoder
->pixel_clock
= adjusted_mode
->clock
;
3329 /* need to call this here rather than in prepare() since we need some crtc info */
3330 amdgpu_atombios_encoder_dpms(encoder
, DRM_MODE_DPMS_OFF
);
3332 /* set scaler clears this on some chips */
3333 dce_v10_0_set_interleave(encoder
->crtc
, mode
);
3335 if (amdgpu_atombios_encoder_get_encoder_mode(encoder
) == ATOM_ENCODER_MODE_HDMI
) {
3336 dce_v10_0_afmt_enable(encoder
, true);
3337 dce_v10_0_afmt_setmode(encoder
, adjusted_mode
);
3341 static void dce_v10_0_encoder_prepare(struct drm_encoder
*encoder
)
3343 struct amdgpu_device
*adev
= encoder
->dev
->dev_private
;
3344 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
3345 struct drm_connector
*connector
= amdgpu_get_connector_for_encoder(encoder
);
3347 if ((amdgpu_encoder
->active_device
&
3348 (ATOM_DEVICE_DFP_SUPPORT
| ATOM_DEVICE_LCD_SUPPORT
)) ||
3349 (amdgpu_encoder_get_dp_bridge_encoder_id(encoder
) !=
3350 ENCODER_OBJECT_ID_NONE
)) {
3351 struct amdgpu_encoder_atom_dig
*dig
= amdgpu_encoder
->enc_priv
;
3353 dig
->dig_encoder
= dce_v10_0_pick_dig_encoder(encoder
);
3354 if (amdgpu_encoder
->active_device
& ATOM_DEVICE_DFP_SUPPORT
)
3355 dig
->afmt
= adev
->mode_info
.afmt
[dig
->dig_encoder
];
3359 amdgpu_atombios_scratch_regs_lock(adev
, true);
3362 struct amdgpu_connector
*amdgpu_connector
= to_amdgpu_connector(connector
);
3364 /* select the clock/data port if it uses a router */
3365 if (amdgpu_connector
->router
.cd_valid
)
3366 amdgpu_i2c_router_select_cd_port(amdgpu_connector
);
3368 /* turn eDP panel on for mode set */
3369 if (connector
->connector_type
== DRM_MODE_CONNECTOR_eDP
)
3370 amdgpu_atombios_encoder_set_edp_panel_power(connector
,
3371 ATOM_TRANSMITTER_ACTION_POWER_ON
);
3374 /* this is needed for the pll/ss setup to work correctly in some cases */
3375 amdgpu_atombios_encoder_set_crtc_source(encoder
);
3376 /* set up the FMT blocks */
3377 dce_v10_0_program_fmt(encoder
);
3380 static void dce_v10_0_encoder_commit(struct drm_encoder
*encoder
)
3382 struct drm_device
*dev
= encoder
->dev
;
3383 struct amdgpu_device
*adev
= dev
->dev_private
;
3385 /* need to call this here as we need the crtc set up */
3386 amdgpu_atombios_encoder_dpms(encoder
, DRM_MODE_DPMS_ON
);
3387 amdgpu_atombios_scratch_regs_lock(adev
, false);
3390 static void dce_v10_0_encoder_disable(struct drm_encoder
*encoder
)
3392 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
3393 struct amdgpu_encoder_atom_dig
*dig
;
3395 amdgpu_atombios_encoder_dpms(encoder
, DRM_MODE_DPMS_OFF
);
3397 if (amdgpu_atombios_encoder_is_digital(encoder
)) {
3398 if (amdgpu_atombios_encoder_get_encoder_mode(encoder
) == ATOM_ENCODER_MODE_HDMI
)
3399 dce_v10_0_afmt_enable(encoder
, false);
3400 dig
= amdgpu_encoder
->enc_priv
;
3401 dig
->dig_encoder
= -1;
3403 amdgpu_encoder
->active_device
= 0;
3406 /* these are handled by the primary encoders */
3407 static void dce_v10_0_ext_prepare(struct drm_encoder
*encoder
)
3412 static void dce_v10_0_ext_commit(struct drm_encoder
*encoder
)
3418 dce_v10_0_ext_mode_set(struct drm_encoder
*encoder
,
3419 struct drm_display_mode
*mode
,
3420 struct drm_display_mode
*adjusted_mode
)
3425 static void dce_v10_0_ext_disable(struct drm_encoder
*encoder
)
3431 dce_v10_0_ext_dpms(struct drm_encoder
*encoder
, int mode
)
3436 static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs
= {
3437 .dpms
= dce_v10_0_ext_dpms
,
3438 .prepare
= dce_v10_0_ext_prepare
,
3439 .mode_set
= dce_v10_0_ext_mode_set
,
3440 .commit
= dce_v10_0_ext_commit
,
3441 .disable
= dce_v10_0_ext_disable
,
3442 /* no detect for TMDS/LVDS yet */
3445 static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs
= {
3446 .dpms
= amdgpu_atombios_encoder_dpms
,
3447 .mode_fixup
= amdgpu_atombios_encoder_mode_fixup
,
3448 .prepare
= dce_v10_0_encoder_prepare
,
3449 .mode_set
= dce_v10_0_encoder_mode_set
,
3450 .commit
= dce_v10_0_encoder_commit
,
3451 .disable
= dce_v10_0_encoder_disable
,
3452 .detect
= amdgpu_atombios_encoder_dig_detect
,
3455 static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs
= {
3456 .dpms
= amdgpu_atombios_encoder_dpms
,
3457 .mode_fixup
= amdgpu_atombios_encoder_mode_fixup
,
3458 .prepare
= dce_v10_0_encoder_prepare
,
3459 .mode_set
= dce_v10_0_encoder_mode_set
,
3460 .commit
= dce_v10_0_encoder_commit
,
3461 .detect
= amdgpu_atombios_encoder_dac_detect
,
3464 static void dce_v10_0_encoder_destroy(struct drm_encoder
*encoder
)
3466 struct amdgpu_encoder
*amdgpu_encoder
= to_amdgpu_encoder(encoder
);
3467 if (amdgpu_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
))
3468 amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder
);
3469 kfree(amdgpu_encoder
->enc_priv
);
3470 drm_encoder_cleanup(encoder
);
3471 kfree(amdgpu_encoder
);
3474 static const struct drm_encoder_funcs dce_v10_0_encoder_funcs
= {
3475 .destroy
= dce_v10_0_encoder_destroy
,
3478 static void dce_v10_0_encoder_add(struct amdgpu_device
*adev
,
3479 uint32_t encoder_enum
,
3480 uint32_t supported_device
,
3483 struct drm_device
*dev
= adev
->ddev
;
3484 struct drm_encoder
*encoder
;
3485 struct amdgpu_encoder
*amdgpu_encoder
;
3487 /* see if we already added it */
3488 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
3489 amdgpu_encoder
= to_amdgpu_encoder(encoder
);
3490 if (amdgpu_encoder
->encoder_enum
== encoder_enum
) {
3491 amdgpu_encoder
->devices
|= supported_device
;
3498 amdgpu_encoder
= kzalloc(sizeof(struct amdgpu_encoder
), GFP_KERNEL
);
3499 if (!amdgpu_encoder
)
3502 encoder
= &amdgpu_encoder
->base
;
3503 switch (adev
->mode_info
.num_crtc
) {
3505 encoder
->possible_crtcs
= 0x1;
3509 encoder
->possible_crtcs
= 0x3;
3512 encoder
->possible_crtcs
= 0xf;
3515 encoder
->possible_crtcs
= 0x3f;
3519 amdgpu_encoder
->enc_priv
= NULL
;
3521 amdgpu_encoder
->encoder_enum
= encoder_enum
;
3522 amdgpu_encoder
->encoder_id
= (encoder_enum
& OBJECT_ID_MASK
) >> OBJECT_ID_SHIFT
;
3523 amdgpu_encoder
->devices
= supported_device
;
3524 amdgpu_encoder
->rmx_type
= RMX_OFF
;
3525 amdgpu_encoder
->underscan_type
= UNDERSCAN_OFF
;
3526 amdgpu_encoder
->is_ext_encoder
= false;
3527 amdgpu_encoder
->caps
= caps
;
3529 switch (amdgpu_encoder
->encoder_id
) {
3530 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
3531 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
3532 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3533 DRM_MODE_ENCODER_DAC
, NULL
);
3534 drm_encoder_helper_add(encoder
, &dce_v10_0_dac_helper_funcs
);
3536 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
3537 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
3538 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
3539 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
3540 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3
:
3541 if (amdgpu_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
)) {
3542 amdgpu_encoder
->rmx_type
= RMX_FULL
;
3543 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3544 DRM_MODE_ENCODER_LVDS
, NULL
);
3545 amdgpu_encoder
->enc_priv
= amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder
);
3546 } else if (amdgpu_encoder
->devices
& (ATOM_DEVICE_CRT_SUPPORT
)) {
3547 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3548 DRM_MODE_ENCODER_DAC
, NULL
);
3549 amdgpu_encoder
->enc_priv
= amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder
);
3551 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3552 DRM_MODE_ENCODER_TMDS
, NULL
);
3553 amdgpu_encoder
->enc_priv
= amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder
);
3555 drm_encoder_helper_add(encoder
, &dce_v10_0_dig_helper_funcs
);
3557 case ENCODER_OBJECT_ID_SI170B
:
3558 case ENCODER_OBJECT_ID_CH7303
:
3559 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA
:
3560 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB
:
3561 case ENCODER_OBJECT_ID_TITFP513
:
3562 case ENCODER_OBJECT_ID_VT1623
:
3563 case ENCODER_OBJECT_ID_HDMI_SI1930
:
3564 case ENCODER_OBJECT_ID_TRAVIS
:
3565 case ENCODER_OBJECT_ID_NUTMEG
:
3566 /* these are handled by the primary encoders */
3567 amdgpu_encoder
->is_ext_encoder
= true;
3568 if (amdgpu_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
))
3569 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3570 DRM_MODE_ENCODER_LVDS
, NULL
);
3571 else if (amdgpu_encoder
->devices
& (ATOM_DEVICE_CRT_SUPPORT
))
3572 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3573 DRM_MODE_ENCODER_DAC
, NULL
);
3575 drm_encoder_init(dev
, encoder
, &dce_v10_0_encoder_funcs
,
3576 DRM_MODE_ENCODER_TMDS
, NULL
);
3577 drm_encoder_helper_add(encoder
, &dce_v10_0_ext_helper_funcs
);
3582 static const struct amdgpu_display_funcs dce_v10_0_display_funcs
= {
3583 .bandwidth_update
= &dce_v10_0_bandwidth_update
,
3584 .vblank_get_counter
= &dce_v10_0_vblank_get_counter
,
3585 .backlight_set_level
= &amdgpu_atombios_encoder_set_backlight_level
,
3586 .backlight_get_level
= &amdgpu_atombios_encoder_get_backlight_level
,
3587 .hpd_sense
= &dce_v10_0_hpd_sense
,
3588 .hpd_set_polarity
= &dce_v10_0_hpd_set_polarity
,
3589 .hpd_get_gpio_reg
= &dce_v10_0_hpd_get_gpio_reg
,
3590 .page_flip
= &dce_v10_0_page_flip
,
3591 .page_flip_get_scanoutpos
= &dce_v10_0_crtc_get_scanoutpos
,
3592 .add_encoder
= &dce_v10_0_encoder_add
,
3593 .add_connector
= &amdgpu_connector_add
,
3596 static void dce_v10_0_set_display_funcs(struct amdgpu_device
*adev
)
3598 adev
->mode_info
.funcs
= &dce_v10_0_display_funcs
;
3601 static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs
= {
3602 .set
= dce_v10_0_set_crtc_irq_state
,
3603 .process
= dce_v10_0_crtc_irq
,
3606 static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs
= {
3607 .set
= dce_v10_0_set_pageflip_irq_state
,
3608 .process
= dce_v10_0_pageflip_irq
,
3611 static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs
= {
3612 .set
= dce_v10_0_set_hpd_irq_state
,
3613 .process
= dce_v10_0_hpd_irq
,
3616 static void dce_v10_0_set_irq_funcs(struct amdgpu_device
*adev
)
3618 if (adev
->mode_info
.num_crtc
> 0)
3619 adev
->crtc_irq
.num_types
= AMDGPU_CRTC_IRQ_VLINE1
+ adev
->mode_info
.num_crtc
;
3621 adev
->crtc_irq
.num_types
= 0;
3622 adev
->crtc_irq
.funcs
= &dce_v10_0_crtc_irq_funcs
;
3624 adev
->pageflip_irq
.num_types
= adev
->mode_info
.num_crtc
;
3625 adev
->pageflip_irq
.funcs
= &dce_v10_0_pageflip_irq_funcs
;
3627 adev
->hpd_irq
.num_types
= adev
->mode_info
.num_hpd
;
3628 adev
->hpd_irq
.funcs
= &dce_v10_0_hpd_irq_funcs
;
3631 const struct amdgpu_ip_block_version dce_v10_0_ip_block
=
3633 .type
= AMD_IP_BLOCK_TYPE_DCE
,
3637 .funcs
= &dce_v10_0_ip_funcs
,
3640 const struct amdgpu_ip_block_version dce_v10_1_ip_block
=
3642 .type
= AMD_IP_BLOCK_TYPE_DCE
,
3646 .funcs
= &dce_v10_0_ip_funcs
,