2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "nbio/nbio_6_1_offset.h"
26 #include "nbio/nbio_6_1_sh_mask.h"
27 #include "gc/gc_9_0_offset.h"
28 #include "gc/gc_9_0_sh_mask.h"
29 #include "mp/mp_9_0_offset.h"
31 #include "vega10_ih.h"
32 #include "soc15_common.h"
35 static void xgpu_ai_mailbox_send_ack(struct amdgpu_device
*adev
)
37 WREG8(AI_MAIBOX_CONTROL_RCV_OFFSET_BYTE
, 2);
40 static void xgpu_ai_mailbox_set_valid(struct amdgpu_device
*adev
, bool val
)
42 WREG8(AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE
, val
? 1 : 0);
46 * this peek_msg could *only* be called in IRQ routine becuase in IRQ routine
47 * RCV_MSG_VALID filed of BIF_BX_PF0_MAILBOX_CONTROL must already be set to 1
50 * if called no in IRQ routine, this peek_msg cannot guaranteed to return the
51 * correct value since it doesn't return the RCV_DW0 under the case that
52 * RCV_MSG_VALID is set by host.
54 static enum idh_event
xgpu_ai_mailbox_peek_msg(struct amdgpu_device
*adev
)
56 return RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0,
57 mmBIF_BX_PF0_MAILBOX_MSGBUF_RCV_DW0
));
61 static int xgpu_ai_mailbox_rcv_msg(struct amdgpu_device
*adev
,
66 reg
= RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0,
67 mmBIF_BX_PF0_MAILBOX_MSGBUF_RCV_DW0
));
71 xgpu_ai_mailbox_send_ack(adev
);
76 static uint8_t xgpu_ai_peek_ack(struct amdgpu_device
*adev
) {
77 return RREG8(AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE
) & 2;
80 static int xgpu_ai_poll_ack(struct amdgpu_device
*adev
)
82 int timeout
= AI_MAILBOX_POLL_ACK_TIMEDOUT
;
86 reg
= RREG8(AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE
);
92 } while (timeout
> 1);
94 pr_err("Doesn't get TRN_MSG_ACK from pf in %d msec\n", AI_MAILBOX_POLL_ACK_TIMEDOUT
);
99 static int xgpu_ai_poll_msg(struct amdgpu_device
*adev
, enum idh_event event
)
101 int r
, timeout
= AI_MAILBOX_POLL_MSG_TIMEDOUT
;
104 r
= xgpu_ai_mailbox_rcv_msg(adev
, event
);
110 } while (timeout
> 1);
112 pr_err("Doesn't get msg:%d from pf, error=%d\n", event
, r
);
117 static void xgpu_ai_mailbox_trans_msg (struct amdgpu_device
*adev
,
118 enum idh_request req
, u32 data1
, u32 data2
, u32 data3
) {
124 * clear TRN_MSG_VALID valid to clear host's RCV_MSG_ACK
125 * and with host's RCV_MSG_ACK cleared hw automatically clear host's RCV_MSG_ACK
126 * which lead to VF's TRN_MSG_ACK cleared, otherwise below xgpu_ai_poll_ack()
127 * will return immediatly
130 xgpu_ai_mailbox_set_valid(adev
, false);
131 trn
= xgpu_ai_peek_ack(adev
);
133 pr_err("trn=%x ACK should not assert! wait again !\n", trn
);
138 reg
= RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0,
139 mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0
));
140 reg
= REG_SET_FIELD(reg
, BIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0
,
142 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0
),
144 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW1
),
146 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW2
),
148 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW3
),
151 xgpu_ai_mailbox_set_valid(adev
, true);
153 /* start to poll ack */
154 r
= xgpu_ai_poll_ack(adev
);
156 pr_err("Doesn't get ack from pf, continue\n");
158 xgpu_ai_mailbox_set_valid(adev
, false);
161 static int xgpu_ai_send_access_requests(struct amdgpu_device
*adev
,
162 enum idh_request req
)
166 xgpu_ai_mailbox_trans_msg(adev
, req
, 0, 0, 0);
168 /* start to check msg if request is idh_req_gpu_init_access */
169 if (req
== IDH_REQ_GPU_INIT_ACCESS
||
170 req
== IDH_REQ_GPU_FINI_ACCESS
||
171 req
== IDH_REQ_GPU_RESET_ACCESS
) {
172 r
= xgpu_ai_poll_msg(adev
, IDH_READY_TO_ACCESS_GPU
);
174 pr_err("Doesn't get READY_TO_ACCESS_GPU from pf, give up\n");
177 /* Retrieve checksum from mailbox2 */
178 if (req
== IDH_REQ_GPU_INIT_ACCESS
|| req
== IDH_REQ_GPU_RESET_ACCESS
) {
179 adev
->virt
.fw_reserve
.checksum_key
=
180 RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0,
181 mmBIF_BX_PF0_MAILBOX_MSGBUF_RCV_DW2
));
188 static int xgpu_ai_request_reset(struct amdgpu_device
*adev
)
190 return xgpu_ai_send_access_requests(adev
, IDH_REQ_GPU_RESET_ACCESS
);
193 static int xgpu_ai_request_full_gpu_access(struct amdgpu_device
*adev
,
196 enum idh_request req
;
198 req
= init
? IDH_REQ_GPU_INIT_ACCESS
: IDH_REQ_GPU_FINI_ACCESS
;
199 return xgpu_ai_send_access_requests(adev
, req
);
202 static int xgpu_ai_release_full_gpu_access(struct amdgpu_device
*adev
,
205 enum idh_request req
;
208 req
= init
? IDH_REL_GPU_INIT_ACCESS
: IDH_REL_GPU_FINI_ACCESS
;
209 r
= xgpu_ai_send_access_requests(adev
, req
);
214 static int xgpu_ai_mailbox_ack_irq(struct amdgpu_device
*adev
,
215 struct amdgpu_irq_src
*source
,
216 struct amdgpu_iv_entry
*entry
)
218 DRM_DEBUG("get ack intr and do nothing.\n");
222 static int xgpu_ai_set_mailbox_ack_irq(struct amdgpu_device
*adev
,
223 struct amdgpu_irq_src
*source
,
225 enum amdgpu_interrupt_state state
)
227 u32 tmp
= RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL
));
229 tmp
= REG_SET_FIELD(tmp
, BIF_BX_PF0_MAILBOX_INT_CNTL
, ACK_INT_EN
,
230 (state
== AMDGPU_IRQ_STATE_ENABLE
) ? 1 : 0);
231 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL
), tmp
);
236 static void xgpu_ai_mailbox_flr_work(struct work_struct
*work
)
238 struct amdgpu_virt
*virt
= container_of(work
, struct amdgpu_virt
, flr_work
);
239 struct amdgpu_device
*adev
= container_of(virt
, struct amdgpu_device
, virt
);
240 int timeout
= AI_MAILBOX_POLL_FLR_TIMEDOUT
;
243 /* block amdgpu_gpu_recover till msg FLR COMPLETE received,
244 * otherwise the mailbox msg will be ruined/reseted by
247 * we can unlock the lock_reset to allow "amdgpu_job_timedout"
248 * to run gpu_recover() after FLR_NOTIFICATION_CMPL received
249 * which means host side had finished this VF's FLR.
251 locked
= mutex_trylock(&adev
->lock_reset
);
253 adev
->in_gpu_reset
= true;
256 if (xgpu_ai_mailbox_peek_msg(adev
) == IDH_FLR_NOTIFICATION_CMPL
)
261 } while (timeout
> 1);
265 adev
->in_gpu_reset
= false;
266 mutex_unlock(&adev
->lock_reset
);
269 /* Trigger recovery for world switch failure if no TDR */
270 if (amdgpu_device_should_recover_gpu(adev
)
271 && adev
->sdma_timeout
== MAX_SCHEDULE_TIMEOUT
)
272 amdgpu_device_gpu_recover(adev
, NULL
);
275 static int xgpu_ai_set_mailbox_rcv_irq(struct amdgpu_device
*adev
,
276 struct amdgpu_irq_src
*src
,
278 enum amdgpu_interrupt_state state
)
280 u32 tmp
= RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL
));
282 tmp
= REG_SET_FIELD(tmp
, BIF_BX_PF0_MAILBOX_INT_CNTL
, VALID_INT_EN
,
283 (state
== AMDGPU_IRQ_STATE_ENABLE
) ? 1 : 0);
284 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO
, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL
), tmp
);
289 static int xgpu_ai_mailbox_rcv_irq(struct amdgpu_device
*adev
,
290 struct amdgpu_irq_src
*source
,
291 struct amdgpu_iv_entry
*entry
)
293 enum idh_event event
= xgpu_ai_mailbox_peek_msg(adev
);
296 case IDH_FLR_NOTIFICATION
:
297 if (amdgpu_sriov_runtime(adev
))
298 schedule_work(&adev
->virt
.flr_work
);
300 case IDH_QUERY_ALIVE
:
301 xgpu_ai_mailbox_send_ack(adev
);
303 /* READY_TO_ACCESS_GPU is fetched by kernel polling, IRQ can ignore
304 * it byfar since that polling thread will handle it,
305 * other msg like flr complete is not handled here.
307 case IDH_CLR_MSG_BUF
:
308 case IDH_FLR_NOTIFICATION_CMPL
:
309 case IDH_READY_TO_ACCESS_GPU
:
317 static const struct amdgpu_irq_src_funcs xgpu_ai_mailbox_ack_irq_funcs
= {
318 .set
= xgpu_ai_set_mailbox_ack_irq
,
319 .process
= xgpu_ai_mailbox_ack_irq
,
322 static const struct amdgpu_irq_src_funcs xgpu_ai_mailbox_rcv_irq_funcs
= {
323 .set
= xgpu_ai_set_mailbox_rcv_irq
,
324 .process
= xgpu_ai_mailbox_rcv_irq
,
327 void xgpu_ai_mailbox_set_irq_funcs(struct amdgpu_device
*adev
)
329 adev
->virt
.ack_irq
.num_types
= 1;
330 adev
->virt
.ack_irq
.funcs
= &xgpu_ai_mailbox_ack_irq_funcs
;
331 adev
->virt
.rcv_irq
.num_types
= 1;
332 adev
->virt
.rcv_irq
.funcs
= &xgpu_ai_mailbox_rcv_irq_funcs
;
335 int xgpu_ai_mailbox_add_irq_id(struct amdgpu_device
*adev
)
339 r
= amdgpu_irq_add_id(adev
, SOC15_IH_CLIENTID_BIF
, 135, &adev
->virt
.rcv_irq
);
343 r
= amdgpu_irq_add_id(adev
, SOC15_IH_CLIENTID_BIF
, 138, &adev
->virt
.ack_irq
);
345 amdgpu_irq_put(adev
, &adev
->virt
.rcv_irq
, 0);
352 int xgpu_ai_mailbox_get_irq(struct amdgpu_device
*adev
)
356 r
= amdgpu_irq_get(adev
, &adev
->virt
.rcv_irq
, 0);
359 r
= amdgpu_irq_get(adev
, &adev
->virt
.ack_irq
, 0);
361 amdgpu_irq_put(adev
, &adev
->virt
.rcv_irq
, 0);
365 INIT_WORK(&adev
->virt
.flr_work
, xgpu_ai_mailbox_flr_work
);
370 void xgpu_ai_mailbox_put_irq(struct amdgpu_device
*adev
)
372 amdgpu_irq_put(adev
, &adev
->virt
.ack_irq
, 0);
373 amdgpu_irq_put(adev
, &adev
->virt
.rcv_irq
, 0);
376 const struct amdgpu_virt_ops xgpu_ai_virt_ops
= {
377 .req_full_gpu
= xgpu_ai_request_full_gpu_access
,
378 .rel_full_gpu
= xgpu_ai_release_full_gpu_access
,
379 .reset_gpu
= xgpu_ai_request_reset
,
381 .trans_msg
= xgpu_ai_mailbox_trans_msg
,