2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #ifndef _VEGA20_HWMGR_H_
25 #define _VEGA20_HWMGR_H_
28 #include "smu11_driver_if.h"
29 #include "ppatomfwctrl.h"
31 #define VEGA20_MAX_HARDWARE_POWERLEVELS 2
33 #define WaterMarksExist 1
34 #define WaterMarksLoaded 2
36 #define VG20_PSUEDO_NUM_GFXCLK_DPM_LEVELS 8
37 #define VG20_PSUEDO_NUM_SOCCLK_DPM_LEVELS 8
38 #define VG20_PSUEDO_NUM_DCEFCLK_DPM_LEVELS 8
39 #define VG20_PSUEDO_NUM_UCLK_DPM_LEVELS 4
41 //OverDriver8 macro defs
43 #define OD8_HOTCURVE_TEMPERATURE 85
45 #define VG20_CLOCK_MAX_DEFAULT 0xFFFF
47 typedef uint32_t PP_Clock
;
50 GNLD_DPM_PREFETCHER
= 0,
89 #define GNLD_DPM_MAX (GNLD_DPM_DCEFCLK + 1)
91 #define SMC_DPM_FEATURES 0x30F
97 uint32_t smu_feature_id
;
98 uint64_t smu_feature_bitmap
;
101 struct vega20_performance_level
{
107 struct vega20_bacos
{
109 /* struct vega20_performance_level performance_level; */
112 struct vega20_uvd_clocks
{
117 struct vega20_vce_clocks
{
122 struct vega20_power_state
{
124 struct vega20_uvd_clocks uvd_clks
;
125 struct vega20_vce_clocks vce_clks
;
126 uint16_t performance_level_count
;
128 uint32_t sclk_threshold
;
129 struct vega20_performance_level performance_levels
[VEGA20_MAX_HARDWARE_POWERLEVELS
];
132 struct vega20_dpm_level
{
138 #define VEGA20_MAX_DEEPSLEEP_DIVIDER_ID 5
139 #define MAX_REGULAR_DPM_NUMBER 16
140 #define MAX_PCIE_CONF 2
141 #define VEGA20_MINIMUM_ENGINE_CLOCK 2500
143 struct vega20_max_sustainable_clocks
{
144 PP_Clock display_clock
;
146 PP_Clock pixel_clock
;
152 struct vega20_dpm_state
{
153 uint32_t soft_min_level
;
154 uint32_t soft_max_level
;
155 uint32_t hard_min_level
;
156 uint32_t hard_max_level
;
159 struct vega20_single_dpm_table
{
161 struct vega20_dpm_state dpm_state
;
162 struct vega20_dpm_level dpm_levels
[MAX_REGULAR_DPM_NUMBER
];
165 struct vega20_odn_dpm_control
{
167 uint32_t entries
[MAX_REGULAR_DPM_NUMBER
];
170 struct vega20_pcie_table
{
172 uint8_t pcie_gen
[MAX_PCIE_CONF
];
173 uint8_t pcie_lane
[MAX_PCIE_CONF
];
174 uint32_t lclk
[MAX_PCIE_CONF
];
177 struct vega20_dpm_table
{
178 struct vega20_single_dpm_table soc_table
;
179 struct vega20_single_dpm_table gfx_table
;
180 struct vega20_single_dpm_table mem_table
;
181 struct vega20_single_dpm_table eclk_table
;
182 struct vega20_single_dpm_table vclk_table
;
183 struct vega20_single_dpm_table dclk_table
;
184 struct vega20_single_dpm_table dcef_table
;
185 struct vega20_single_dpm_table pixel_table
;
186 struct vega20_single_dpm_table display_table
;
187 struct vega20_single_dpm_table phy_table
;
188 struct vega20_single_dpm_table fclk_table
;
189 struct vega20_pcie_table pcie_table
;
192 #define VEGA20_MAX_LEAKAGE_COUNT 8
193 struct vega20_leakage_voltage
{
195 uint16_t leakage_id
[VEGA20_MAX_LEAKAGE_COUNT
];
196 uint16_t actual_voltage
[VEGA20_MAX_LEAKAGE_COUNT
];
199 struct vega20_display_timing
{
200 uint32_t min_clock_in_sr
;
201 uint32_t num_existing_displays
;
204 struct vega20_dpmlevel_enable_mask
{
205 uint32_t uvd_dpm_enable_mask
;
206 uint32_t vce_dpm_enable_mask
;
207 uint32_t samu_dpm_enable_mask
;
208 uint32_t sclk_dpm_enable_mask
;
209 uint32_t mclk_dpm_enable_mask
;
212 struct vega20_vbios_boot_state
{
213 uint8_t uc_cooling_id
;
228 #define DPMTABLE_OD_UPDATE_SCLK 0x00000001
229 #define DPMTABLE_OD_UPDATE_MCLK 0x00000002
230 #define DPMTABLE_UPDATE_SCLK 0x00000004
231 #define DPMTABLE_UPDATE_MCLK 0x00000008
232 #define DPMTABLE_OD_UPDATE_VDDC 0x00000010
233 #define DPMTABLE_OD_UPDATE_SCLK_MASK 0x00000020
234 #define DPMTABLE_OD_UPDATE_MCLK_MASK 0x00000040
236 // To determine if sclk and mclk are in overdrive state
237 #define SCLK_MASK_OVERDRIVE_ENABLED 0x00000008
238 #define MCLK_MASK_OVERDRIVE_ENABLED 0x00000010
239 #define SOCCLK_OVERDRIVE_ENABLED 0x00000020
241 struct vega20_smc_state_table
{
242 uint32_t soc_boot_level
;
243 uint32_t gfx_boot_level
;
244 uint32_t dcef_boot_level
;
245 uint32_t mem_boot_level
;
246 uint32_t uvd_boot_level
;
247 uint32_t vce_boot_level
;
248 uint32_t gfx_max_level
;
249 uint32_t mem_max_level
;
252 uint8_t therm_out_gpio
;
253 uint8_t therm_out_polarity
;
254 uint8_t therm_out_mode
;
256 Watermarks_t water_marks_table
;
257 AvfsDebugTable_t avfs_debug_table
;
258 AvfsFuseOverride_t avfs_fuse_override_table
;
259 SmuMetrics_t smu_metrics
;
260 DriverSmuConfig_t driver_smu_config
;
261 DpmActivityMonitorCoeffInt_t dpm_activity_monitor_coeffint
;
262 OverDriveTable_t overdrive_table
;
265 struct vega20_mclk_latency_entries
{
270 struct vega20_mclk_latency_table
{
272 struct vega20_mclk_latency_entries entries
[MAX_REGULAR_DPM_NUMBER
];
275 struct vega20_registry_data
{
276 uint64_t disallowed_features
;
277 uint8_t ac_dc_switch_gpio_support
;
278 uint8_t acg_loop_support
;
279 uint8_t clock_stretcher_support
;
280 uint8_t db_ramping_support
;
282 uint8_t didt_support
;
283 uint8_t edc_didt_support
;
284 uint8_t force_dpm_high
;
285 uint8_t fuzzy_fan_control_support
;
286 uint8_t mclk_dpm_key_disabled
;
287 uint8_t od_state_in_dc_support
;
288 uint8_t pcie_lane_override
;
289 uint8_t pcie_speed_override
;
290 uint32_t pcie_clock_override
;
291 uint8_t pcie_dpm_key_disabled
;
292 uint8_t dcefclk_dpm_key_disabled
;
293 uint8_t prefetcher_dpm_key_disabled
;
294 uint8_t quick_transition_support
;
295 uint8_t regulator_hot_gpio_support
;
296 uint8_t master_deep_sleep_support
;
297 uint8_t gfx_clk_deep_sleep_support
;
298 uint8_t sclk_deep_sleep_support
;
299 uint8_t lclk_deep_sleep_support
;
300 uint8_t dce_fclk_deep_sleep_support
;
301 uint8_t sclk_dpm_key_disabled
;
302 uint8_t sclk_throttle_low_notification
;
303 uint8_t skip_baco_hardware
;
304 uint8_t socclk_dpm_key_disabled
;
305 uint8_t sq_ramping_support
;
306 uint8_t tcp_ramping_support
;
307 uint8_t td_ramping_support
;
308 uint8_t dbr_ramping_support
;
309 uint8_t gc_didt_support
;
310 uint8_t psm_didt_support
;
311 uint8_t thermal_support
;
312 uint8_t fw_ctf_enabled
;
313 uint8_t led_dpm_enabled
;
314 uint8_t fan_control_support
;
316 uint8_t od8_feature_enable
;
317 uint8_t disable_water_mark
;
318 uint8_t disable_workload_policy
;
319 uint32_t force_workload_policy_mask
;
320 uint8_t disable_3d_fs_detection
;
321 uint8_t disable_pp_tuning
;
322 uint8_t disable_xlpp_tuning
;
323 uint32_t perf_ui_tuning_profile_turbo
;
324 uint32_t perf_ui_tuning_profile_powerSave
;
325 uint32_t perf_ui_tuning_profile_xl
;
326 uint16_t zrpm_stop_temp
;
327 uint16_t zrpm_start_temp
;
328 uint32_t stable_pstate_sclk_dpm_percentage
;
332 uint8_t disable_auto_wattman
;
333 uint32_t auto_wattman_debug
;
334 uint32_t auto_wattman_sample_period
;
335 uint32_t fclk_gfxclk_ratio
;
336 uint8_t auto_wattman_threshold
;
337 uint8_t log_avfs_param
;
338 uint8_t enable_enginess
;
339 uint8_t custom_fan_support
;
340 uint8_t disable_pcc_limit_control
;
341 uint8_t gfxoff_controlled_by_driver
;
344 struct vega20_odn_clock_voltage_dependency_table
{
346 struct phm_ppt_v1_clock_voltage_dependency_record
347 entries
[MAX_REGULAR_DPM_NUMBER
];
350 struct vega20_odn_dpm_table
{
351 struct vega20_odn_dpm_control control_gfxclk_state
;
352 struct vega20_odn_dpm_control control_memclk_state
;
353 struct phm_odn_clock_levels odn_core_clock_dpm_levels
;
354 struct phm_odn_clock_levels odn_memory_clock_dpm_levels
;
355 struct vega20_odn_clock_voltage_dependency_table vdd_dependency_on_sclk
;
356 struct vega20_odn_clock_voltage_dependency_table vdd_dependency_on_mclk
;
357 struct vega20_odn_clock_voltage_dependency_table vdd_dependency_on_socclk
;
358 uint32_t odn_mclk_min_limit
;
361 struct vega20_odn_fan_table
{
362 uint32_t target_fan_speed
;
363 uint32_t target_temperature
;
364 uint32_t min_performance_clock
;
365 uint32_t min_fan_limit
;
369 struct vega20_odn_temp_table
{
370 uint16_t target_operating_temp
;
371 uint16_t default_target_operating_temp
;
372 uint16_t operating_temp_min_limit
;
373 uint16_t operating_temp_max_limit
;
374 uint16_t operating_temp_step
;
377 struct vega20_odn_data
{
378 uint32_t apply_overdrive_next_settings_mask
;
379 uint32_t overdrive_next_state
;
380 uint32_t overdrive_next_capabilities
;
381 uint32_t odn_sclk_dpm_enable_mask
;
382 uint32_t odn_mclk_dpm_enable_mask
;
383 struct vega20_odn_dpm_table odn_dpm_table
;
384 struct vega20_odn_fan_table odn_fan_table
;
385 struct vega20_odn_temp_table odn_temp_table
;
390 OD8_GFXCLK_LIMITS
= 1 << 0,
391 OD8_GFXCLK_CURVE
= 1 << 1,
392 OD8_UCLK_MAX
= 1 << 2,
393 OD8_POWER_LIMIT
= 1 << 3,
394 OD8_ACOUSTIC_LIMIT_SCLK
= 1 << 4, //FanMaximumRpm
395 OD8_FAN_SPEED_MIN
= 1 << 5, //FanMinimumPwm
396 OD8_TEMPERATURE_FAN
= 1 << 6, //FanTargetTemperature
397 OD8_TEMPERATURE_SYSTEM
= 1 << 7, //MaxOpTemp
398 OD8_MEMORY_TIMING_TUNE
= 1 << 8,
399 OD8_FAN_ZERO_RPM_CONTROL
= 1 << 9
404 OD8_SETTING_GFXCLK_FMIN
= 0,
405 OD8_SETTING_GFXCLK_FMAX
,
406 OD8_SETTING_GFXCLK_FREQ1
,
407 OD8_SETTING_GFXCLK_VOLTAGE1
,
408 OD8_SETTING_GFXCLK_FREQ2
,
409 OD8_SETTING_GFXCLK_VOLTAGE2
,
410 OD8_SETTING_GFXCLK_FREQ3
,
411 OD8_SETTING_GFXCLK_VOLTAGE3
,
412 OD8_SETTING_UCLK_FMAX
,
413 OD8_SETTING_POWER_PERCENTAGE
,
414 OD8_SETTING_FAN_ACOUSTIC_LIMIT
,
415 OD8_SETTING_FAN_MIN_SPEED
,
416 OD8_SETTING_FAN_TARGET_TEMP
,
417 OD8_SETTING_OPERATING_TEMP_MAX
,
418 OD8_SETTING_AC_TIMING
,
419 OD8_SETTING_FAN_ZERO_RPM_CONTROL
,
423 struct vega20_od8_single_setting
{
427 int32_t current_value
;
428 int32_t default_value
;
431 struct vega20_od8_settings
{
432 uint32_t overdrive8_capabilities
;
433 struct vega20_od8_single_setting od8_settings_array
[OD8_SETTING_COUNT
];
436 struct vega20_hwmgr
{
437 struct vega20_dpm_table dpm_table
;
438 struct vega20_dpm_table golden_dpm_table
;
439 struct vega20_registry_data registry_data
;
440 struct vega20_vbios_boot_state vbios_boot_state
;
441 struct vega20_mclk_latency_table mclk_latency_table
;
443 struct vega20_max_sustainable_clocks max_sustainable_clocks
;
445 struct vega20_leakage_voltage vddc_leakage
;
447 uint32_t vddc_control
;
448 struct pp_atomfwctrl_voltage_table vddc_voltage_table
;
449 uint32_t mvdd_control
;
450 struct pp_atomfwctrl_voltage_table mvdd_voltage_table
;
451 uint32_t vddci_control
;
452 struct pp_atomfwctrl_voltage_table vddci_voltage_table
;
454 uint32_t active_auto_throttle_sources
;
455 struct vega20_bacos bacos
;
457 /* ---- General data ---- */
458 uint8_t need_update_dpm_table
;
465 uint32_t low_sclk_interrupt_threshold
;
467 uint32_t total_active_cus
;
469 uint32_t water_marks_bitmap
;
471 struct vega20_display_timing display_timing
;
473 /* ---- Vega20 Dyn Register Settings ---- */
475 uint32_t debug_settings
;
476 uint32_t lowest_uclk_reserved_for_ulv
;
477 uint32_t gfxclk_average_alpha
;
478 uint32_t socclk_average_alpha
;
479 uint32_t uclk_average_alpha
;
480 uint32_t gfx_activity_average_alpha
;
481 uint32_t display_voltage_mode
;
482 uint32_t dcef_clk_quad_eqn_a
;
483 uint32_t dcef_clk_quad_eqn_b
;
484 uint32_t dcef_clk_quad_eqn_c
;
485 uint32_t disp_clk_quad_eqn_a
;
486 uint32_t disp_clk_quad_eqn_b
;
487 uint32_t disp_clk_quad_eqn_c
;
488 uint32_t pixel_clk_quad_eqn_a
;
489 uint32_t pixel_clk_quad_eqn_b
;
490 uint32_t pixel_clk_quad_eqn_c
;
491 uint32_t phy_clk_quad_eqn_a
;
492 uint32_t phy_clk_quad_eqn_b
;
493 uint32_t phy_clk_quad_eqn_c
;
495 /* ---- Thermal Temperature Setting ---- */
496 struct vega20_dpmlevel_enable_mask dpm_level_enable_mask
;
498 /* ---- Power Gating States ---- */
499 bool uvd_power_gated
;
500 bool vce_power_gated
;
501 bool samu_power_gated
;
502 bool need_long_memory_training
;
504 /* Internal settings to apply the application power optimization parameters */
505 bool apply_optimized_settings
;
506 uint32_t disable_dpm_mask
;
508 /* ---- Overdrive next setting ---- */
509 struct vega20_odn_data odn_data
;
510 bool gfxclk_overdrive
;
511 bool memclk_overdrive
;
513 /* ---- Overdrive8 Setting ---- */
514 struct vega20_od8_settings od8_settings
;
516 /* ---- Workload Mask ---- */
517 uint32_t workload_mask
;
520 uint32_t smu_version
;
521 struct smu_features smu_features
[GNLD_FEATURES_MAX
];
522 struct vega20_smc_state_table smc_state_table
;
524 /* ---- Gfxoff ---- */
526 uint32_t counter_gfxoff
;
528 unsigned long metrics_time
;
529 SmuMetrics_t metrics_table
;
531 bool pcie_parameters_override
;
532 uint32_t pcie_gen_level1
;
533 uint32_t pcie_width_level1
;
535 bool is_custom_profile_set
;
538 #define VEGA20_DPM2_NEAR_TDP_DEC 10
539 #define VEGA20_DPM2_ABOVE_SAFE_INC 5
540 #define VEGA20_DPM2_BELOW_SAFE_INC 20
542 #define VEGA20_DPM2_LTA_WINDOW_SIZE 7
544 #define VEGA20_DPM2_LTS_TRUNCATE 0
546 #define VEGA20_DPM2_TDP_SAFE_LIMIT_PERCENT 80
548 #define VEGA20_DPM2_MAXPS_PERCENT_M 90
549 #define VEGA20_DPM2_MAXPS_PERCENT_H 90
551 #define VEGA20_DPM2_PWREFFICIENCYRATIO_MARGIN 50
553 #define VEGA20_DPM2_SQ_RAMP_MAX_POWER 0x3FFF
554 #define VEGA20_DPM2_SQ_RAMP_MIN_POWER 0x12
555 #define VEGA20_DPM2_SQ_RAMP_MAX_POWER_DELTA 0x15
556 #define VEGA20_DPM2_SQ_RAMP_SHORT_TERM_INTERVAL_SIZE 0x1E
557 #define VEGA20_DPM2_SQ_RAMP_LONG_TERM_INTERVAL_RATIO 0xF
559 #define VEGA20_VOLTAGE_CONTROL_NONE 0x0
560 #define VEGA20_VOLTAGE_CONTROL_BY_GPIO 0x1
561 #define VEGA20_VOLTAGE_CONTROL_BY_SVID2 0x2
562 #define VEGA20_VOLTAGE_CONTROL_MERGED 0x3
563 /* To convert to Q8.8 format for firmware */
564 #define VEGA20_Q88_FORMAT_CONVERSION_UNIT 256
566 #define VEGA20_UNUSED_GPIO_PIN 0x7F
568 #define VEGA20_THERM_OUT_MODE_DISABLE 0x0
569 #define VEGA20_THERM_OUT_MODE_THERM_ONLY 0x1
570 #define VEGA20_THERM_OUT_MODE_THERM_VRHOT 0x2
572 #define PPVEGA20_VEGA20DISPLAYVOLTAGEMODE_DFLT 0xffffffff
573 #define PPREGKEY_VEGA20QUADRATICEQUATION_DFLT 0xffffffff
575 #define PPVEGA20_VEGA20GFXCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
576 #define PPVEGA20_VEGA20SOCCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
577 #define PPVEGA20_VEGA20UCLKCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
578 #define PPVEGA20_VEGA20GFXACTIVITYAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
579 #define PPVEGA20_VEGA20LOWESTUCLKRESERVEDFORULV_DFLT 0xffffffff
580 #define PPVEGA20_VEGA20DISPLAYVOLTAGEMODE_DFLT 0xffffffff
581 #define PPREGKEY_VEGA20QUADRATICEQUATION_DFLT 0xffffffff
583 #define VEGA20_UMD_PSTATE_GFXCLK_LEVEL 0x3
584 #define VEGA20_UMD_PSTATE_SOCCLK_LEVEL 0x3
585 #define VEGA20_UMD_PSTATE_MCLK_LEVEL 0x2
586 #define VEGA20_UMD_PSTATE_UVDCLK_LEVEL 0x3
587 #define VEGA20_UMD_PSTATE_VCEMCLK_LEVEL 0x3
589 #endif /* _VEGA20_HWMGR_H_ */