1 // SPDX-License-Identifier: GPL-2.0-only
2 /* drivers/gpu/drm/exynos5433_drm_decon.c
4 * Copyright (C) 2015 Samsung Electronics Co.Ltd
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 * Hyungwon Hwang <human.hwang@samsung.com>
10 #include <linux/clk.h>
11 #include <linux/component.h>
12 #include <linux/iopoll.h>
13 #include <linux/irq.h>
14 #include <linux/mfd/syscon.h>
15 #include <linux/of_device.h>
16 #include <linux/of_gpio.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/regmap.h>
21 #include <drm/drm_fourcc.h>
22 #include <drm/drm_vblank.h>
24 #include "exynos_drm_crtc.h"
25 #include "exynos_drm_drv.h"
26 #include "exynos_drm_fb.h"
27 #include "exynos_drm_plane.h"
28 #include "regs-decon5433.h"
30 #define DSD_CFG_MUX 0x1004
31 #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
37 #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
39 #define I80_HW_TRG (1 << 0)
40 #define IFTYPE_HDMI (1 << 1)
42 static const char * const decon_clks_name
[] = {
55 struct decon_context
{
57 struct drm_device
*drm_dev
;
58 struct exynos_drm_crtc
*crtc
;
59 struct exynos_drm_plane planes
[WINDOWS_NR
];
60 struct exynos_drm_plane_config configs
[WINDOWS_NR
];
62 struct regmap
*sysreg
;
63 struct clk
*clks
[ARRAY_SIZE(decon_clks_name
)];
65 unsigned int irq_vsync
;
66 unsigned int irq_lcd_sys
;
68 unsigned long out_type
;
70 spinlock_t vblank_lock
;
74 static const uint32_t decon_formats
[] = {
81 static const enum drm_plane_type decon_win_types
[WINDOWS_NR
] = {
82 [PRIMARY_WIN
] = DRM_PLANE_TYPE_PRIMARY
,
83 [CURSON_WIN
] = DRM_PLANE_TYPE_CURSOR
,
86 static const unsigned int capabilities
[WINDOWS_NR
] = {
88 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
89 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
90 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
91 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
94 static inline void decon_set_bits(struct decon_context
*ctx
, u32 reg
, u32 mask
,
97 val
= (val
& mask
) | (readl(ctx
->addr
+ reg
) & ~mask
);
98 writel(val
, ctx
->addr
+ reg
);
101 static int decon_enable_vblank(struct exynos_drm_crtc
*crtc
)
103 struct decon_context
*ctx
= crtc
->ctx
;
106 val
= VIDINTCON0_INTEN
;
108 val
|= VIDINTCON0_FRAMEDONE
;
110 val
|= VIDINTCON0_INTFRMEN
| VIDINTCON0_FRAMESEL_FP
;
112 writel(val
, ctx
->addr
+ DECON_VIDINTCON0
);
114 enable_irq(ctx
->irq
);
115 if (!(ctx
->out_type
& I80_HW_TRG
))
116 enable_irq(ctx
->te_irq
);
121 static void decon_disable_vblank(struct exynos_drm_crtc
*crtc
)
123 struct decon_context
*ctx
= crtc
->ctx
;
125 if (!(ctx
->out_type
& I80_HW_TRG
))
126 disable_irq_nosync(ctx
->te_irq
);
127 disable_irq_nosync(ctx
->irq
);
129 writel(0, ctx
->addr
+ DECON_VIDINTCON0
);
132 /* return number of starts/ends of frame transmissions since reset */
133 static u32
decon_get_frame_count(struct decon_context
*ctx
, bool end
)
135 u32 frm
, pfrm
, status
, cnt
= 2;
137 /* To get consistent result repeat read until frame id is stable.
138 * Usually the loop will be executed once, in rare cases when the loop
139 * is executed at frame change time 2nd pass will be needed.
141 frm
= readl(ctx
->addr
+ DECON_CRFMID
);
143 status
= readl(ctx
->addr
+ DECON_VIDCON1
);
145 frm
= readl(ctx
->addr
+ DECON_CRFMID
);
146 } while (frm
!= pfrm
&& --cnt
);
148 /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
149 * of RGB, it should be taken into account.
154 switch (status
& (VIDCON1_VSTATUS_MASK
| VIDCON1_I80_ACTIVE
)) {
155 case VIDCON1_VSTATUS_VS
:
156 if (!(ctx
->crtc
->i80_mode
))
159 case VIDCON1_VSTATUS_BP
:
162 case VIDCON1_I80_ACTIVE
:
163 case VIDCON1_VSTATUS_AC
:
174 static void decon_setup_trigger(struct decon_context
*ctx
)
176 if (!ctx
->crtc
->i80_mode
&& !(ctx
->out_type
& I80_HW_TRG
))
179 if (!(ctx
->out_type
& I80_HW_TRG
)) {
180 writel(TRIGCON_TRIGEN_PER_F
| TRIGCON_TRIGEN_F
|
181 TRIGCON_TE_AUTO_MASK
| TRIGCON_SWTRIGEN
,
182 ctx
->addr
+ DECON_TRIGCON
);
186 writel(TRIGCON_TRIGEN_PER_F
| TRIGCON_TRIGEN_F
| TRIGCON_HWTRIGMASK
187 | TRIGCON_HWTRIGEN
, ctx
->addr
+ DECON_TRIGCON
);
189 if (regmap_update_bits(ctx
->sysreg
, DSD_CFG_MUX
,
190 DSD_CFG_MUX_TE_UNMASK_GLOBAL
, ~0))
191 DRM_DEV_ERROR(ctx
->dev
, "Cannot update sysreg.\n");
194 static void decon_commit(struct exynos_drm_crtc
*crtc
)
196 struct decon_context
*ctx
= crtc
->ctx
;
197 struct drm_display_mode
*m
= &crtc
->base
.mode
;
198 bool interlaced
= false;
201 if (ctx
->out_type
& IFTYPE_HDMI
) {
202 m
->crtc_hsync_start
= m
->crtc_hdisplay
+ 10;
203 m
->crtc_hsync_end
= m
->crtc_htotal
- 92;
204 m
->crtc_vsync_start
= m
->crtc_vdisplay
+ 1;
205 m
->crtc_vsync_end
= m
->crtc_vsync_start
+ 1;
206 if (m
->flags
& DRM_MODE_FLAG_INTERLACE
)
210 decon_setup_trigger(ctx
);
212 /* lcd on and use command if */
215 val
|= VIDOUT_INTERLACE_EN_F
;
216 if (crtc
->i80_mode
) {
217 val
|= VIDOUT_COMMAND_IF
;
219 val
|= VIDOUT_RGB_IF
;
222 writel(val
, ctx
->addr
+ DECON_VIDOUTCON0
);
225 val
= VIDTCON2_LINEVAL(m
->vdisplay
/ 2 - 1) |
226 VIDTCON2_HOZVAL(m
->hdisplay
- 1);
228 val
= VIDTCON2_LINEVAL(m
->vdisplay
- 1) |
229 VIDTCON2_HOZVAL(m
->hdisplay
- 1);
230 writel(val
, ctx
->addr
+ DECON_VIDTCON2
);
232 if (!crtc
->i80_mode
) {
233 int vbp
= m
->crtc_vtotal
- m
->crtc_vsync_end
;
234 int vfp
= m
->crtc_vsync_start
- m
->crtc_vdisplay
;
238 val
= VIDTCON00_VBPD_F(vbp
- 1) | VIDTCON00_VFPD_F(vfp
- 1);
239 writel(val
, ctx
->addr
+ DECON_VIDTCON00
);
241 val
= VIDTCON01_VSPW_F(
242 m
->crtc_vsync_end
- m
->crtc_vsync_start
- 1);
243 writel(val
, ctx
->addr
+ DECON_VIDTCON01
);
245 val
= VIDTCON10_HBPD_F(
246 m
->crtc_htotal
- m
->crtc_hsync_end
- 1) |
248 m
->crtc_hsync_start
- m
->crtc_hdisplay
- 1);
249 writel(val
, ctx
->addr
+ DECON_VIDTCON10
);
251 val
= VIDTCON11_HSPW_F(
252 m
->crtc_hsync_end
- m
->crtc_hsync_start
- 1);
253 writel(val
, ctx
->addr
+ DECON_VIDTCON11
);
256 /* enable output and display signal */
257 decon_set_bits(ctx
, DECON_VIDCON0
, VIDCON0_ENVID
| VIDCON0_ENVID_F
, ~0);
259 decon_set_bits(ctx
, DECON_UPDATE
, STANDALONE_UPDATE_F
, ~0);
262 static void decon_win_set_bldeq(struct decon_context
*ctx
, unsigned int win
,
263 unsigned int alpha
, unsigned int pixel_alpha
)
265 u32 mask
= BLENDERQ_A_FUNC_F(0xf) | BLENDERQ_B_FUNC_F(0xf);
268 switch (pixel_alpha
) {
269 case DRM_MODE_BLEND_PIXEL_NONE
:
270 case DRM_MODE_BLEND_COVERAGE
:
271 val
|= BLENDERQ_A_FUNC_F(BLENDERQ_ALPHA_A
);
272 val
|= BLENDERQ_B_FUNC_F(BLENDERQ_ONE_MINUS_ALPHA_A
);
274 case DRM_MODE_BLEND_PREMULTI
:
276 if (alpha
!= DRM_BLEND_ALPHA_OPAQUE
) {
277 val
|= BLENDERQ_A_FUNC_F(BLENDERQ_ALPHA0
);
278 val
|= BLENDERQ_B_FUNC_F(BLENDERQ_ONE_MINUS_ALPHA_A
);
280 val
|= BLENDERQ_A_FUNC_F(BLENDERQ_ONE
);
281 val
|= BLENDERQ_B_FUNC_F(BLENDERQ_ONE_MINUS_ALPHA_A
);
285 decon_set_bits(ctx
, DECON_BLENDERQx(win
), mask
, val
);
288 static void decon_win_set_bldmod(struct decon_context
*ctx
, unsigned int win
,
289 unsigned int alpha
, unsigned int pixel_alpha
)
291 u32 win_alpha
= alpha
>> 8;
294 switch (pixel_alpha
) {
295 case DRM_MODE_BLEND_PIXEL_NONE
:
297 case DRM_MODE_BLEND_COVERAGE
:
298 case DRM_MODE_BLEND_PREMULTI
:
300 val
|= WINCONx_ALPHA_SEL_F
;
301 val
|= WINCONx_BLD_PIX_F
;
302 val
|= WINCONx_ALPHA_MUL_F
;
305 decon_set_bits(ctx
, DECON_WINCONx(win
), WINCONx_BLEND_MODE_MASK
, val
);
307 if (alpha
!= DRM_BLEND_ALPHA_OPAQUE
) {
308 val
= VIDOSD_Wx_ALPHA_R_F(win_alpha
) |
309 VIDOSD_Wx_ALPHA_G_F(win_alpha
) |
310 VIDOSD_Wx_ALPHA_B_F(win_alpha
);
311 decon_set_bits(ctx
, DECON_VIDOSDxC(win
),
312 VIDOSDxC_ALPHA0_RGB_MASK
, val
);
313 decon_set_bits(ctx
, DECON_BLENDCON
, BLEND_NEW
, BLEND_NEW
);
317 static void decon_win_set_pixfmt(struct decon_context
*ctx
, unsigned int win
,
318 struct drm_framebuffer
*fb
)
320 struct exynos_drm_plane plane
= ctx
->planes
[win
];
321 struct exynos_drm_plane_state
*state
=
322 to_exynos_plane_state(plane
.base
.state
);
323 unsigned int alpha
= state
->base
.alpha
;
324 unsigned int pixel_alpha
;
327 if (fb
->format
->has_alpha
)
328 pixel_alpha
= state
->base
.pixel_blend_mode
;
330 pixel_alpha
= DRM_MODE_BLEND_PIXEL_NONE
;
332 val
= readl(ctx
->addr
+ DECON_WINCONx(win
));
333 val
&= WINCONx_ENWIN_F
;
335 switch (fb
->format
->format
) {
336 case DRM_FORMAT_XRGB1555
:
337 val
|= WINCONx_BPPMODE_16BPP_I1555
;
338 val
|= WINCONx_HAWSWP_F
;
339 val
|= WINCONx_BURSTLEN_16WORD
;
341 case DRM_FORMAT_RGB565
:
342 val
|= WINCONx_BPPMODE_16BPP_565
;
343 val
|= WINCONx_HAWSWP_F
;
344 val
|= WINCONx_BURSTLEN_16WORD
;
346 case DRM_FORMAT_XRGB8888
:
347 val
|= WINCONx_BPPMODE_24BPP_888
;
348 val
|= WINCONx_WSWP_F
;
349 val
|= WINCONx_BURSTLEN_16WORD
;
351 case DRM_FORMAT_ARGB8888
:
353 val
|= WINCONx_BPPMODE_32BPP_A8888
;
354 val
|= WINCONx_WSWP_F
;
355 val
|= WINCONx_BURSTLEN_16WORD
;
359 DRM_DEV_DEBUG_KMS(ctx
->dev
, "cpp = %u\n", fb
->format
->cpp
[0]);
362 * In case of exynos, setting dma-burst to 16Word causes permanent
363 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
364 * switching which is based on plane size is not recommended as
365 * plane size varies a lot towards the end of the screen and rapid
366 * movement causes unstable DMA which results into iommu crash/tear.
369 if (fb
->width
< MIN_FB_WIDTH_FOR_16WORD_BURST
) {
370 val
&= ~WINCONx_BURSTLEN_MASK
;
371 val
|= WINCONx_BURSTLEN_8WORD
;
373 decon_set_bits(ctx
, DECON_WINCONx(win
), ~WINCONx_BLEND_MODE_MASK
, val
);
376 decon_win_set_bldmod(ctx
, win
, alpha
, pixel_alpha
);
377 decon_win_set_bldeq(ctx
, win
, alpha
, pixel_alpha
);
381 static void decon_shadow_protect(struct decon_context
*ctx
, bool protect
)
383 decon_set_bits(ctx
, DECON_SHADOWCON
, SHADOWCON_PROTECT_MASK
,
387 static void decon_atomic_begin(struct exynos_drm_crtc
*crtc
)
389 struct decon_context
*ctx
= crtc
->ctx
;
391 decon_shadow_protect(ctx
, true);
394 #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
395 #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
396 #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
398 static void decon_update_plane(struct exynos_drm_crtc
*crtc
,
399 struct exynos_drm_plane
*plane
)
401 struct exynos_drm_plane_state
*state
=
402 to_exynos_plane_state(plane
->base
.state
);
403 struct decon_context
*ctx
= crtc
->ctx
;
404 struct drm_framebuffer
*fb
= state
->base
.fb
;
405 unsigned int win
= plane
->index
;
406 unsigned int cpp
= fb
->format
->cpp
[0];
407 unsigned int pitch
= fb
->pitches
[0];
408 dma_addr_t dma_addr
= exynos_drm_fb_dma_addr(fb
, 0);
411 if (crtc
->base
.mode
.flags
& DRM_MODE_FLAG_INTERLACE
) {
412 val
= COORDINATE_X(state
->crtc
.x
) |
413 COORDINATE_Y(state
->crtc
.y
/ 2);
414 writel(val
, ctx
->addr
+ DECON_VIDOSDxA(win
));
416 val
= COORDINATE_X(state
->crtc
.x
+ state
->crtc
.w
- 1) |
417 COORDINATE_Y((state
->crtc
.y
+ state
->crtc
.h
) / 2 - 1);
418 writel(val
, ctx
->addr
+ DECON_VIDOSDxB(win
));
420 val
= COORDINATE_X(state
->crtc
.x
) | COORDINATE_Y(state
->crtc
.y
);
421 writel(val
, ctx
->addr
+ DECON_VIDOSDxA(win
));
423 val
= COORDINATE_X(state
->crtc
.x
+ state
->crtc
.w
- 1) |
424 COORDINATE_Y(state
->crtc
.y
+ state
->crtc
.h
- 1);
425 writel(val
, ctx
->addr
+ DECON_VIDOSDxB(win
));
428 val
= VIDOSD_Wx_ALPHA_R_F(0xff) | VIDOSD_Wx_ALPHA_G_F(0xff) |
429 VIDOSD_Wx_ALPHA_B_F(0xff);
430 writel(val
, ctx
->addr
+ DECON_VIDOSDxC(win
));
432 val
= VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
433 VIDOSD_Wx_ALPHA_B_F(0x0);
434 writel(val
, ctx
->addr
+ DECON_VIDOSDxD(win
));
436 writel(dma_addr
, ctx
->addr
+ DECON_VIDW0xADD0B0(win
));
438 val
= dma_addr
+ pitch
* state
->src
.h
;
439 writel(val
, ctx
->addr
+ DECON_VIDW0xADD1B0(win
));
441 if (!(ctx
->out_type
& IFTYPE_HDMI
))
442 val
= BIT_VAL(pitch
- state
->crtc
.w
* cpp
, 27, 14)
443 | BIT_VAL(state
->crtc
.w
* cpp
, 13, 0);
445 val
= BIT_VAL(pitch
- state
->crtc
.w
* cpp
, 29, 15)
446 | BIT_VAL(state
->crtc
.w
* cpp
, 14, 0);
447 writel(val
, ctx
->addr
+ DECON_VIDW0xADD2(win
));
449 decon_win_set_pixfmt(ctx
, win
, fb
);
452 decon_set_bits(ctx
, DECON_WINCONx(win
), WINCONx_ENWIN_F
, ~0);
455 static void decon_disable_plane(struct exynos_drm_crtc
*crtc
,
456 struct exynos_drm_plane
*plane
)
458 struct decon_context
*ctx
= crtc
->ctx
;
459 unsigned int win
= plane
->index
;
461 decon_set_bits(ctx
, DECON_WINCONx(win
), WINCONx_ENWIN_F
, 0);
464 static void decon_atomic_flush(struct exynos_drm_crtc
*crtc
)
466 struct decon_context
*ctx
= crtc
->ctx
;
469 spin_lock_irqsave(&ctx
->vblank_lock
, flags
);
471 decon_shadow_protect(ctx
, false);
473 decon_set_bits(ctx
, DECON_UPDATE
, STANDALONE_UPDATE_F
, ~0);
475 ctx
->frame_id
= decon_get_frame_count(ctx
, true);
477 exynos_crtc_handle_event(crtc
);
479 spin_unlock_irqrestore(&ctx
->vblank_lock
, flags
);
482 static void decon_swreset(struct decon_context
*ctx
)
488 writel(0, ctx
->addr
+ DECON_VIDCON0
);
489 readl_poll_timeout(ctx
->addr
+ DECON_VIDCON0
, val
,
490 ~val
& VIDCON0_STOP_STATUS
, 12, 20000);
492 writel(VIDCON0_SWRESET
, ctx
->addr
+ DECON_VIDCON0
);
493 ret
= readl_poll_timeout(ctx
->addr
+ DECON_VIDCON0
, val
,
494 ~val
& VIDCON0_SWRESET
, 12, 20000);
496 WARN(ret
< 0, "failed to software reset DECON\n");
498 spin_lock_irqsave(&ctx
->vblank_lock
, flags
);
500 spin_unlock_irqrestore(&ctx
->vblank_lock
, flags
);
502 if (!(ctx
->out_type
& IFTYPE_HDMI
))
505 writel(VIDCON0_CLKVALUP
| VIDCON0_VLCKFREE
, ctx
->addr
+ DECON_VIDCON0
);
506 decon_set_bits(ctx
, DECON_CMU
,
507 CMU_CLKGAGE_MODE_SFR_F
| CMU_CLKGAGE_MODE_MEM_F
, ~0);
508 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE
, ctx
->addr
+ DECON_VIDCON1
);
509 writel(CRCCTRL_CRCEN
| CRCCTRL_CRCSTART_F
| CRCCTRL_CRCCLKEN
,
510 ctx
->addr
+ DECON_CRCCTRL
);
513 static void decon_atomic_enable(struct exynos_drm_crtc
*crtc
)
515 struct decon_context
*ctx
= crtc
->ctx
;
517 pm_runtime_get_sync(ctx
->dev
);
519 exynos_drm_pipe_clk_enable(crtc
, true);
523 decon_commit(ctx
->crtc
);
526 static void decon_atomic_disable(struct exynos_drm_crtc
*crtc
)
528 struct decon_context
*ctx
= crtc
->ctx
;
531 if (!(ctx
->out_type
& I80_HW_TRG
))
532 synchronize_irq(ctx
->te_irq
);
533 synchronize_irq(ctx
->irq
);
536 * We need to make sure that all windows are disabled before we
537 * suspend that connector. Otherwise we might try to scan from
538 * a destroyed buffer later.
540 for (i
= ctx
->first_win
; i
< WINDOWS_NR
; i
++)
541 decon_disable_plane(crtc
, &ctx
->planes
[i
]);
545 exynos_drm_pipe_clk_enable(crtc
, false);
547 pm_runtime_put_sync(ctx
->dev
);
550 static irqreturn_t
decon_te_irq_handler(int irq
, void *dev_id
)
552 struct decon_context
*ctx
= dev_id
;
554 decon_set_bits(ctx
, DECON_TRIGCON
, TRIGCON_SWTRIGCMD
, ~0);
559 static void decon_clear_channels(struct exynos_drm_crtc
*crtc
)
561 struct decon_context
*ctx
= crtc
->ctx
;
564 for (i
= 0; i
< ARRAY_SIZE(decon_clks_name
); i
++) {
565 ret
= clk_prepare_enable(ctx
->clks
[i
]);
570 decon_shadow_protect(ctx
, true);
571 for (win
= 0; win
< WINDOWS_NR
; win
++)
572 decon_set_bits(ctx
, DECON_WINCONx(win
), WINCONx_ENWIN_F
, 0);
573 decon_shadow_protect(ctx
, false);
575 decon_set_bits(ctx
, DECON_UPDATE
, STANDALONE_UPDATE_F
, ~0);
577 /* TODO: wait for possible vsync */
582 clk_disable_unprepare(ctx
->clks
[i
]);
585 static enum drm_mode_status
decon_mode_valid(struct exynos_drm_crtc
*crtc
,
586 const struct drm_display_mode
*mode
)
588 struct decon_context
*ctx
= crtc
->ctx
;
590 ctx
->irq
= crtc
->i80_mode
? ctx
->irq_lcd_sys
: ctx
->irq_vsync
;
595 dev_info(ctx
->dev
, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
596 crtc
->i80_mode
? "command" : "video");
601 static const struct exynos_drm_crtc_ops decon_crtc_ops
= {
602 .atomic_enable
= decon_atomic_enable
,
603 .atomic_disable
= decon_atomic_disable
,
604 .enable_vblank
= decon_enable_vblank
,
605 .disable_vblank
= decon_disable_vblank
,
606 .atomic_begin
= decon_atomic_begin
,
607 .update_plane
= decon_update_plane
,
608 .disable_plane
= decon_disable_plane
,
609 .mode_valid
= decon_mode_valid
,
610 .atomic_flush
= decon_atomic_flush
,
613 static int decon_bind(struct device
*dev
, struct device
*master
, void *data
)
615 struct decon_context
*ctx
= dev_get_drvdata(dev
);
616 struct drm_device
*drm_dev
= data
;
617 struct exynos_drm_plane
*exynos_plane
;
618 enum exynos_drm_output_type out_type
;
622 ctx
->drm_dev
= drm_dev
;
624 for (win
= ctx
->first_win
; win
< WINDOWS_NR
; win
++) {
625 ctx
->configs
[win
].pixel_formats
= decon_formats
;
626 ctx
->configs
[win
].num_pixel_formats
= ARRAY_SIZE(decon_formats
);
627 ctx
->configs
[win
].zpos
= win
- ctx
->first_win
;
628 ctx
->configs
[win
].type
= decon_win_types
[win
];
629 ctx
->configs
[win
].capabilities
= capabilities
[win
];
631 ret
= exynos_plane_init(drm_dev
, &ctx
->planes
[win
], win
,
637 exynos_plane
= &ctx
->planes
[PRIMARY_WIN
];
638 out_type
= (ctx
->out_type
& IFTYPE_HDMI
) ? EXYNOS_DISPLAY_TYPE_HDMI
639 : EXYNOS_DISPLAY_TYPE_LCD
;
640 ctx
->crtc
= exynos_drm_crtc_create(drm_dev
, &exynos_plane
->base
,
641 out_type
, &decon_crtc_ops
, ctx
);
642 if (IS_ERR(ctx
->crtc
))
643 return PTR_ERR(ctx
->crtc
);
645 decon_clear_channels(ctx
->crtc
);
647 return exynos_drm_register_dma(drm_dev
, dev
);
650 static void decon_unbind(struct device
*dev
, struct device
*master
, void *data
)
652 struct decon_context
*ctx
= dev_get_drvdata(dev
);
654 decon_atomic_disable(ctx
->crtc
);
656 /* detach this sub driver from iommu mapping if supported. */
657 exynos_drm_unregister_dma(ctx
->drm_dev
, ctx
->dev
);
660 static const struct component_ops decon_component_ops
= {
662 .unbind
= decon_unbind
,
665 static void decon_handle_vblank(struct decon_context
*ctx
)
669 spin_lock(&ctx
->vblank_lock
);
671 frm
= decon_get_frame_count(ctx
, true);
673 if (frm
!= ctx
->frame_id
) {
674 /* handle only if incremented, take care of wrap-around */
675 if ((s32
)(frm
- ctx
->frame_id
) > 0)
676 drm_crtc_handle_vblank(&ctx
->crtc
->base
);
680 spin_unlock(&ctx
->vblank_lock
);
683 static irqreturn_t
decon_irq_handler(int irq
, void *dev_id
)
685 struct decon_context
*ctx
= dev_id
;
688 val
= readl(ctx
->addr
+ DECON_VIDINTCON1
);
689 val
&= VIDINTCON1_INTFRMDONEPEND
| VIDINTCON1_INTFRMPEND
;
692 writel(val
, ctx
->addr
+ DECON_VIDINTCON1
);
693 if (ctx
->out_type
& IFTYPE_HDMI
) {
694 val
= readl(ctx
->addr
+ DECON_VIDOUTCON0
);
695 val
&= VIDOUT_INTERLACE_EN_F
| VIDOUT_INTERLACE_FIELD_F
;
697 (VIDOUT_INTERLACE_EN_F
| VIDOUT_INTERLACE_FIELD_F
))
700 decon_handle_vblank(ctx
);
707 static int exynos5433_decon_suspend(struct device
*dev
)
709 struct decon_context
*ctx
= dev_get_drvdata(dev
);
710 int i
= ARRAY_SIZE(decon_clks_name
);
713 clk_disable_unprepare(ctx
->clks
[i
]);
718 static int exynos5433_decon_resume(struct device
*dev
)
720 struct decon_context
*ctx
= dev_get_drvdata(dev
);
723 for (i
= 0; i
< ARRAY_SIZE(decon_clks_name
); i
++) {
724 ret
= clk_prepare_enable(ctx
->clks
[i
]);
733 clk_disable_unprepare(ctx
->clks
[i
]);
739 static const struct dev_pm_ops exynos5433_decon_pm_ops
= {
740 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend
, exynos5433_decon_resume
,
742 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend
,
743 pm_runtime_force_resume
)
746 static const struct of_device_id exynos5433_decon_driver_dt_match
[] = {
748 .compatible
= "samsung,exynos5433-decon",
749 .data
= (void *)I80_HW_TRG
752 .compatible
= "samsung,exynos5433-decon-tv",
753 .data
= (void *)(I80_HW_TRG
| IFTYPE_HDMI
)
757 MODULE_DEVICE_TABLE(of
, exynos5433_decon_driver_dt_match
);
759 static int decon_conf_irq(struct decon_context
*ctx
, const char *name
,
760 irq_handler_t handler
, unsigned long int flags
)
762 struct platform_device
*pdev
= to_platform_device(ctx
->dev
);
763 int ret
, irq
= platform_get_irq_byname(pdev
, name
);
773 dev_err(ctx
->dev
, "IRQ %s get failed, %d\n", name
, irq
);
777 irq_set_status_flags(irq
, IRQ_NOAUTOEN
);
778 ret
= devm_request_irq(ctx
->dev
, irq
, handler
, flags
, "drm_decon", ctx
);
780 dev_err(ctx
->dev
, "IRQ %s request failed\n", name
);
787 static int exynos5433_decon_probe(struct platform_device
*pdev
)
789 struct device
*dev
= &pdev
->dev
;
790 struct decon_context
*ctx
;
791 struct resource
*res
;
795 ctx
= devm_kzalloc(dev
, sizeof(*ctx
), GFP_KERNEL
);
800 ctx
->out_type
= (unsigned long)of_device_get_match_data(dev
);
801 spin_lock_init(&ctx
->vblank_lock
);
803 if (ctx
->out_type
& IFTYPE_HDMI
)
806 for (i
= 0; i
< ARRAY_SIZE(decon_clks_name
); i
++) {
809 clk
= devm_clk_get(ctx
->dev
, decon_clks_name
[i
]);
816 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
817 ctx
->addr
= devm_ioremap_resource(dev
, res
);
818 if (IS_ERR(ctx
->addr
)) {
819 dev_err(dev
, "ioremap failed\n");
820 return PTR_ERR(ctx
->addr
);
823 ret
= decon_conf_irq(ctx
, "vsync", decon_irq_handler
, 0);
826 ctx
->irq_vsync
= ret
;
828 ret
= decon_conf_irq(ctx
, "lcd_sys", decon_irq_handler
, 0);
831 ctx
->irq_lcd_sys
= ret
;
833 ret
= decon_conf_irq(ctx
, "te", decon_te_irq_handler
,
834 IRQF_TRIGGER_RISING
);
839 ctx
->out_type
&= ~I80_HW_TRG
;
842 if (ctx
->out_type
& I80_HW_TRG
) {
843 ctx
->sysreg
= syscon_regmap_lookup_by_phandle(dev
->of_node
,
844 "samsung,disp-sysreg");
845 if (IS_ERR(ctx
->sysreg
)) {
846 dev_err(dev
, "failed to get system register\n");
847 return PTR_ERR(ctx
->sysreg
);
851 platform_set_drvdata(pdev
, ctx
);
853 pm_runtime_enable(dev
);
855 ret
= component_add(dev
, &decon_component_ops
);
857 goto err_disable_pm_runtime
;
861 err_disable_pm_runtime
:
862 pm_runtime_disable(dev
);
867 static int exynos5433_decon_remove(struct platform_device
*pdev
)
869 pm_runtime_disable(&pdev
->dev
);
871 component_del(&pdev
->dev
, &decon_component_ops
);
876 struct platform_driver exynos5433_decon_driver
= {
877 .probe
= exynos5433_decon_probe
,
878 .remove
= exynos5433_decon_remove
,
880 .name
= "exynos5433-decon",
881 .pm
= &exynos5433_decon_pm_ops
,
882 .of_match_table
= exynos5433_decon_driver_dt_match
,