1 // SPDX-License-Identifier: GPL-2.0-or-later
4 * Copyright (C) 2011 Samsung Electronics Co.Ltd
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 * Inki Dae <inki.dae@samsung.com>
10 #include <linux/clk.h>
11 #include <linux/component.h>
12 #include <linux/kernel.h>
13 #include <linux/mfd/syscon.h>
15 #include <linux/of_device.h>
16 #include <linux/platform_device.h>
17 #include <linux/pm_runtime.h>
18 #include <linux/regmap.h>
20 #include <video/of_display_timing.h>
21 #include <video/of_videomode.h>
22 #include <video/samsung_fimd.h>
24 #include <drm/drm_fourcc.h>
25 #include <drm/drm_vblank.h>
26 #include <drm/exynos_drm.h>
28 #include "exynos_drm_crtc.h"
29 #include "exynos_drm_drv.h"
30 #include "exynos_drm_fb.h"
31 #include "exynos_drm_plane.h"
34 * FIMD stands for Fully Interactive Mobile Display and
35 * as a display controller, it transfers contents drawn on memory
36 * to a LCD Panel through Display Interfaces such as RGB or
40 #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
42 /* position control register for hardware window 0, 2 ~ 4.*/
43 #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
44 #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
46 * size control register for hardware windows 0 and alpha control register
47 * for hardware windows 1 ~ 4
49 #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
50 /* size control register for hardware windows 1 ~ 2. */
51 #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
53 #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
54 #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
56 #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
57 #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
58 #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
59 #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
61 /* color key control register for hardware window 1 ~ 4. */
62 #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
63 /* color key value register for hardware window 1 ~ 4. */
64 #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
66 /* I80 trigger control register */
68 #define TRGMODE_ENABLE (1 << 0)
69 #define SWTRGCMD_ENABLE (1 << 1)
70 /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
71 #define HWTRGEN_ENABLE (1 << 3)
72 #define HWTRGMASK_ENABLE (1 << 4)
73 /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
74 #define HWTRIGEN_PER_ENABLE (1 << 31)
76 /* display mode change control register except exynos4 */
77 #define VIDOUT_CON 0x000
78 #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
80 /* I80 interface control for main LDI register */
81 #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
82 #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
83 #define LCD_CS_SETUP(x) ((x) << 16)
84 #define LCD_WR_SETUP(x) ((x) << 12)
85 #define LCD_WR_ACTIVE(x) ((x) << 8)
86 #define LCD_WR_HOLD(x) ((x) << 4)
87 #define I80IFEN_ENABLE (1 << 0)
89 /* FIMD has totally five hardware windows. */
92 /* HW trigger flag on i80 panel. */
93 #define I80_HW_TRG (1 << 1)
95 struct fimd_driver_data
{
96 unsigned int timing_base
;
97 unsigned int lcdblk_offset
;
98 unsigned int lcdblk_vt_shift
;
99 unsigned int lcdblk_bypass_shift
;
100 unsigned int lcdblk_mic_bypass_shift
;
101 unsigned int trg_type
;
103 unsigned int has_shadowcon
:1;
104 unsigned int has_clksel
:1;
105 unsigned int has_limited_fmt
:1;
106 unsigned int has_vidoutcon
:1;
107 unsigned int has_vtsel
:1;
108 unsigned int has_mic_bypass
:1;
109 unsigned int has_dp_clk
:1;
110 unsigned int has_hw_trigger
:1;
111 unsigned int has_trigger_per_te
:1;
114 static struct fimd_driver_data s3c64xx_fimd_driver_data
= {
117 .has_limited_fmt
= 1,
120 static struct fimd_driver_data s5pv210_fimd_driver_data
= {
126 static struct fimd_driver_data exynos3_fimd_driver_data
= {
127 .timing_base
= 0x20000,
128 .lcdblk_offset
= 0x210,
129 .lcdblk_bypass_shift
= 1,
134 static struct fimd_driver_data exynos4_fimd_driver_data
= {
136 .lcdblk_offset
= 0x210,
137 .lcdblk_vt_shift
= 10,
138 .lcdblk_bypass_shift
= 1,
143 static struct fimd_driver_data exynos5_fimd_driver_data
= {
144 .timing_base
= 0x20000,
145 .lcdblk_offset
= 0x214,
146 .lcdblk_vt_shift
= 24,
147 .lcdblk_bypass_shift
= 15,
154 static struct fimd_driver_data exynos5420_fimd_driver_data
= {
155 .timing_base
= 0x20000,
156 .lcdblk_offset
= 0x214,
157 .lcdblk_vt_shift
= 24,
158 .lcdblk_bypass_shift
= 15,
159 .lcdblk_mic_bypass_shift
= 11,
167 struct fimd_context
{
169 struct drm_device
*drm_dev
;
170 struct exynos_drm_crtc
*crtc
;
171 struct exynos_drm_plane planes
[WINDOWS_NR
];
172 struct exynos_drm_plane_config configs
[WINDOWS_NR
];
176 struct regmap
*sysreg
;
177 unsigned long irq_flags
;
184 wait_queue_head_t wait_vsync_queue
;
185 atomic_t wait_vsync_event
;
186 atomic_t win_updated
;
190 const struct fimd_driver_data
*driver_data
;
191 struct drm_encoder
*encoder
;
192 struct exynos_drm_clk dp_clk
;
195 static const struct of_device_id fimd_driver_dt_match
[] = {
196 { .compatible
= "samsung,s3c6400-fimd",
197 .data
= &s3c64xx_fimd_driver_data
},
198 { .compatible
= "samsung,s5pv210-fimd",
199 .data
= &s5pv210_fimd_driver_data
},
200 { .compatible
= "samsung,exynos3250-fimd",
201 .data
= &exynos3_fimd_driver_data
},
202 { .compatible
= "samsung,exynos4210-fimd",
203 .data
= &exynos4_fimd_driver_data
},
204 { .compatible
= "samsung,exynos5250-fimd",
205 .data
= &exynos5_fimd_driver_data
},
206 { .compatible
= "samsung,exynos5420-fimd",
207 .data
= &exynos5420_fimd_driver_data
},
210 MODULE_DEVICE_TABLE(of
, fimd_driver_dt_match
);
212 static const enum drm_plane_type fimd_win_types
[WINDOWS_NR
] = {
213 DRM_PLANE_TYPE_PRIMARY
,
214 DRM_PLANE_TYPE_OVERLAY
,
215 DRM_PLANE_TYPE_OVERLAY
,
216 DRM_PLANE_TYPE_OVERLAY
,
217 DRM_PLANE_TYPE_CURSOR
,
220 static const uint32_t fimd_formats
[] = {
228 static const unsigned int capabilities
[WINDOWS_NR
] = {
230 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
231 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
232 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
233 EXYNOS_DRM_PLANE_CAP_WIN_BLEND
| EXYNOS_DRM_PLANE_CAP_PIX_BLEND
,
236 static inline void fimd_set_bits(struct fimd_context
*ctx
, u32 reg
, u32 mask
,
239 val
= (val
& mask
) | (readl(ctx
->regs
+ reg
) & ~mask
);
240 writel(val
, ctx
->regs
+ reg
);
243 static int fimd_enable_vblank(struct exynos_drm_crtc
*crtc
)
245 struct fimd_context
*ctx
= crtc
->ctx
;
251 if (!test_and_set_bit(0, &ctx
->irq_flags
)) {
252 val
= readl(ctx
->regs
+ VIDINTCON0
);
254 val
|= VIDINTCON0_INT_ENABLE
;
257 val
|= VIDINTCON0_INT_I80IFDONE
;
258 val
|= VIDINTCON0_INT_SYSMAINCON
;
259 val
&= ~VIDINTCON0_INT_SYSSUBCON
;
261 val
|= VIDINTCON0_INT_FRAME
;
263 val
&= ~VIDINTCON0_FRAMESEL0_MASK
;
264 val
|= VIDINTCON0_FRAMESEL0_FRONTPORCH
;
265 val
&= ~VIDINTCON0_FRAMESEL1_MASK
;
266 val
|= VIDINTCON0_FRAMESEL1_NONE
;
269 writel(val
, ctx
->regs
+ VIDINTCON0
);
275 static void fimd_disable_vblank(struct exynos_drm_crtc
*crtc
)
277 struct fimd_context
*ctx
= crtc
->ctx
;
283 if (test_and_clear_bit(0, &ctx
->irq_flags
)) {
284 val
= readl(ctx
->regs
+ VIDINTCON0
);
286 val
&= ~VIDINTCON0_INT_ENABLE
;
289 val
&= ~VIDINTCON0_INT_I80IFDONE
;
290 val
&= ~VIDINTCON0_INT_SYSMAINCON
;
291 val
&= ~VIDINTCON0_INT_SYSSUBCON
;
293 val
&= ~VIDINTCON0_INT_FRAME
;
295 writel(val
, ctx
->regs
+ VIDINTCON0
);
299 static void fimd_wait_for_vblank(struct exynos_drm_crtc
*crtc
)
301 struct fimd_context
*ctx
= crtc
->ctx
;
306 atomic_set(&ctx
->wait_vsync_event
, 1);
309 * wait for FIMD to signal VSYNC interrupt or return after
310 * timeout which is set to 50ms (refresh rate of 20).
312 if (!wait_event_timeout(ctx
->wait_vsync_queue
,
313 !atomic_read(&ctx
->wait_vsync_event
),
315 DRM_DEV_DEBUG_KMS(ctx
->dev
, "vblank wait timed out.\n");
318 static void fimd_enable_video_output(struct fimd_context
*ctx
, unsigned int win
,
321 u32 val
= readl(ctx
->regs
+ WINCON(win
));
324 val
|= WINCONx_ENWIN
;
326 val
&= ~WINCONx_ENWIN
;
328 writel(val
, ctx
->regs
+ WINCON(win
));
331 static void fimd_enable_shadow_channel_path(struct fimd_context
*ctx
,
335 u32 val
= readl(ctx
->regs
+ SHADOWCON
);
338 val
|= SHADOWCON_CHx_ENABLE(win
);
340 val
&= ~SHADOWCON_CHx_ENABLE(win
);
342 writel(val
, ctx
->regs
+ SHADOWCON
);
345 static void fimd_clear_channels(struct exynos_drm_crtc
*crtc
)
347 struct fimd_context
*ctx
= crtc
->ctx
;
348 unsigned int win
, ch_enabled
= 0;
350 /* Hardware is in unknown state, so ensure it gets enabled properly */
351 pm_runtime_get_sync(ctx
->dev
);
353 clk_prepare_enable(ctx
->bus_clk
);
354 clk_prepare_enable(ctx
->lcd_clk
);
356 /* Check if any channel is enabled. */
357 for (win
= 0; win
< WINDOWS_NR
; win
++) {
358 u32 val
= readl(ctx
->regs
+ WINCON(win
));
360 if (val
& WINCONx_ENWIN
) {
361 fimd_enable_video_output(ctx
, win
, false);
363 if (ctx
->driver_data
->has_shadowcon
)
364 fimd_enable_shadow_channel_path(ctx
, win
,
371 /* Wait for vsync, as disable channel takes effect at next vsync */
373 ctx
->suspended
= false;
375 fimd_enable_vblank(ctx
->crtc
);
376 fimd_wait_for_vblank(ctx
->crtc
);
377 fimd_disable_vblank(ctx
->crtc
);
379 ctx
->suspended
= true;
382 clk_disable_unprepare(ctx
->lcd_clk
);
383 clk_disable_unprepare(ctx
->bus_clk
);
385 pm_runtime_put(ctx
->dev
);
389 static int fimd_atomic_check(struct exynos_drm_crtc
*crtc
,
390 struct drm_crtc_state
*state
)
392 struct drm_display_mode
*mode
= &state
->adjusted_mode
;
393 struct fimd_context
*ctx
= crtc
->ctx
;
394 unsigned long ideal_clk
, lcd_rate
;
397 if (mode
->clock
== 0) {
398 DRM_DEV_ERROR(ctx
->dev
, "Mode has zero clock value.\n");
402 ideal_clk
= mode
->clock
* 1000;
406 * The frame done interrupt should be occurred prior to the
412 lcd_rate
= clk_get_rate(ctx
->lcd_clk
);
413 if (2 * lcd_rate
< ideal_clk
) {
414 DRM_DEV_ERROR(ctx
->dev
,
415 "sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
416 lcd_rate
, ideal_clk
);
420 /* Find the clock divider value that gets us closest to ideal_clk */
421 clkdiv
= DIV_ROUND_CLOSEST(lcd_rate
, ideal_clk
);
422 if (clkdiv
>= 0x200) {
423 DRM_DEV_ERROR(ctx
->dev
, "requested pixel clock(%lu) too low\n",
428 ctx
->clkdiv
= (clkdiv
< 0x100) ? clkdiv
: 0xff;
433 static void fimd_setup_trigger(struct fimd_context
*ctx
)
435 void __iomem
*timing_base
= ctx
->regs
+ ctx
->driver_data
->timing_base
;
436 u32 trg_type
= ctx
->driver_data
->trg_type
;
437 u32 val
= readl(timing_base
+ TRIGCON
);
439 val
&= ~(TRGMODE_ENABLE
);
441 if (trg_type
== I80_HW_TRG
) {
442 if (ctx
->driver_data
->has_hw_trigger
)
443 val
|= HWTRGEN_ENABLE
| HWTRGMASK_ENABLE
;
444 if (ctx
->driver_data
->has_trigger_per_te
)
445 val
|= HWTRIGEN_PER_ENABLE
;
447 val
|= TRGMODE_ENABLE
;
450 writel(val
, timing_base
+ TRIGCON
);
453 static void fimd_commit(struct exynos_drm_crtc
*crtc
)
455 struct fimd_context
*ctx
= crtc
->ctx
;
456 struct drm_display_mode
*mode
= &crtc
->base
.state
->adjusted_mode
;
457 const struct fimd_driver_data
*driver_data
= ctx
->driver_data
;
458 void *timing_base
= ctx
->regs
+ driver_data
->timing_base
;
464 /* nothing to do if we haven't set the mode yet */
465 if (mode
->htotal
== 0 || mode
->vtotal
== 0)
469 val
= ctx
->i80ifcon
| I80IFEN_ENABLE
;
470 writel(val
, timing_base
+ I80IFCONFAx(0));
472 /* disable auto frame rate */
473 writel(0, timing_base
+ I80IFCONFBx(0));
475 /* set video type selection to I80 interface */
476 if (driver_data
->has_vtsel
&& ctx
->sysreg
&&
477 regmap_update_bits(ctx
->sysreg
,
478 driver_data
->lcdblk_offset
,
479 0x3 << driver_data
->lcdblk_vt_shift
,
480 0x1 << driver_data
->lcdblk_vt_shift
)) {
481 DRM_DEV_ERROR(ctx
->dev
,
482 "Failed to update sysreg for I80 i/f.\n");
486 int vsync_len
, vbpd
, vfpd
, hsync_len
, hbpd
, hfpd
;
489 /* setup polarity values */
490 vidcon1
= ctx
->vidcon1
;
491 if (mode
->flags
& DRM_MODE_FLAG_NVSYNC
)
492 vidcon1
|= VIDCON1_INV_VSYNC
;
493 if (mode
->flags
& DRM_MODE_FLAG_NHSYNC
)
494 vidcon1
|= VIDCON1_INV_HSYNC
;
495 writel(vidcon1
, ctx
->regs
+ driver_data
->timing_base
+ VIDCON1
);
497 /* setup vertical timing values. */
498 vsync_len
= mode
->crtc_vsync_end
- mode
->crtc_vsync_start
;
499 vbpd
= mode
->crtc_vtotal
- mode
->crtc_vsync_end
;
500 vfpd
= mode
->crtc_vsync_start
- mode
->crtc_vdisplay
;
502 val
= VIDTCON0_VBPD(vbpd
- 1) |
503 VIDTCON0_VFPD(vfpd
- 1) |
504 VIDTCON0_VSPW(vsync_len
- 1);
505 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON0
);
507 /* setup horizontal timing values. */
508 hsync_len
= mode
->crtc_hsync_end
- mode
->crtc_hsync_start
;
509 hbpd
= mode
->crtc_htotal
- mode
->crtc_hsync_end
;
510 hfpd
= mode
->crtc_hsync_start
- mode
->crtc_hdisplay
;
512 val
= VIDTCON1_HBPD(hbpd
- 1) |
513 VIDTCON1_HFPD(hfpd
- 1) |
514 VIDTCON1_HSPW(hsync_len
- 1);
515 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON1
);
518 if (driver_data
->has_vidoutcon
)
519 writel(ctx
->vidout_con
, timing_base
+ VIDOUT_CON
);
521 /* set bypass selection */
522 if (ctx
->sysreg
&& regmap_update_bits(ctx
->sysreg
,
523 driver_data
->lcdblk_offset
,
524 0x1 << driver_data
->lcdblk_bypass_shift
,
525 0x1 << driver_data
->lcdblk_bypass_shift
)) {
526 DRM_DEV_ERROR(ctx
->dev
,
527 "Failed to update sysreg for bypass setting.\n");
531 /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
532 * bit should be cleared.
534 if (driver_data
->has_mic_bypass
&& ctx
->sysreg
&&
535 regmap_update_bits(ctx
->sysreg
,
536 driver_data
->lcdblk_offset
,
537 0x1 << driver_data
->lcdblk_mic_bypass_shift
,
538 0x1 << driver_data
->lcdblk_mic_bypass_shift
)) {
539 DRM_DEV_ERROR(ctx
->dev
,
540 "Failed to update sysreg for bypass mic.\n");
544 /* setup horizontal and vertical display size. */
545 val
= VIDTCON2_LINEVAL(mode
->vdisplay
- 1) |
546 VIDTCON2_HOZVAL(mode
->hdisplay
- 1) |
547 VIDTCON2_LINEVAL_E(mode
->vdisplay
- 1) |
548 VIDTCON2_HOZVAL_E(mode
->hdisplay
- 1);
549 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON2
);
551 fimd_setup_trigger(ctx
);
554 * fields of register with prefix '_F' would be updated
555 * at vsync(same as dma start)
558 val
|= VIDCON0_ENVID
| VIDCON0_ENVID_F
;
560 if (ctx
->driver_data
->has_clksel
)
561 val
|= VIDCON0_CLKSEL_LCD
;
564 val
|= VIDCON0_CLKVAL_F(ctx
->clkdiv
- 1) | VIDCON0_CLKDIR
;
566 writel(val
, ctx
->regs
+ VIDCON0
);
569 static void fimd_win_set_bldeq(struct fimd_context
*ctx
, unsigned int win
,
570 unsigned int alpha
, unsigned int pixel_alpha
)
572 u32 mask
= BLENDEQ_A_FUNC_F(0xf) | BLENDEQ_B_FUNC_F(0xf);
575 switch (pixel_alpha
) {
576 case DRM_MODE_BLEND_PIXEL_NONE
:
577 case DRM_MODE_BLEND_COVERAGE
:
578 val
|= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA_A
);
579 val
|= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A
);
581 case DRM_MODE_BLEND_PREMULTI
:
583 if (alpha
!= DRM_BLEND_ALPHA_OPAQUE
) {
584 val
|= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA0
);
585 val
|= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A
);
587 val
|= BLENDEQ_A_FUNC_F(BLENDEQ_ONE
);
588 val
|= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A
);
592 fimd_set_bits(ctx
, BLENDEQx(win
), mask
, val
);
595 static void fimd_win_set_bldmod(struct fimd_context
*ctx
, unsigned int win
,
596 unsigned int alpha
, unsigned int pixel_alpha
)
598 u32 win_alpha_l
= (alpha
>> 8) & 0xf;
599 u32 win_alpha_h
= alpha
>> 12;
602 switch (pixel_alpha
) {
603 case DRM_MODE_BLEND_PIXEL_NONE
:
605 case DRM_MODE_BLEND_COVERAGE
:
606 case DRM_MODE_BLEND_PREMULTI
:
608 val
|= WINCON1_ALPHA_SEL
;
609 val
|= WINCON1_BLD_PIX
;
610 val
|= WINCON1_ALPHA_MUL
;
613 fimd_set_bits(ctx
, WINCON(win
), WINCONx_BLEND_MODE_MASK
, val
);
616 val
= VIDISD14C_ALPHA0_R(win_alpha_h
) |
617 VIDISD14C_ALPHA0_G(win_alpha_h
) |
618 VIDISD14C_ALPHA0_B(win_alpha_h
) |
619 VIDISD14C_ALPHA1_R(0x0) |
620 VIDISD14C_ALPHA1_G(0x0) |
621 VIDISD14C_ALPHA1_B(0x0);
622 writel(val
, ctx
->regs
+ VIDOSD_C(win
));
624 val
= VIDW_ALPHA_R(win_alpha_l
) | VIDW_ALPHA_G(win_alpha_l
) |
625 VIDW_ALPHA_B(win_alpha_l
);
626 writel(val
, ctx
->regs
+ VIDWnALPHA0(win
));
628 val
= VIDW_ALPHA_R(0x0) | VIDW_ALPHA_G(0x0) |
630 writel(val
, ctx
->regs
+ VIDWnALPHA1(win
));
632 fimd_set_bits(ctx
, BLENDCON
, BLENDCON_NEW_MASK
,
633 BLENDCON_NEW_8BIT_ALPHA_VALUE
);
636 static void fimd_win_set_pixfmt(struct fimd_context
*ctx
, unsigned int win
,
637 struct drm_framebuffer
*fb
, int width
)
639 struct exynos_drm_plane plane
= ctx
->planes
[win
];
640 struct exynos_drm_plane_state
*state
=
641 to_exynos_plane_state(plane
.base
.state
);
642 uint32_t pixel_format
= fb
->format
->format
;
643 unsigned int alpha
= state
->base
.alpha
;
644 u32 val
= WINCONx_ENWIN
;
645 unsigned int pixel_alpha
;
647 if (fb
->format
->has_alpha
)
648 pixel_alpha
= state
->base
.pixel_blend_mode
;
650 pixel_alpha
= DRM_MODE_BLEND_PIXEL_NONE
;
653 * In case of s3c64xx, window 0 doesn't support alpha channel.
654 * So the request format is ARGB8888 then change it to XRGB8888.
656 if (ctx
->driver_data
->has_limited_fmt
&& !win
) {
657 if (pixel_format
== DRM_FORMAT_ARGB8888
)
658 pixel_format
= DRM_FORMAT_XRGB8888
;
661 switch (pixel_format
) {
663 val
|= WINCON0_BPPMODE_8BPP_PALETTE
;
664 val
|= WINCONx_BURSTLEN_8WORD
;
665 val
|= WINCONx_BYTSWP
;
667 case DRM_FORMAT_XRGB1555
:
668 val
|= WINCON0_BPPMODE_16BPP_1555
;
669 val
|= WINCONx_HAWSWP
;
670 val
|= WINCONx_BURSTLEN_16WORD
;
672 case DRM_FORMAT_RGB565
:
673 val
|= WINCON0_BPPMODE_16BPP_565
;
674 val
|= WINCONx_HAWSWP
;
675 val
|= WINCONx_BURSTLEN_16WORD
;
677 case DRM_FORMAT_XRGB8888
:
678 val
|= WINCON0_BPPMODE_24BPP_888
;
680 val
|= WINCONx_BURSTLEN_16WORD
;
682 case DRM_FORMAT_ARGB8888
:
684 val
|= WINCON1_BPPMODE_25BPP_A1888
;
686 val
|= WINCONx_BURSTLEN_16WORD
;
691 * Setting dma-burst to 16Word causes permanent tearing for very small
692 * buffers, e.g. cursor buffer. Burst Mode switching which based on
693 * plane size is not recommended as plane size varies alot towards the
694 * end of the screen and rapid movement causes unstable DMA, but it is
695 * still better to change dma-burst than displaying garbage.
698 if (width
< MIN_FB_WIDTH_FOR_16WORD_BURST
) {
699 val
&= ~WINCONx_BURSTLEN_MASK
;
700 val
|= WINCONx_BURSTLEN_4WORD
;
702 fimd_set_bits(ctx
, WINCON(win
), ~WINCONx_BLEND_MODE_MASK
, val
);
704 /* hardware window 0 doesn't support alpha channel. */
706 fimd_win_set_bldmod(ctx
, win
, alpha
, pixel_alpha
);
707 fimd_win_set_bldeq(ctx
, win
, alpha
, pixel_alpha
);
711 static void fimd_win_set_colkey(struct fimd_context
*ctx
, unsigned int win
)
713 unsigned int keycon0
= 0, keycon1
= 0;
715 keycon0
= ~(WxKEYCON0_KEYBL_EN
| WxKEYCON0_KEYEN_F
|
716 WxKEYCON0_DIRCON
) | WxKEYCON0_COMPKEY(0);
718 keycon1
= WxKEYCON1_COLVAL(0xffffffff);
720 writel(keycon0
, ctx
->regs
+ WKEYCON0_BASE(win
));
721 writel(keycon1
, ctx
->regs
+ WKEYCON1_BASE(win
));
725 * shadow_protect_win() - disable updating values from shadow registers at vsync
727 * @win: window to protect registers for
728 * @protect: 1 to protect (disable updates)
730 static void fimd_shadow_protect_win(struct fimd_context
*ctx
,
731 unsigned int win
, bool protect
)
736 * SHADOWCON/PRTCON register is used for enabling timing.
738 * for example, once only width value of a register is set,
739 * if the dma is started then fimd hardware could malfunction so
740 * with protect window setting, the register fields with prefix '_F'
741 * wouldn't be updated at vsync also but updated once unprotect window
745 if (ctx
->driver_data
->has_shadowcon
) {
747 bits
= SHADOWCON_WINx_PROTECT(win
);
750 bits
= PRTCON_PROTECT
;
753 val
= readl(ctx
->regs
+ reg
);
758 writel(val
, ctx
->regs
+ reg
);
761 static void fimd_atomic_begin(struct exynos_drm_crtc
*crtc
)
763 struct fimd_context
*ctx
= crtc
->ctx
;
769 for (i
= 0; i
< WINDOWS_NR
; i
++)
770 fimd_shadow_protect_win(ctx
, i
, true);
773 static void fimd_atomic_flush(struct exynos_drm_crtc
*crtc
)
775 struct fimd_context
*ctx
= crtc
->ctx
;
781 for (i
= 0; i
< WINDOWS_NR
; i
++)
782 fimd_shadow_protect_win(ctx
, i
, false);
784 exynos_crtc_handle_event(crtc
);
787 static void fimd_update_plane(struct exynos_drm_crtc
*crtc
,
788 struct exynos_drm_plane
*plane
)
790 struct exynos_drm_plane_state
*state
=
791 to_exynos_plane_state(plane
->base
.state
);
792 struct fimd_context
*ctx
= crtc
->ctx
;
793 struct drm_framebuffer
*fb
= state
->base
.fb
;
795 unsigned long val
, size
, offset
;
796 unsigned int last_x
, last_y
, buf_offsize
, line_size
;
797 unsigned int win
= plane
->index
;
798 unsigned int cpp
= fb
->format
->cpp
[0];
799 unsigned int pitch
= fb
->pitches
[0];
804 offset
= state
->src
.x
* cpp
;
805 offset
+= state
->src
.y
* pitch
;
807 /* buffer start address */
808 dma_addr
= exynos_drm_fb_dma_addr(fb
, 0) + offset
;
809 val
= (unsigned long)dma_addr
;
810 writel(val
, ctx
->regs
+ VIDWx_BUF_START(win
, 0));
812 /* buffer end address */
813 size
= pitch
* state
->crtc
.h
;
814 val
= (unsigned long)(dma_addr
+ size
);
815 writel(val
, ctx
->regs
+ VIDWx_BUF_END(win
, 0));
817 DRM_DEV_DEBUG_KMS(ctx
->dev
,
818 "start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
819 (unsigned long)dma_addr
, val
, size
);
820 DRM_DEV_DEBUG_KMS(ctx
->dev
, "ovl_width = %d, ovl_height = %d\n",
821 state
->crtc
.w
, state
->crtc
.h
);
824 buf_offsize
= pitch
- (state
->crtc
.w
* cpp
);
825 line_size
= state
->crtc
.w
* cpp
;
826 val
= VIDW_BUF_SIZE_OFFSET(buf_offsize
) |
827 VIDW_BUF_SIZE_PAGEWIDTH(line_size
) |
828 VIDW_BUF_SIZE_OFFSET_E(buf_offsize
) |
829 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size
);
830 writel(val
, ctx
->regs
+ VIDWx_BUF_SIZE(win
, 0));
833 val
= VIDOSDxA_TOPLEFT_X(state
->crtc
.x
) |
834 VIDOSDxA_TOPLEFT_Y(state
->crtc
.y
) |
835 VIDOSDxA_TOPLEFT_X_E(state
->crtc
.x
) |
836 VIDOSDxA_TOPLEFT_Y_E(state
->crtc
.y
);
837 writel(val
, ctx
->regs
+ VIDOSD_A(win
));
839 last_x
= state
->crtc
.x
+ state
->crtc
.w
;
842 last_y
= state
->crtc
.y
+ state
->crtc
.h
;
846 val
= VIDOSDxB_BOTRIGHT_X(last_x
) | VIDOSDxB_BOTRIGHT_Y(last_y
) |
847 VIDOSDxB_BOTRIGHT_X_E(last_x
) | VIDOSDxB_BOTRIGHT_Y_E(last_y
);
849 writel(val
, ctx
->regs
+ VIDOSD_B(win
));
851 DRM_DEV_DEBUG_KMS(ctx
->dev
,
852 "osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
853 state
->crtc
.x
, state
->crtc
.y
, last_x
, last_y
);
856 if (win
!= 3 && win
!= 4) {
857 u32 offset
= VIDOSD_D(win
);
859 offset
= VIDOSD_C(win
);
860 val
= state
->crtc
.w
* state
->crtc
.h
;
861 writel(val
, ctx
->regs
+ offset
);
863 DRM_DEV_DEBUG_KMS(ctx
->dev
, "osd size = 0x%x\n",
867 fimd_win_set_pixfmt(ctx
, win
, fb
, state
->src
.w
);
869 /* hardware window 0 doesn't support color key. */
871 fimd_win_set_colkey(ctx
, win
);
873 fimd_enable_video_output(ctx
, win
, true);
875 if (ctx
->driver_data
->has_shadowcon
)
876 fimd_enable_shadow_channel_path(ctx
, win
, true);
879 atomic_set(&ctx
->win_updated
, 1);
882 static void fimd_disable_plane(struct exynos_drm_crtc
*crtc
,
883 struct exynos_drm_plane
*plane
)
885 struct fimd_context
*ctx
= crtc
->ctx
;
886 unsigned int win
= plane
->index
;
891 fimd_enable_video_output(ctx
, win
, false);
893 if (ctx
->driver_data
->has_shadowcon
)
894 fimd_enable_shadow_channel_path(ctx
, win
, false);
897 static void fimd_atomic_enable(struct exynos_drm_crtc
*crtc
)
899 struct fimd_context
*ctx
= crtc
->ctx
;
904 ctx
->suspended
= false;
906 pm_runtime_get_sync(ctx
->dev
);
908 /* if vblank was enabled status, enable it again. */
909 if (test_and_clear_bit(0, &ctx
->irq_flags
))
910 fimd_enable_vblank(ctx
->crtc
);
912 fimd_commit(ctx
->crtc
);
915 static void fimd_atomic_disable(struct exynos_drm_crtc
*crtc
)
917 struct fimd_context
*ctx
= crtc
->ctx
;
924 * We need to make sure that all windows are disabled before we
925 * suspend that connector. Otherwise we might try to scan from
926 * a destroyed buffer later.
928 for (i
= 0; i
< WINDOWS_NR
; i
++)
929 fimd_disable_plane(crtc
, &ctx
->planes
[i
]);
931 fimd_enable_vblank(crtc
);
932 fimd_wait_for_vblank(crtc
);
933 fimd_disable_vblank(crtc
);
935 writel(0, ctx
->regs
+ VIDCON0
);
937 pm_runtime_put_sync(ctx
->dev
);
938 ctx
->suspended
= true;
941 static void fimd_trigger(struct device
*dev
)
943 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
944 const struct fimd_driver_data
*driver_data
= ctx
->driver_data
;
945 void *timing_base
= ctx
->regs
+ driver_data
->timing_base
;
949 * Skips triggering if in triggering state, because multiple triggering
950 * requests can cause panel reset.
952 if (atomic_read(&ctx
->triggering
))
955 /* Enters triggering mode */
956 atomic_set(&ctx
->triggering
, 1);
958 reg
= readl(timing_base
+ TRIGCON
);
959 reg
|= (TRGMODE_ENABLE
| SWTRGCMD_ENABLE
);
960 writel(reg
, timing_base
+ TRIGCON
);
963 * Exits triggering mode if vblank is not enabled yet, because when the
964 * VIDINTCON0 register is not set, it can not exit from triggering mode.
966 if (!test_bit(0, &ctx
->irq_flags
))
967 atomic_set(&ctx
->triggering
, 0);
970 static void fimd_te_handler(struct exynos_drm_crtc
*crtc
)
972 struct fimd_context
*ctx
= crtc
->ctx
;
973 u32 trg_type
= ctx
->driver_data
->trg_type
;
975 /* Checks the crtc is detached already from encoder */
979 if (trg_type
== I80_HW_TRG
)
983 * If there is a page flip request, triggers and handles the page flip
984 * event so that current fb can be updated into panel GRAM.
986 if (atomic_add_unless(&ctx
->win_updated
, -1, 0))
987 fimd_trigger(ctx
->dev
);
990 /* Wakes up vsync event queue */
991 if (atomic_read(&ctx
->wait_vsync_event
)) {
992 atomic_set(&ctx
->wait_vsync_event
, 0);
993 wake_up(&ctx
->wait_vsync_queue
);
996 if (test_bit(0, &ctx
->irq_flags
))
997 drm_crtc_handle_vblank(&ctx
->crtc
->base
);
1000 static void fimd_dp_clock_enable(struct exynos_drm_clk
*clk
, bool enable
)
1002 struct fimd_context
*ctx
= container_of(clk
, struct fimd_context
,
1004 u32 val
= enable
? DP_MIE_CLK_DP_ENABLE
: DP_MIE_CLK_DISABLE
;
1005 writel(val
, ctx
->regs
+ DP_MIE_CLKCON
);
1008 static const struct exynos_drm_crtc_ops fimd_crtc_ops
= {
1009 .atomic_enable
= fimd_atomic_enable
,
1010 .atomic_disable
= fimd_atomic_disable
,
1011 .enable_vblank
= fimd_enable_vblank
,
1012 .disable_vblank
= fimd_disable_vblank
,
1013 .atomic_begin
= fimd_atomic_begin
,
1014 .update_plane
= fimd_update_plane
,
1015 .disable_plane
= fimd_disable_plane
,
1016 .atomic_flush
= fimd_atomic_flush
,
1017 .atomic_check
= fimd_atomic_check
,
1018 .te_handler
= fimd_te_handler
,
1021 static irqreturn_t
fimd_irq_handler(int irq
, void *dev_id
)
1023 struct fimd_context
*ctx
= (struct fimd_context
*)dev_id
;
1026 val
= readl(ctx
->regs
+ VIDINTCON1
);
1028 clear_bit
= ctx
->i80_if
? VIDINTCON1_INT_I80
: VIDINTCON1_INT_FRAME
;
1029 if (val
& clear_bit
)
1030 writel(clear_bit
, ctx
->regs
+ VIDINTCON1
);
1032 /* check the crtc is detached already from encoder */
1037 drm_crtc_handle_vblank(&ctx
->crtc
->base
);
1040 /* Exits triggering mode */
1041 atomic_set(&ctx
->triggering
, 0);
1043 /* set wait vsync event to zero and wake up queue. */
1044 if (atomic_read(&ctx
->wait_vsync_event
)) {
1045 atomic_set(&ctx
->wait_vsync_event
, 0);
1046 wake_up(&ctx
->wait_vsync_queue
);
1054 static int fimd_bind(struct device
*dev
, struct device
*master
, void *data
)
1056 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1057 struct drm_device
*drm_dev
= data
;
1058 struct exynos_drm_plane
*exynos_plane
;
1062 ctx
->drm_dev
= drm_dev
;
1064 for (i
= 0; i
< WINDOWS_NR
; i
++) {
1065 ctx
->configs
[i
].pixel_formats
= fimd_formats
;
1066 ctx
->configs
[i
].num_pixel_formats
= ARRAY_SIZE(fimd_formats
);
1067 ctx
->configs
[i
].zpos
= i
;
1068 ctx
->configs
[i
].type
= fimd_win_types
[i
];
1069 ctx
->configs
[i
].capabilities
= capabilities
[i
];
1070 ret
= exynos_plane_init(drm_dev
, &ctx
->planes
[i
], i
,
1076 exynos_plane
= &ctx
->planes
[DEFAULT_WIN
];
1077 ctx
->crtc
= exynos_drm_crtc_create(drm_dev
, &exynos_plane
->base
,
1078 EXYNOS_DISPLAY_TYPE_LCD
, &fimd_crtc_ops
, ctx
);
1079 if (IS_ERR(ctx
->crtc
))
1080 return PTR_ERR(ctx
->crtc
);
1082 if (ctx
->driver_data
->has_dp_clk
) {
1083 ctx
->dp_clk
.enable
= fimd_dp_clock_enable
;
1084 ctx
->crtc
->pipe_clk
= &ctx
->dp_clk
;
1088 exynos_dpi_bind(drm_dev
, ctx
->encoder
);
1090 if (is_drm_iommu_supported(drm_dev
))
1091 fimd_clear_channels(ctx
->crtc
);
1093 return exynos_drm_register_dma(drm_dev
, dev
);
1096 static void fimd_unbind(struct device
*dev
, struct device
*master
,
1099 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1101 fimd_atomic_disable(ctx
->crtc
);
1103 exynos_drm_unregister_dma(ctx
->drm_dev
, ctx
->dev
);
1106 exynos_dpi_remove(ctx
->encoder
);
1109 static const struct component_ops fimd_component_ops
= {
1111 .unbind
= fimd_unbind
,
1114 static int fimd_probe(struct platform_device
*pdev
)
1116 struct device
*dev
= &pdev
->dev
;
1117 struct fimd_context
*ctx
;
1118 struct device_node
*i80_if_timings
;
1119 struct resource
*res
;
1125 ctx
= devm_kzalloc(dev
, sizeof(*ctx
), GFP_KERNEL
);
1130 ctx
->suspended
= true;
1131 ctx
->driver_data
= of_device_get_match_data(dev
);
1133 if (of_property_read_bool(dev
->of_node
, "samsung,invert-vden"))
1134 ctx
->vidcon1
|= VIDCON1_INV_VDEN
;
1135 if (of_property_read_bool(dev
->of_node
, "samsung,invert-vclk"))
1136 ctx
->vidcon1
|= VIDCON1_INV_VCLK
;
1138 i80_if_timings
= of_get_child_by_name(dev
->of_node
, "i80-if-timings");
1139 if (i80_if_timings
) {
1144 if (ctx
->driver_data
->has_vidoutcon
)
1145 ctx
->vidout_con
|= VIDOUT_CON_F_I80_LDI0
;
1147 ctx
->vidcon0
|= VIDCON0_VIDOUT_I80_LDI0
;
1149 * The user manual describes that this "DSI_EN" bit is required
1150 * to enable I80 24-bit data interface.
1152 ctx
->vidcon0
|= VIDCON0_DSI_EN
;
1154 if (of_property_read_u32(i80_if_timings
, "cs-setup", &val
))
1156 ctx
->i80ifcon
= LCD_CS_SETUP(val
);
1157 if (of_property_read_u32(i80_if_timings
, "wr-setup", &val
))
1159 ctx
->i80ifcon
|= LCD_WR_SETUP(val
);
1160 if (of_property_read_u32(i80_if_timings
, "wr-active", &val
))
1162 ctx
->i80ifcon
|= LCD_WR_ACTIVE(val
);
1163 if (of_property_read_u32(i80_if_timings
, "wr-hold", &val
))
1165 ctx
->i80ifcon
|= LCD_WR_HOLD(val
);
1167 of_node_put(i80_if_timings
);
1169 ctx
->sysreg
= syscon_regmap_lookup_by_phandle(dev
->of_node
,
1171 if (IS_ERR(ctx
->sysreg
)) {
1172 dev_warn(dev
, "failed to get system register.\n");
1176 ctx
->bus_clk
= devm_clk_get(dev
, "fimd");
1177 if (IS_ERR(ctx
->bus_clk
)) {
1178 dev_err(dev
, "failed to get bus clock\n");
1179 return PTR_ERR(ctx
->bus_clk
);
1182 ctx
->lcd_clk
= devm_clk_get(dev
, "sclk_fimd");
1183 if (IS_ERR(ctx
->lcd_clk
)) {
1184 dev_err(dev
, "failed to get lcd clock\n");
1185 return PTR_ERR(ctx
->lcd_clk
);
1188 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1190 ctx
->regs
= devm_ioremap_resource(dev
, res
);
1191 if (IS_ERR(ctx
->regs
))
1192 return PTR_ERR(ctx
->regs
);
1194 res
= platform_get_resource_byname(pdev
, IORESOURCE_IRQ
,
1195 ctx
->i80_if
? "lcd_sys" : "vsync");
1197 dev_err(dev
, "irq request failed.\n");
1201 ret
= devm_request_irq(dev
, res
->start
, fimd_irq_handler
,
1202 0, "drm_fimd", ctx
);
1204 dev_err(dev
, "irq request failed.\n");
1208 init_waitqueue_head(&ctx
->wait_vsync_queue
);
1209 atomic_set(&ctx
->wait_vsync_event
, 0);
1211 platform_set_drvdata(pdev
, ctx
);
1213 ctx
->encoder
= exynos_dpi_probe(dev
);
1214 if (IS_ERR(ctx
->encoder
))
1215 return PTR_ERR(ctx
->encoder
);
1217 pm_runtime_enable(dev
);
1219 ret
= component_add(dev
, &fimd_component_ops
);
1221 goto err_disable_pm_runtime
;
1225 err_disable_pm_runtime
:
1226 pm_runtime_disable(dev
);
1231 static int fimd_remove(struct platform_device
*pdev
)
1233 pm_runtime_disable(&pdev
->dev
);
1235 component_del(&pdev
->dev
, &fimd_component_ops
);
1241 static int exynos_fimd_suspend(struct device
*dev
)
1243 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1245 clk_disable_unprepare(ctx
->lcd_clk
);
1246 clk_disable_unprepare(ctx
->bus_clk
);
1251 static int exynos_fimd_resume(struct device
*dev
)
1253 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1256 ret
= clk_prepare_enable(ctx
->bus_clk
);
1259 "Failed to prepare_enable the bus clk [%d]\n",
1264 ret
= clk_prepare_enable(ctx
->lcd_clk
);
1267 "Failed to prepare_enable the lcd clk [%d]\n",
1276 static const struct dev_pm_ops exynos_fimd_pm_ops
= {
1277 SET_RUNTIME_PM_OPS(exynos_fimd_suspend
, exynos_fimd_resume
, NULL
)
1278 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend
,
1279 pm_runtime_force_resume
)
1282 struct platform_driver fimd_driver
= {
1283 .probe
= fimd_probe
,
1284 .remove
= fimd_remove
,
1286 .name
= "exynos4-fb",
1287 .owner
= THIS_MODULE
,
1288 .pm
= &exynos_fimd_pm_ops
,
1289 .of_match_table
= fimd_driver_dt_match
,