2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
30 #include <acpi/button.h>
31 #include <linux/acpi.h>
32 #include <linux/dmi.h>
33 #include <linux/i2c.h>
34 #include <linux/slab.h>
35 #include <linux/vga_switcheroo.h>
37 #include <drm/drm_atomic_helper.h>
38 #include <drm/drm_crtc.h>
39 #include <drm/drm_edid.h>
40 #include <drm/i915_drm.h>
43 #include "intel_atomic.h"
44 #include "intel_connector.h"
45 #include "intel_display_types.h"
46 #include "intel_gmbus.h"
47 #include "intel_lvds.h"
48 #include "intel_panel.h"
50 /* Private structure for the integrated LVDS support */
51 struct intel_lvds_pps
{
62 bool powerdown_on_reset
;
65 struct intel_lvds_encoder
{
66 struct intel_encoder base
;
72 struct intel_lvds_pps init_pps
;
75 struct intel_connector
*attached_connector
;
78 static struct intel_lvds_encoder
*to_lvds_encoder(struct drm_encoder
*encoder
)
80 return container_of(encoder
, struct intel_lvds_encoder
, base
.base
);
83 bool intel_lvds_port_enabled(struct drm_i915_private
*dev_priv
,
84 i915_reg_t lvds_reg
, enum pipe
*pipe
)
88 val
= I915_READ(lvds_reg
);
90 /* asserts want to know the pipe even if the port is disabled */
91 if (HAS_PCH_CPT(dev_priv
))
92 *pipe
= (val
& LVDS_PIPE_SEL_MASK_CPT
) >> LVDS_PIPE_SEL_SHIFT_CPT
;
94 *pipe
= (val
& LVDS_PIPE_SEL_MASK
) >> LVDS_PIPE_SEL_SHIFT
;
96 return val
& LVDS_PORT_EN
;
99 static bool intel_lvds_get_hw_state(struct intel_encoder
*encoder
,
102 struct drm_i915_private
*dev_priv
= to_i915(encoder
->base
.dev
);
103 struct intel_lvds_encoder
*lvds_encoder
= to_lvds_encoder(&encoder
->base
);
104 intel_wakeref_t wakeref
;
107 wakeref
= intel_display_power_get_if_enabled(dev_priv
,
108 encoder
->power_domain
);
112 ret
= intel_lvds_port_enabled(dev_priv
, lvds_encoder
->reg
, pipe
);
114 intel_display_power_put(dev_priv
, encoder
->power_domain
, wakeref
);
119 static void intel_lvds_get_config(struct intel_encoder
*encoder
,
120 struct intel_crtc_state
*pipe_config
)
122 struct drm_i915_private
*dev_priv
= to_i915(encoder
->base
.dev
);
123 struct intel_lvds_encoder
*lvds_encoder
= to_lvds_encoder(&encoder
->base
);
126 pipe_config
->output_types
|= BIT(INTEL_OUTPUT_LVDS
);
128 tmp
= I915_READ(lvds_encoder
->reg
);
129 if (tmp
& LVDS_HSYNC_POLARITY
)
130 flags
|= DRM_MODE_FLAG_NHSYNC
;
132 flags
|= DRM_MODE_FLAG_PHSYNC
;
133 if (tmp
& LVDS_VSYNC_POLARITY
)
134 flags
|= DRM_MODE_FLAG_NVSYNC
;
136 flags
|= DRM_MODE_FLAG_PVSYNC
;
138 pipe_config
->hw
.adjusted_mode
.flags
|= flags
;
140 if (INTEL_GEN(dev_priv
) < 5)
141 pipe_config
->gmch_pfit
.lvds_border_bits
=
142 tmp
& LVDS_BORDER_ENABLE
;
144 /* gen2/3 store dither state in pfit control, needs to match */
145 if (INTEL_GEN(dev_priv
) < 4) {
146 tmp
= I915_READ(PFIT_CONTROL
);
148 pipe_config
->gmch_pfit
.control
|= tmp
& PANEL_8TO6_DITHER_ENABLE
;
151 pipe_config
->hw
.adjusted_mode
.crtc_clock
= pipe_config
->port_clock
;
154 static void intel_lvds_pps_get_hw_state(struct drm_i915_private
*dev_priv
,
155 struct intel_lvds_pps
*pps
)
159 pps
->powerdown_on_reset
= I915_READ(PP_CONTROL(0)) & PANEL_POWER_RESET
;
161 val
= I915_READ(PP_ON_DELAYS(0));
162 pps
->port
= REG_FIELD_GET(PANEL_PORT_SELECT_MASK
, val
);
163 pps
->t1_t2
= REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK
, val
);
164 pps
->t5
= REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK
, val
);
166 val
= I915_READ(PP_OFF_DELAYS(0));
167 pps
->t3
= REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK
, val
);
168 pps
->tx
= REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK
, val
);
170 val
= I915_READ(PP_DIVISOR(0));
171 pps
->divider
= REG_FIELD_GET(PP_REFERENCE_DIVIDER_MASK
, val
);
172 val
= REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK
, val
);
174 * Remove the BSpec specified +1 (100ms) offset that accounts for a
175 * too short power-cycle delay due to the asynchronous programming of
180 /* Convert from 100ms to 100us units */
181 pps
->t4
= val
* 1000;
183 if (INTEL_GEN(dev_priv
) <= 4 &&
184 pps
->t1_t2
== 0 && pps
->t5
== 0 && pps
->t3
== 0 && pps
->tx
== 0) {
185 DRM_DEBUG_KMS("Panel power timings uninitialized, "
186 "setting defaults\n");
187 /* Set T2 to 40ms and T5 to 200ms in 100 usec units */
188 pps
->t1_t2
= 40 * 10;
190 /* Set T3 to 35ms and Tx to 200ms in 100 usec units */
195 DRM_DEBUG_DRIVER("LVDS PPS:t1+t2 %d t3 %d t4 %d t5 %d tx %d "
196 "divider %d port %d powerdown_on_reset %d\n",
197 pps
->t1_t2
, pps
->t3
, pps
->t4
, pps
->t5
, pps
->tx
,
198 pps
->divider
, pps
->port
, pps
->powerdown_on_reset
);
201 static void intel_lvds_pps_init_hw(struct drm_i915_private
*dev_priv
,
202 struct intel_lvds_pps
*pps
)
206 val
= I915_READ(PP_CONTROL(0));
207 WARN_ON((val
& PANEL_UNLOCK_MASK
) != PANEL_UNLOCK_REGS
);
208 if (pps
->powerdown_on_reset
)
209 val
|= PANEL_POWER_RESET
;
210 I915_WRITE(PP_CONTROL(0), val
);
212 I915_WRITE(PP_ON_DELAYS(0),
213 REG_FIELD_PREP(PANEL_PORT_SELECT_MASK
, pps
->port
) |
214 REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK
, pps
->t1_t2
) |
215 REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK
, pps
->t5
));
217 I915_WRITE(PP_OFF_DELAYS(0),
218 REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK
, pps
->t3
) |
219 REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK
, pps
->tx
));
221 I915_WRITE(PP_DIVISOR(0),
222 REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK
, pps
->divider
) |
223 REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK
,
224 DIV_ROUND_UP(pps
->t4
, 1000) + 1));
227 static void intel_pre_enable_lvds(struct intel_encoder
*encoder
,
228 const struct intel_crtc_state
*pipe_config
,
229 const struct drm_connector_state
*conn_state
)
231 struct intel_lvds_encoder
*lvds_encoder
= to_lvds_encoder(&encoder
->base
);
232 struct drm_i915_private
*dev_priv
= to_i915(encoder
->base
.dev
);
233 struct intel_crtc
*crtc
= to_intel_crtc(pipe_config
->uapi
.crtc
);
234 const struct drm_display_mode
*adjusted_mode
= &pipe_config
->hw
.adjusted_mode
;
235 enum pipe pipe
= crtc
->pipe
;
238 if (HAS_PCH_SPLIT(dev_priv
)) {
239 assert_fdi_rx_pll_disabled(dev_priv
, pipe
);
240 assert_shared_dpll_disabled(dev_priv
,
241 pipe_config
->shared_dpll
);
243 assert_pll_disabled(dev_priv
, pipe
);
246 intel_lvds_pps_init_hw(dev_priv
, &lvds_encoder
->init_pps
);
248 temp
= lvds_encoder
->init_lvds_val
;
249 temp
|= LVDS_PORT_EN
| LVDS_A0A2_CLKA_POWER_UP
;
251 if (HAS_PCH_CPT(dev_priv
)) {
252 temp
&= ~LVDS_PIPE_SEL_MASK_CPT
;
253 temp
|= LVDS_PIPE_SEL_CPT(pipe
);
255 temp
&= ~LVDS_PIPE_SEL_MASK
;
256 temp
|= LVDS_PIPE_SEL(pipe
);
259 /* set the corresponsding LVDS_BORDER bit */
260 temp
&= ~LVDS_BORDER_ENABLE
;
261 temp
|= pipe_config
->gmch_pfit
.lvds_border_bits
;
264 * Set the B0-B3 data pairs corresponding to whether we're going to
265 * set the DPLLs for dual-channel mode or not.
267 if (lvds_encoder
->is_dual_link
)
268 temp
|= LVDS_B0B3_POWER_UP
| LVDS_CLKB_POWER_UP
;
270 temp
&= ~(LVDS_B0B3_POWER_UP
| LVDS_CLKB_POWER_UP
);
273 * It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
274 * appropriately here, but we need to look more thoroughly into how
275 * panels behave in the two modes. For now, let's just maintain the
276 * value we got from the BIOS.
278 temp
&= ~LVDS_A3_POWER_MASK
;
279 temp
|= lvds_encoder
->a3_power
;
282 * Set the dithering flag on LVDS as needed, note that there is no
283 * special lvds dither control bit on pch-split platforms, dithering is
284 * only controlled through the PIPECONF reg.
286 if (IS_GEN(dev_priv
, 4)) {
288 * Bspec wording suggests that LVDS port dithering only exists
291 if (pipe_config
->dither
&& pipe_config
->pipe_bpp
== 18)
292 temp
|= LVDS_ENABLE_DITHER
;
294 temp
&= ~LVDS_ENABLE_DITHER
;
296 temp
&= ~(LVDS_HSYNC_POLARITY
| LVDS_VSYNC_POLARITY
);
297 if (adjusted_mode
->flags
& DRM_MODE_FLAG_NHSYNC
)
298 temp
|= LVDS_HSYNC_POLARITY
;
299 if (adjusted_mode
->flags
& DRM_MODE_FLAG_NVSYNC
)
300 temp
|= LVDS_VSYNC_POLARITY
;
302 I915_WRITE(lvds_encoder
->reg
, temp
);
306 * Sets the power state for the panel.
308 static void intel_enable_lvds(struct intel_encoder
*encoder
,
309 const struct intel_crtc_state
*pipe_config
,
310 const struct drm_connector_state
*conn_state
)
312 struct drm_device
*dev
= encoder
->base
.dev
;
313 struct intel_lvds_encoder
*lvds_encoder
= to_lvds_encoder(&encoder
->base
);
314 struct drm_i915_private
*dev_priv
= to_i915(dev
);
316 I915_WRITE(lvds_encoder
->reg
, I915_READ(lvds_encoder
->reg
) | LVDS_PORT_EN
);
318 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) | PANEL_POWER_ON
);
319 POSTING_READ(lvds_encoder
->reg
);
321 if (intel_de_wait_for_set(dev_priv
, PP_STATUS(0), PP_ON
, 5000))
322 DRM_ERROR("timed out waiting for panel to power on\n");
324 intel_panel_enable_backlight(pipe_config
, conn_state
);
327 static void intel_disable_lvds(struct intel_encoder
*encoder
,
328 const struct intel_crtc_state
*old_crtc_state
,
329 const struct drm_connector_state
*old_conn_state
)
331 struct intel_lvds_encoder
*lvds_encoder
= to_lvds_encoder(&encoder
->base
);
332 struct drm_i915_private
*dev_priv
= to_i915(encoder
->base
.dev
);
334 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) & ~PANEL_POWER_ON
);
335 if (intel_de_wait_for_clear(dev_priv
, PP_STATUS(0), PP_ON
, 1000))
336 DRM_ERROR("timed out waiting for panel to power off\n");
338 I915_WRITE(lvds_encoder
->reg
, I915_READ(lvds_encoder
->reg
) & ~LVDS_PORT_EN
);
339 POSTING_READ(lvds_encoder
->reg
);
342 static void gmch_disable_lvds(struct intel_encoder
*encoder
,
343 const struct intel_crtc_state
*old_crtc_state
,
344 const struct drm_connector_state
*old_conn_state
)
347 intel_panel_disable_backlight(old_conn_state
);
349 intel_disable_lvds(encoder
, old_crtc_state
, old_conn_state
);
352 static void pch_disable_lvds(struct intel_encoder
*encoder
,
353 const struct intel_crtc_state
*old_crtc_state
,
354 const struct drm_connector_state
*old_conn_state
)
356 intel_panel_disable_backlight(old_conn_state
);
359 static void pch_post_disable_lvds(struct intel_encoder
*encoder
,
360 const struct intel_crtc_state
*old_crtc_state
,
361 const struct drm_connector_state
*old_conn_state
)
363 intel_disable_lvds(encoder
, old_crtc_state
, old_conn_state
);
366 static enum drm_mode_status
367 intel_lvds_mode_valid(struct drm_connector
*connector
,
368 struct drm_display_mode
*mode
)
370 struct intel_connector
*intel_connector
= to_intel_connector(connector
);
371 struct drm_display_mode
*fixed_mode
= intel_connector
->panel
.fixed_mode
;
372 int max_pixclk
= to_i915(connector
->dev
)->max_dotclk_freq
;
374 if (mode
->flags
& DRM_MODE_FLAG_DBLSCAN
)
375 return MODE_NO_DBLESCAN
;
376 if (mode
->hdisplay
> fixed_mode
->hdisplay
)
378 if (mode
->vdisplay
> fixed_mode
->vdisplay
)
380 if (fixed_mode
->clock
> max_pixclk
)
381 return MODE_CLOCK_HIGH
;
386 static int intel_lvds_compute_config(struct intel_encoder
*intel_encoder
,
387 struct intel_crtc_state
*pipe_config
,
388 struct drm_connector_state
*conn_state
)
390 struct drm_i915_private
*dev_priv
= to_i915(intel_encoder
->base
.dev
);
391 struct intel_lvds_encoder
*lvds_encoder
=
392 to_lvds_encoder(&intel_encoder
->base
);
393 struct intel_connector
*intel_connector
=
394 lvds_encoder
->attached_connector
;
395 struct drm_display_mode
*adjusted_mode
= &pipe_config
->hw
.adjusted_mode
;
396 struct intel_crtc
*intel_crtc
= to_intel_crtc(pipe_config
->uapi
.crtc
);
397 unsigned int lvds_bpp
;
399 /* Should never happen!! */
400 if (INTEL_GEN(dev_priv
) < 4 && intel_crtc
->pipe
== 0) {
401 DRM_ERROR("Can't support LVDS on pipe A\n");
405 if (lvds_encoder
->a3_power
== LVDS_A3_POWER_UP
)
410 if (lvds_bpp
!= pipe_config
->pipe_bpp
&& !pipe_config
->bw_constrained
) {
411 DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
412 pipe_config
->pipe_bpp
, lvds_bpp
);
413 pipe_config
->pipe_bpp
= lvds_bpp
;
416 pipe_config
->output_format
= INTEL_OUTPUT_FORMAT_RGB
;
419 * We have timings from the BIOS for the panel, put them in
420 * to the adjusted mode. The CRTC will be set up for this mode,
421 * with the panel scaling set up to source from the H/VDisplay
422 * of the original mode.
424 intel_fixed_panel_mode(intel_connector
->panel
.fixed_mode
,
427 if (adjusted_mode
->flags
& DRM_MODE_FLAG_DBLSCAN
)
430 if (HAS_PCH_SPLIT(dev_priv
)) {
431 pipe_config
->has_pch_encoder
= true;
433 intel_pch_panel_fitting(intel_crtc
, pipe_config
,
434 conn_state
->scaling_mode
);
436 intel_gmch_panel_fitting(intel_crtc
, pipe_config
,
437 conn_state
->scaling_mode
);
442 * XXX: It would be nice to support lower refresh rates on the
443 * panels to reduce power consumption, and perhaps match the
444 * user's requested refresh rate.
450 static enum drm_connector_status
451 intel_lvds_detect(struct drm_connector
*connector
, bool force
)
453 return connector_status_connected
;
457 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
459 static int intel_lvds_get_modes(struct drm_connector
*connector
)
461 struct intel_connector
*intel_connector
= to_intel_connector(connector
);
462 struct drm_device
*dev
= connector
->dev
;
463 struct drm_display_mode
*mode
;
465 /* use cached edid if we have one */
466 if (!IS_ERR_OR_NULL(intel_connector
->edid
))
467 return drm_add_edid_modes(connector
, intel_connector
->edid
);
469 mode
= drm_mode_duplicate(dev
, intel_connector
->panel
.fixed_mode
);
473 drm_mode_probed_add(connector
, mode
);
477 static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs
= {
478 .get_modes
= intel_lvds_get_modes
,
479 .mode_valid
= intel_lvds_mode_valid
,
480 .atomic_check
= intel_digital_connector_atomic_check
,
483 static const struct drm_connector_funcs intel_lvds_connector_funcs
= {
484 .detect
= intel_lvds_detect
,
485 .fill_modes
= drm_helper_probe_single_connector_modes
,
486 .atomic_get_property
= intel_digital_connector_atomic_get_property
,
487 .atomic_set_property
= intel_digital_connector_atomic_set_property
,
488 .late_register
= intel_connector_register
,
489 .early_unregister
= intel_connector_unregister
,
490 .destroy
= intel_connector_destroy
,
491 .atomic_destroy_state
= drm_atomic_helper_connector_destroy_state
,
492 .atomic_duplicate_state
= intel_digital_connector_duplicate_state
,
495 static const struct drm_encoder_funcs intel_lvds_enc_funcs
= {
496 .destroy
= intel_encoder_destroy
,
499 static int intel_no_lvds_dmi_callback(const struct dmi_system_id
*id
)
501 DRM_INFO("Skipping LVDS initialization for %s\n", id
->ident
);
505 /* These systems claim to have LVDS, but really don't */
506 static const struct dmi_system_id intel_no_lvds
[] = {
508 .callback
= intel_no_lvds_dmi_callback
,
509 .ident
= "Apple Mac Mini (Core series)",
511 DMI_MATCH(DMI_SYS_VENDOR
, "Apple"),
512 DMI_MATCH(DMI_PRODUCT_NAME
, "Macmini1,1"),
516 .callback
= intel_no_lvds_dmi_callback
,
517 .ident
= "Apple Mac Mini (Core 2 series)",
519 DMI_MATCH(DMI_SYS_VENDOR
, "Apple"),
520 DMI_MATCH(DMI_PRODUCT_NAME
, "Macmini2,1"),
524 .callback
= intel_no_lvds_dmi_callback
,
525 .ident
= "MSI IM-945GSE-A",
527 DMI_MATCH(DMI_SYS_VENDOR
, "MSI"),
528 DMI_MATCH(DMI_PRODUCT_NAME
, "A9830IMS"),
532 .callback
= intel_no_lvds_dmi_callback
,
533 .ident
= "Dell Studio Hybrid",
535 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
536 DMI_MATCH(DMI_PRODUCT_NAME
, "Studio Hybrid 140g"),
540 .callback
= intel_no_lvds_dmi_callback
,
541 .ident
= "Dell OptiPlex FX170",
543 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
544 DMI_MATCH(DMI_PRODUCT_NAME
, "OptiPlex FX170"),
548 .callback
= intel_no_lvds_dmi_callback
,
549 .ident
= "AOpen Mini PC",
551 DMI_MATCH(DMI_SYS_VENDOR
, "AOpen"),
552 DMI_MATCH(DMI_PRODUCT_NAME
, "i965GMx-IF"),
556 .callback
= intel_no_lvds_dmi_callback
,
557 .ident
= "AOpen Mini PC MP915",
559 DMI_MATCH(DMI_BOARD_VENDOR
, "AOpen"),
560 DMI_MATCH(DMI_BOARD_NAME
, "i915GMx-F"),
564 .callback
= intel_no_lvds_dmi_callback
,
565 .ident
= "AOpen i915GMm-HFS",
567 DMI_MATCH(DMI_BOARD_VENDOR
, "AOpen"),
568 DMI_MATCH(DMI_BOARD_NAME
, "i915GMm-HFS"),
572 .callback
= intel_no_lvds_dmi_callback
,
573 .ident
= "AOpen i45GMx-I",
575 DMI_MATCH(DMI_BOARD_VENDOR
, "AOpen"),
576 DMI_MATCH(DMI_BOARD_NAME
, "i45GMx-I"),
580 .callback
= intel_no_lvds_dmi_callback
,
581 .ident
= "Aopen i945GTt-VFA",
583 DMI_MATCH(DMI_PRODUCT_VERSION
, "AO00001JW"),
587 .callback
= intel_no_lvds_dmi_callback
,
588 .ident
= "Clientron U800",
590 DMI_MATCH(DMI_SYS_VENDOR
, "Clientron"),
591 DMI_MATCH(DMI_PRODUCT_NAME
, "U800"),
595 .callback
= intel_no_lvds_dmi_callback
,
596 .ident
= "Clientron E830",
598 DMI_MATCH(DMI_SYS_VENDOR
, "Clientron"),
599 DMI_MATCH(DMI_PRODUCT_NAME
, "E830"),
603 .callback
= intel_no_lvds_dmi_callback
,
604 .ident
= "Asus EeeBox PC EB1007",
606 DMI_MATCH(DMI_SYS_VENDOR
, "ASUSTeK Computer INC."),
607 DMI_MATCH(DMI_PRODUCT_NAME
, "EB1007"),
611 .callback
= intel_no_lvds_dmi_callback
,
612 .ident
= "Asus AT5NM10T-I",
614 DMI_MATCH(DMI_BOARD_VENDOR
, "ASUSTeK Computer INC."),
615 DMI_MATCH(DMI_BOARD_NAME
, "AT5NM10T-I"),
619 .callback
= intel_no_lvds_dmi_callback
,
620 .ident
= "Hewlett-Packard HP t5740",
622 DMI_MATCH(DMI_BOARD_VENDOR
, "Hewlett-Packard"),
623 DMI_MATCH(DMI_PRODUCT_NAME
, " t5740"),
627 .callback
= intel_no_lvds_dmi_callback
,
628 .ident
= "Hewlett-Packard t5745",
630 DMI_MATCH(DMI_BOARD_VENDOR
, "Hewlett-Packard"),
631 DMI_MATCH(DMI_PRODUCT_NAME
, "hp t5745"),
635 .callback
= intel_no_lvds_dmi_callback
,
636 .ident
= "Hewlett-Packard st5747",
638 DMI_MATCH(DMI_BOARD_VENDOR
, "Hewlett-Packard"),
639 DMI_MATCH(DMI_PRODUCT_NAME
, "hp st5747"),
643 .callback
= intel_no_lvds_dmi_callback
,
644 .ident
= "MSI Wind Box DC500",
646 DMI_MATCH(DMI_BOARD_VENDOR
, "MICRO-STAR INTERNATIONAL CO., LTD"),
647 DMI_MATCH(DMI_BOARD_NAME
, "MS-7469"),
651 .callback
= intel_no_lvds_dmi_callback
,
652 .ident
= "Gigabyte GA-D525TUD",
654 DMI_MATCH(DMI_BOARD_VENDOR
, "Gigabyte Technology Co., Ltd."),
655 DMI_MATCH(DMI_BOARD_NAME
, "D525TUD"),
659 .callback
= intel_no_lvds_dmi_callback
,
660 .ident
= "Supermicro X7SPA-H",
662 DMI_MATCH(DMI_SYS_VENDOR
, "Supermicro"),
663 DMI_MATCH(DMI_PRODUCT_NAME
, "X7SPA-H"),
667 .callback
= intel_no_lvds_dmi_callback
,
668 .ident
= "Fujitsu Esprimo Q900",
670 DMI_MATCH(DMI_SYS_VENDOR
, "FUJITSU"),
671 DMI_MATCH(DMI_PRODUCT_NAME
, "ESPRIMO Q900"),
675 .callback
= intel_no_lvds_dmi_callback
,
676 .ident
= "Intel D410PT",
678 DMI_MATCH(DMI_BOARD_VENDOR
, "Intel"),
679 DMI_MATCH(DMI_BOARD_NAME
, "D410PT"),
683 .callback
= intel_no_lvds_dmi_callback
,
684 .ident
= "Intel D425KT",
686 DMI_MATCH(DMI_BOARD_VENDOR
, "Intel"),
687 DMI_EXACT_MATCH(DMI_BOARD_NAME
, "D425KT"),
691 .callback
= intel_no_lvds_dmi_callback
,
692 .ident
= "Intel D510MO",
694 DMI_MATCH(DMI_BOARD_VENDOR
, "Intel"),
695 DMI_EXACT_MATCH(DMI_BOARD_NAME
, "D510MO"),
699 .callback
= intel_no_lvds_dmi_callback
,
700 .ident
= "Intel D525MW",
702 DMI_MATCH(DMI_BOARD_VENDOR
, "Intel"),
703 DMI_EXACT_MATCH(DMI_BOARD_NAME
, "D525MW"),
707 .callback
= intel_no_lvds_dmi_callback
,
708 .ident
= "Radiant P845",
710 DMI_MATCH(DMI_SYS_VENDOR
, "Radiant Systems Inc"),
711 DMI_MATCH(DMI_PRODUCT_NAME
, "P845"),
715 { } /* terminating entry */
718 static int intel_dual_link_lvds_callback(const struct dmi_system_id
*id
)
720 DRM_INFO("Forcing lvds to dual link mode on %s\n", id
->ident
);
724 static const struct dmi_system_id intel_dual_link_lvds
[] = {
726 .callback
= intel_dual_link_lvds_callback
,
727 .ident
= "Apple MacBook Pro 15\" (2010)",
729 DMI_MATCH(DMI_SYS_VENDOR
, "Apple Inc."),
730 DMI_MATCH(DMI_PRODUCT_NAME
, "MacBookPro6,2"),
734 .callback
= intel_dual_link_lvds_callback
,
735 .ident
= "Apple MacBook Pro 15\" (2011)",
737 DMI_MATCH(DMI_SYS_VENDOR
, "Apple Inc."),
738 DMI_MATCH(DMI_PRODUCT_NAME
, "MacBookPro8,2"),
742 .callback
= intel_dual_link_lvds_callback
,
743 .ident
= "Apple MacBook Pro 15\" (2012)",
745 DMI_MATCH(DMI_SYS_VENDOR
, "Apple Inc."),
746 DMI_MATCH(DMI_PRODUCT_NAME
, "MacBookPro9,1"),
749 { } /* terminating entry */
752 struct intel_encoder
*intel_get_lvds_encoder(struct drm_i915_private
*dev_priv
)
754 struct intel_encoder
*encoder
;
756 for_each_intel_encoder(&dev_priv
->drm
, encoder
) {
757 if (encoder
->type
== INTEL_OUTPUT_LVDS
)
764 bool intel_is_dual_link_lvds(struct drm_i915_private
*dev_priv
)
766 struct intel_encoder
*encoder
= intel_get_lvds_encoder(dev_priv
);
768 return encoder
&& to_lvds_encoder(&encoder
->base
)->is_dual_link
;
771 static bool compute_is_dual_link_lvds(struct intel_lvds_encoder
*lvds_encoder
)
773 struct drm_device
*dev
= lvds_encoder
->base
.base
.dev
;
775 struct drm_i915_private
*dev_priv
= to_i915(dev
);
777 /* use the module option value if specified */
778 if (i915_modparams
.lvds_channel_mode
> 0)
779 return i915_modparams
.lvds_channel_mode
== 2;
781 /* single channel LVDS is limited to 112 MHz */
782 if (lvds_encoder
->attached_connector
->panel
.fixed_mode
->clock
> 112999)
785 if (dmi_check_system(intel_dual_link_lvds
))
789 * BIOS should set the proper LVDS register value at boot, but
790 * in reality, it doesn't set the value when the lid is closed;
791 * we need to check "the value to be set" in VBT when LVDS
792 * register is uninitialized.
794 val
= I915_READ(lvds_encoder
->reg
);
795 if (HAS_PCH_CPT(dev_priv
))
796 val
&= ~(LVDS_DETECTED
| LVDS_PIPE_SEL_MASK_CPT
);
798 val
&= ~(LVDS_DETECTED
| LVDS_PIPE_SEL_MASK
);
800 val
= dev_priv
->vbt
.bios_lvds_val
;
802 return (val
& LVDS_CLKB_POWER_MASK
) == LVDS_CLKB_POWER_UP
;
806 * intel_lvds_init - setup LVDS connectors on this device
807 * @dev_priv: i915 device
809 * Create the connector, register the LVDS DDC bus, and try to figure out what
810 * modes we can display on the LVDS panel (if present).
812 void intel_lvds_init(struct drm_i915_private
*dev_priv
)
814 struct drm_device
*dev
= &dev_priv
->drm
;
815 struct intel_lvds_encoder
*lvds_encoder
;
816 struct intel_encoder
*intel_encoder
;
817 struct intel_connector
*intel_connector
;
818 struct drm_connector
*connector
;
819 struct drm_encoder
*encoder
;
820 struct drm_display_mode
*fixed_mode
= NULL
;
821 struct drm_display_mode
*downclock_mode
= NULL
;
828 /* Skip init on machines we know falsely report LVDS */
829 if (dmi_check_system(intel_no_lvds
)) {
830 WARN(!dev_priv
->vbt
.int_lvds_support
,
831 "Useless DMI match. Internal LVDS support disabled by VBT\n");
835 if (!dev_priv
->vbt
.int_lvds_support
) {
836 DRM_DEBUG_KMS("Internal LVDS support disabled by VBT\n");
840 if (HAS_PCH_SPLIT(dev_priv
))
845 lvds
= I915_READ(lvds_reg
);
847 if (HAS_PCH_SPLIT(dev_priv
)) {
848 if ((lvds
& LVDS_DETECTED
) == 0)
852 pin
= GMBUS_PIN_PANEL
;
853 if (!intel_bios_is_lvds_present(dev_priv
, &pin
)) {
854 if ((lvds
& LVDS_PORT_EN
) == 0) {
855 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
858 DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
861 lvds_encoder
= kzalloc(sizeof(*lvds_encoder
), GFP_KERNEL
);
865 intel_connector
= intel_connector_alloc();
866 if (!intel_connector
) {
871 lvds_encoder
->attached_connector
= intel_connector
;
873 intel_encoder
= &lvds_encoder
->base
;
874 encoder
= &intel_encoder
->base
;
875 connector
= &intel_connector
->base
;
876 drm_connector_init(dev
, &intel_connector
->base
, &intel_lvds_connector_funcs
,
877 DRM_MODE_CONNECTOR_LVDS
);
879 drm_encoder_init(dev
, &intel_encoder
->base
, &intel_lvds_enc_funcs
,
880 DRM_MODE_ENCODER_LVDS
, "LVDS");
882 intel_encoder
->enable
= intel_enable_lvds
;
883 intel_encoder
->pre_enable
= intel_pre_enable_lvds
;
884 intel_encoder
->compute_config
= intel_lvds_compute_config
;
885 if (HAS_PCH_SPLIT(dev_priv
)) {
886 intel_encoder
->disable
= pch_disable_lvds
;
887 intel_encoder
->post_disable
= pch_post_disable_lvds
;
889 intel_encoder
->disable
= gmch_disable_lvds
;
891 intel_encoder
->get_hw_state
= intel_lvds_get_hw_state
;
892 intel_encoder
->get_config
= intel_lvds_get_config
;
893 intel_encoder
->update_pipe
= intel_panel_update_backlight
;
894 intel_connector
->get_hw_state
= intel_connector_get_hw_state
;
896 intel_connector_attach_encoder(intel_connector
, intel_encoder
);
898 intel_encoder
->type
= INTEL_OUTPUT_LVDS
;
899 intel_encoder
->power_domain
= POWER_DOMAIN_PORT_OTHER
;
900 intel_encoder
->port
= PORT_NONE
;
901 intel_encoder
->cloneable
= 0;
902 if (INTEL_GEN(dev_priv
) < 4)
903 intel_encoder
->pipe_mask
= BIT(PIPE_B
);
905 intel_encoder
->pipe_mask
= ~0;
907 drm_connector_helper_add(connector
, &intel_lvds_connector_helper_funcs
);
908 connector
->display_info
.subpixel_order
= SubPixelHorizontalRGB
;
909 connector
->interlace_allowed
= false;
910 connector
->doublescan_allowed
= false;
912 lvds_encoder
->reg
= lvds_reg
;
914 /* create the scaling mode property */
915 allowed_scalers
= BIT(DRM_MODE_SCALE_ASPECT
);
916 allowed_scalers
|= BIT(DRM_MODE_SCALE_FULLSCREEN
);
917 allowed_scalers
|= BIT(DRM_MODE_SCALE_CENTER
);
918 drm_connector_attach_scaling_mode_property(connector
, allowed_scalers
);
919 connector
->state
->scaling_mode
= DRM_MODE_SCALE_ASPECT
;
921 intel_lvds_pps_get_hw_state(dev_priv
, &lvds_encoder
->init_pps
);
922 lvds_encoder
->init_lvds_val
= lvds
;
926 * 1) check for EDID on DDC
927 * 2) check for VBT data
928 * 3) check to see if LVDS is already on
929 * if none of the above, no panel
933 * Attempt to get the fixed panel mode from DDC. Assume that the
934 * preferred mode is the right one.
936 mutex_lock(&dev
->mode_config
.mutex
);
937 if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC
)
938 edid
= drm_get_edid_switcheroo(connector
,
939 intel_gmbus_get_adapter(dev_priv
, pin
));
941 edid
= drm_get_edid(connector
,
942 intel_gmbus_get_adapter(dev_priv
, pin
));
944 if (drm_add_edid_modes(connector
, edid
)) {
945 drm_connector_update_edid_property(connector
,
949 edid
= ERR_PTR(-EINVAL
);
952 edid
= ERR_PTR(-ENOENT
);
954 intel_connector
->edid
= edid
;
956 fixed_mode
= intel_panel_edid_fixed_mode(intel_connector
);
960 /* Failed to get EDID, what about VBT? */
961 fixed_mode
= intel_panel_vbt_fixed_mode(intel_connector
);
966 * If we didn't get EDID, try checking if the panel is already turned
967 * on. If so, assume that whatever is currently programmed is the
970 fixed_mode
= intel_encoder_current_mode(intel_encoder
);
972 DRM_DEBUG_KMS("using current (BIOS) mode: ");
973 drm_mode_debug_printmodeline(fixed_mode
);
974 fixed_mode
->type
|= DRM_MODE_TYPE_PREFERRED
;
977 /* If we still don't have a mode after all that, give up. */
982 mutex_unlock(&dev
->mode_config
.mutex
);
984 intel_panel_init(&intel_connector
->panel
, fixed_mode
, downclock_mode
);
985 intel_panel_setup_backlight(connector
, INVALID_PIPE
);
987 lvds_encoder
->is_dual_link
= compute_is_dual_link_lvds(lvds_encoder
);
988 DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
989 lvds_encoder
->is_dual_link
? "dual" : "single");
991 lvds_encoder
->a3_power
= lvds
& LVDS_A3_POWER_MASK
;
996 mutex_unlock(&dev
->mode_config
.mutex
);
998 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
999 drm_connector_cleanup(connector
);
1000 drm_encoder_cleanup(encoder
);
1001 kfree(lvds_encoder
);
1002 intel_connector_free(intel_connector
);