2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Kevin Tian <kevin.tian@intel.com>
25 * Zhi Wang <zhi.a.wang@intel.com>
28 * Min he <min.he@intel.com>
36 /* common offset among interrupt control registers */
37 #define regbase_to_isr(base) (base)
38 #define regbase_to_imr(base) (base + 0x4)
39 #define regbase_to_iir(base) (base + 0x8)
40 #define regbase_to_ier(base) (base + 0xC)
42 #define iir_to_regbase(iir) (iir - 0x8)
43 #define ier_to_regbase(ier) (ier - 0xC)
45 #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
46 #define get_irq_info(irq, e) (irq->events[e].info)
48 #define irq_to_gvt(irq) \
49 container_of(irq, struct intel_gvt, irq)
51 static void update_upstream_irq(struct intel_vgpu
*vgpu
,
52 struct intel_gvt_irq_info
*info
);
54 static const char * const irq_name
[INTEL_GVT_EVENT_MAX
] = {
55 [RCS_MI_USER_INTERRUPT
] = "Render CS MI USER INTERRUPT",
56 [RCS_DEBUG
] = "Render EU debug from SVG",
57 [RCS_MMIO_SYNC_FLUSH
] = "Render MMIO sync flush status",
58 [RCS_CMD_STREAMER_ERR
] = "Render CS error interrupt",
59 [RCS_PIPE_CONTROL
] = "Render PIPE CONTROL notify",
60 [RCS_WATCHDOG_EXCEEDED
] = "Render CS Watchdog counter exceeded",
61 [RCS_PAGE_DIRECTORY_FAULT
] = "Render page directory faults",
62 [RCS_AS_CONTEXT_SWITCH
] = "Render AS Context Switch Interrupt",
64 [VCS_MI_USER_INTERRUPT
] = "Video CS MI USER INTERRUPT",
65 [VCS_MMIO_SYNC_FLUSH
] = "Video MMIO sync flush status",
66 [VCS_CMD_STREAMER_ERR
] = "Video CS error interrupt",
67 [VCS_MI_FLUSH_DW
] = "Video MI FLUSH DW notify",
68 [VCS_WATCHDOG_EXCEEDED
] = "Video CS Watchdog counter exceeded",
69 [VCS_PAGE_DIRECTORY_FAULT
] = "Video page directory faults",
70 [VCS_AS_CONTEXT_SWITCH
] = "Video AS Context Switch Interrupt",
71 [VCS2_MI_USER_INTERRUPT
] = "VCS2 Video CS MI USER INTERRUPT",
72 [VCS2_MI_FLUSH_DW
] = "VCS2 Video MI FLUSH DW notify",
73 [VCS2_AS_CONTEXT_SWITCH
] = "VCS2 Context Switch Interrupt",
75 [BCS_MI_USER_INTERRUPT
] = "Blitter CS MI USER INTERRUPT",
76 [BCS_MMIO_SYNC_FLUSH
] = "Billter MMIO sync flush status",
77 [BCS_CMD_STREAMER_ERR
] = "Blitter CS error interrupt",
78 [BCS_MI_FLUSH_DW
] = "Blitter MI FLUSH DW notify",
79 [BCS_PAGE_DIRECTORY_FAULT
] = "Blitter page directory faults",
80 [BCS_AS_CONTEXT_SWITCH
] = "Blitter AS Context Switch Interrupt",
82 [VECS_MI_FLUSH_DW
] = "Video Enhanced Streamer MI FLUSH DW notify",
83 [VECS_AS_CONTEXT_SWITCH
] = "VECS Context Switch Interrupt",
85 [PIPE_A_FIFO_UNDERRUN
] = "Pipe A FIFO underrun",
86 [PIPE_A_CRC_ERR
] = "Pipe A CRC error",
87 [PIPE_A_CRC_DONE
] = "Pipe A CRC done",
88 [PIPE_A_VSYNC
] = "Pipe A vsync",
89 [PIPE_A_LINE_COMPARE
] = "Pipe A line compare",
90 [PIPE_A_ODD_FIELD
] = "Pipe A odd field",
91 [PIPE_A_EVEN_FIELD
] = "Pipe A even field",
92 [PIPE_A_VBLANK
] = "Pipe A vblank",
93 [PIPE_B_FIFO_UNDERRUN
] = "Pipe B FIFO underrun",
94 [PIPE_B_CRC_ERR
] = "Pipe B CRC error",
95 [PIPE_B_CRC_DONE
] = "Pipe B CRC done",
96 [PIPE_B_VSYNC
] = "Pipe B vsync",
97 [PIPE_B_LINE_COMPARE
] = "Pipe B line compare",
98 [PIPE_B_ODD_FIELD
] = "Pipe B odd field",
99 [PIPE_B_EVEN_FIELD
] = "Pipe B even field",
100 [PIPE_B_VBLANK
] = "Pipe B vblank",
101 [PIPE_C_VBLANK
] = "Pipe C vblank",
102 [DPST_PHASE_IN
] = "DPST phase in event",
103 [DPST_HISTOGRAM
] = "DPST histogram event",
105 [DP_A_HOTPLUG
] = "DP A Hotplug",
106 [AUX_CHANNEL_A
] = "AUX Channel A",
107 [PERF_COUNTER
] = "Performance counter",
109 [GTT_FAULT
] = "GTT fault",
110 [PRIMARY_A_FLIP_DONE
] = "Primary Plane A flip done",
111 [PRIMARY_B_FLIP_DONE
] = "Primary Plane B flip done",
112 [PRIMARY_C_FLIP_DONE
] = "Primary Plane C flip done",
113 [SPRITE_A_FLIP_DONE
] = "Sprite Plane A flip done",
114 [SPRITE_B_FLIP_DONE
] = "Sprite Plane B flip done",
115 [SPRITE_C_FLIP_DONE
] = "Sprite Plane C flip done",
117 [PCU_THERMAL
] = "PCU Thermal Event",
118 [PCU_PCODE2DRIVER_MAILBOX
] = "PCU pcode2driver mailbox event",
120 [FDI_RX_INTERRUPTS_TRANSCODER_A
] = "FDI RX Interrupts Combined A",
121 [AUDIO_CP_CHANGE_TRANSCODER_A
] = "Audio CP Change Transcoder A",
122 [AUDIO_CP_REQUEST_TRANSCODER_A
] = "Audio CP Request Transcoder A",
123 [FDI_RX_INTERRUPTS_TRANSCODER_B
] = "FDI RX Interrupts Combined B",
124 [AUDIO_CP_CHANGE_TRANSCODER_B
] = "Audio CP Change Transcoder B",
125 [AUDIO_CP_REQUEST_TRANSCODER_B
] = "Audio CP Request Transcoder B",
126 [FDI_RX_INTERRUPTS_TRANSCODER_C
] = "FDI RX Interrupts Combined C",
127 [AUDIO_CP_CHANGE_TRANSCODER_C
] = "Audio CP Change Transcoder C",
128 [AUDIO_CP_REQUEST_TRANSCODER_C
] = "Audio CP Request Transcoder C",
129 [ERR_AND_DBG
] = "South Error and Debug Interrupts Combined",
131 [SDVO_B_HOTPLUG
] = "SDVO B hotplug",
132 [CRT_HOTPLUG
] = "CRT Hotplug",
133 [DP_B_HOTPLUG
] = "DisplayPort/HDMI/DVI B Hotplug",
134 [DP_C_HOTPLUG
] = "DisplayPort/HDMI/DVI C Hotplug",
135 [DP_D_HOTPLUG
] = "DisplayPort/HDMI/DVI D Hotplug",
136 [AUX_CHANNEL_B
] = "AUX Channel B",
137 [AUX_CHANNEL_C
] = "AUX Channel C",
138 [AUX_CHANNEL_D
] = "AUX Channel D",
139 [AUDIO_POWER_STATE_CHANGE_B
] = "Audio Power State change Port B",
140 [AUDIO_POWER_STATE_CHANGE_C
] = "Audio Power State change Port C",
141 [AUDIO_POWER_STATE_CHANGE_D
] = "Audio Power State change Port D",
143 [INTEL_GVT_EVENT_RESERVED
] = "RESERVED EVENTS!!!",
146 static inline struct intel_gvt_irq_info
*regbase_to_irq_info(
147 struct intel_gvt
*gvt
,
150 struct intel_gvt_irq
*irq
= &gvt
->irq
;
153 for_each_set_bit(i
, irq
->irq_info_bitmap
, INTEL_GVT_IRQ_INFO_MAX
) {
154 if (i915_mmio_reg_offset(irq
->info
[i
]->reg_base
) == reg
)
162 * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
164 * @reg: register offset written by guest
165 * @p_data: register data written by guest
166 * @bytes: register data length
168 * This function is used to emulate the generic IMR register bit change
172 * Zero on success, negative error code if failed.
175 int intel_vgpu_reg_imr_handler(struct intel_vgpu
*vgpu
,
176 unsigned int reg
, void *p_data
, unsigned int bytes
)
178 struct intel_gvt
*gvt
= vgpu
->gvt
;
179 struct intel_gvt_irq_ops
*ops
= gvt
->irq
.ops
;
180 u32 imr
= *(u32
*)p_data
;
182 trace_write_ir(vgpu
->id
, "IMR", reg
, imr
, vgpu_vreg(vgpu
, reg
),
183 (vgpu_vreg(vgpu
, reg
) ^ imr
));
185 vgpu_vreg(vgpu
, reg
) = imr
;
187 ops
->check_pending_irq(vgpu
);
193 * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
195 * @reg: register offset written by guest
196 * @p_data: register data written by guest
197 * @bytes: register data length
199 * This function is used to emulate the master IRQ register on gen8+.
202 * Zero on success, negative error code if failed.
205 int intel_vgpu_reg_master_irq_handler(struct intel_vgpu
*vgpu
,
206 unsigned int reg
, void *p_data
, unsigned int bytes
)
208 struct intel_gvt
*gvt
= vgpu
->gvt
;
209 struct intel_gvt_irq_ops
*ops
= gvt
->irq
.ops
;
210 u32 ier
= *(u32
*)p_data
;
211 u32 virtual_ier
= vgpu_vreg(vgpu
, reg
);
213 trace_write_ir(vgpu
->id
, "MASTER_IRQ", reg
, ier
, virtual_ier
,
214 (virtual_ier
^ ier
));
217 * GEN8_MASTER_IRQ is a special irq register,
218 * only bit 31 is allowed to be modified
219 * and treated as an IER bit.
221 ier
&= GEN8_MASTER_IRQ_CONTROL
;
222 virtual_ier
&= GEN8_MASTER_IRQ_CONTROL
;
223 vgpu_vreg(vgpu
, reg
) &= ~GEN8_MASTER_IRQ_CONTROL
;
224 vgpu_vreg(vgpu
, reg
) |= ier
;
226 ops
->check_pending_irq(vgpu
);
232 * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
234 * @reg: register offset written by guest
235 * @p_data: register data written by guest
236 * @bytes: register data length
238 * This function is used to emulate the generic IER register behavior.
241 * Zero on success, negative error code if failed.
244 int intel_vgpu_reg_ier_handler(struct intel_vgpu
*vgpu
,
245 unsigned int reg
, void *p_data
, unsigned int bytes
)
247 struct intel_gvt
*gvt
= vgpu
->gvt
;
248 struct intel_gvt_irq_ops
*ops
= gvt
->irq
.ops
;
249 struct intel_gvt_irq_info
*info
;
250 u32 ier
= *(u32
*)p_data
;
252 trace_write_ir(vgpu
->id
, "IER", reg
, ier
, vgpu_vreg(vgpu
, reg
),
253 (vgpu_vreg(vgpu
, reg
) ^ ier
));
255 vgpu_vreg(vgpu
, reg
) = ier
;
257 info
= regbase_to_irq_info(gvt
, ier_to_regbase(reg
));
261 if (info
->has_upstream_irq
)
262 update_upstream_irq(vgpu
, info
);
264 ops
->check_pending_irq(vgpu
);
270 * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
272 * @reg: register offset written by guest
273 * @p_data: register data written by guest
274 * @bytes: register data length
276 * This function is used to emulate the generic IIR register behavior.
279 * Zero on success, negative error code if failed.
282 int intel_vgpu_reg_iir_handler(struct intel_vgpu
*vgpu
, unsigned int reg
,
283 void *p_data
, unsigned int bytes
)
285 struct intel_gvt_irq_info
*info
= regbase_to_irq_info(vgpu
->gvt
,
286 iir_to_regbase(reg
));
287 u32 iir
= *(u32
*)p_data
;
289 trace_write_ir(vgpu
->id
, "IIR", reg
, iir
, vgpu_vreg(vgpu
, reg
),
290 (vgpu_vreg(vgpu
, reg
) ^ iir
));
295 vgpu_vreg(vgpu
, reg
) &= ~iir
;
297 if (info
->has_upstream_irq
)
298 update_upstream_irq(vgpu
, info
);
302 static struct intel_gvt_irq_map gen8_irq_map
[] = {
303 { INTEL_GVT_IRQ_INFO_MASTER
, 0, INTEL_GVT_IRQ_INFO_GT0
, 0xffff },
304 { INTEL_GVT_IRQ_INFO_MASTER
, 1, INTEL_GVT_IRQ_INFO_GT0
, 0xffff0000 },
305 { INTEL_GVT_IRQ_INFO_MASTER
, 2, INTEL_GVT_IRQ_INFO_GT1
, 0xffff },
306 { INTEL_GVT_IRQ_INFO_MASTER
, 3, INTEL_GVT_IRQ_INFO_GT1
, 0xffff0000 },
307 { INTEL_GVT_IRQ_INFO_MASTER
, 4, INTEL_GVT_IRQ_INFO_GT2
, 0xffff },
308 { INTEL_GVT_IRQ_INFO_MASTER
, 6, INTEL_GVT_IRQ_INFO_GT3
, 0xffff },
309 { INTEL_GVT_IRQ_INFO_MASTER
, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A
, ~0 },
310 { INTEL_GVT_IRQ_INFO_MASTER
, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B
, ~0 },
311 { INTEL_GVT_IRQ_INFO_MASTER
, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C
, ~0 },
312 { INTEL_GVT_IRQ_INFO_MASTER
, 20, INTEL_GVT_IRQ_INFO_DE_PORT
, ~0 },
313 { INTEL_GVT_IRQ_INFO_MASTER
, 22, INTEL_GVT_IRQ_INFO_DE_MISC
, ~0 },
314 { INTEL_GVT_IRQ_INFO_MASTER
, 23, INTEL_GVT_IRQ_INFO_PCH
, ~0 },
315 { INTEL_GVT_IRQ_INFO_MASTER
, 30, INTEL_GVT_IRQ_INFO_PCU
, ~0 },
319 static void update_upstream_irq(struct intel_vgpu
*vgpu
,
320 struct intel_gvt_irq_info
*info
)
322 struct intel_gvt_irq
*irq
= &vgpu
->gvt
->irq
;
323 struct intel_gvt_irq_map
*map
= irq
->irq_map
;
324 struct intel_gvt_irq_info
*up_irq_info
= NULL
;
328 u32 val
= vgpu_vreg(vgpu
,
329 regbase_to_iir(i915_mmio_reg_offset(info
->reg_base
)))
331 regbase_to_ier(i915_mmio_reg_offset(info
->reg_base
)));
333 if (!info
->has_upstream_irq
)
336 for (map
= irq
->irq_map
; map
->up_irq_bit
!= -1; map
++) {
337 if (info
->group
!= map
->down_irq_group
)
341 up_irq_info
= irq
->info
[map
->up_irq_group
];
343 WARN_ON(up_irq_info
!= irq
->info
[map
->up_irq_group
]);
345 bit
= map
->up_irq_bit
;
347 if (val
& map
->down_irq_bitmask
)
348 set_bits
|= (1 << bit
);
350 clear_bits
|= (1 << bit
);
353 if (WARN_ON(!up_irq_info
))
356 if (up_irq_info
->group
== INTEL_GVT_IRQ_INFO_MASTER
) {
357 u32 isr
= i915_mmio_reg_offset(up_irq_info
->reg_base
);
359 vgpu_vreg(vgpu
, isr
) &= ~clear_bits
;
360 vgpu_vreg(vgpu
, isr
) |= set_bits
;
362 u32 iir
= regbase_to_iir(
363 i915_mmio_reg_offset(up_irq_info
->reg_base
));
364 u32 imr
= regbase_to_imr(
365 i915_mmio_reg_offset(up_irq_info
->reg_base
));
367 vgpu_vreg(vgpu
, iir
) |= (set_bits
& ~vgpu_vreg(vgpu
, imr
));
370 if (up_irq_info
->has_upstream_irq
)
371 update_upstream_irq(vgpu
, up_irq_info
);
374 static void init_irq_map(struct intel_gvt_irq
*irq
)
376 struct intel_gvt_irq_map
*map
;
377 struct intel_gvt_irq_info
*up_info
, *down_info
;
380 for (map
= irq
->irq_map
; map
->up_irq_bit
!= -1; map
++) {
381 up_info
= irq
->info
[map
->up_irq_group
];
382 up_bit
= map
->up_irq_bit
;
383 down_info
= irq
->info
[map
->down_irq_group
];
385 set_bit(up_bit
, up_info
->downstream_irq_bitmap
);
386 down_info
->has_upstream_irq
= true;
388 gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
389 up_info
->group
, up_bit
,
390 down_info
->group
, map
->down_irq_bitmask
);
394 /* =======================vEvent injection===================== */
395 static int inject_virtual_interrupt(struct intel_vgpu
*vgpu
)
397 return intel_gvt_hypervisor_inject_msi(vgpu
);
400 static void propagate_event(struct intel_gvt_irq
*irq
,
401 enum intel_gvt_event_type event
, struct intel_vgpu
*vgpu
)
403 struct intel_gvt_irq_info
*info
;
404 unsigned int reg_base
;
407 info
= get_irq_info(irq
, event
);
411 reg_base
= i915_mmio_reg_offset(info
->reg_base
);
412 bit
= irq
->events
[event
].bit
;
414 if (!test_bit(bit
, (void *)&vgpu_vreg(vgpu
,
415 regbase_to_imr(reg_base
)))) {
416 trace_propagate_event(vgpu
->id
, irq_name
[event
], bit
);
417 set_bit(bit
, (void *)&vgpu_vreg(vgpu
,
418 regbase_to_iir(reg_base
)));
422 /* =======================vEvent Handlers===================== */
423 static void handle_default_event_virt(struct intel_gvt_irq
*irq
,
424 enum intel_gvt_event_type event
, struct intel_vgpu
*vgpu
)
426 if (!vgpu
->irq
.irq_warn_once
[event
]) {
427 gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
428 vgpu
->id
, event
, irq_name
[event
]);
429 vgpu
->irq
.irq_warn_once
[event
] = true;
431 propagate_event(irq
, event
, vgpu
);
434 /* =====================GEN specific logic======================= */
435 /* GEN8 interrupt routines. */
437 #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
438 static struct intel_gvt_irq_info gen8_##regname##_info = { \
439 .name = #regname"-IRQ", \
440 .reg_base = (regbase), \
441 .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
442 INTEL_GVT_EVENT_RESERVED}, \
445 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0
, GEN8_GT_ISR(0));
446 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1
, GEN8_GT_ISR(1));
447 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2
, GEN8_GT_ISR(2));
448 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3
, GEN8_GT_ISR(3));
449 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a
, GEN8_DE_PIPE_ISR(PIPE_A
));
450 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b
, GEN8_DE_PIPE_ISR(PIPE_B
));
451 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c
, GEN8_DE_PIPE_ISR(PIPE_C
));
452 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port
, GEN8_DE_PORT_ISR
);
453 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc
, GEN8_DE_MISC_ISR
);
454 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu
, GEN8_PCU_ISR
);
455 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master
, GEN8_MASTER_IRQ
);
457 static struct intel_gvt_irq_info gvt_base_pch_info
= {
460 .bit_to_event
= {[0 ... INTEL_GVT_IRQ_BITWIDTH
-1] =
461 INTEL_GVT_EVENT_RESERVED
},
464 static void gen8_check_pending_irq(struct intel_vgpu
*vgpu
)
466 struct intel_gvt_irq
*irq
= &vgpu
->gvt
->irq
;
469 if (!(vgpu_vreg(vgpu
, i915_mmio_reg_offset(GEN8_MASTER_IRQ
)) &
470 GEN8_MASTER_IRQ_CONTROL
))
473 for_each_set_bit(i
, irq
->irq_info_bitmap
, INTEL_GVT_IRQ_INFO_MAX
) {
474 struct intel_gvt_irq_info
*info
= irq
->info
[i
];
477 if (!info
->has_upstream_irq
)
480 reg_base
= i915_mmio_reg_offset(info
->reg_base
);
481 if ((vgpu_vreg(vgpu
, regbase_to_iir(reg_base
))
482 & vgpu_vreg(vgpu
, regbase_to_ier(reg_base
))))
483 update_upstream_irq(vgpu
, info
);
486 if (vgpu_vreg(vgpu
, i915_mmio_reg_offset(GEN8_MASTER_IRQ
))
487 & ~GEN8_MASTER_IRQ_CONTROL
)
488 inject_virtual_interrupt(vgpu
);
491 static void gen8_init_irq(
492 struct intel_gvt_irq
*irq
)
494 struct intel_gvt
*gvt
= irq_to_gvt(irq
);
496 #define SET_BIT_INFO(s, b, e, i) \
498 s->events[e].bit = b; \
499 s->events[e].info = s->info[i]; \
500 s->info[i]->bit_to_event[b] = e;\
503 #define SET_IRQ_GROUP(s, g, i) \
507 set_bit(g, s->irq_info_bitmap); \
510 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_MASTER
, &gen8_master_info
);
511 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_GT0
, &gen8_gt0_info
);
512 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_GT1
, &gen8_gt1_info
);
513 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_GT2
, &gen8_gt2_info
);
514 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_GT3
, &gen8_gt3_info
);
515 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
, &gen8_de_pipe_a_info
);
516 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
, &gen8_de_pipe_b_info
);
517 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
, &gen8_de_pipe_c_info
);
518 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_DE_PORT
, &gen8_de_port_info
);
519 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_DE_MISC
, &gen8_de_misc_info
);
520 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_PCU
, &gen8_pcu_info
);
521 SET_IRQ_GROUP(irq
, INTEL_GVT_IRQ_INFO_PCH
, &gvt_base_pch_info
);
523 /* GEN8 level 2 interrupts. */
525 /* GEN8 interrupt GT0 events */
526 SET_BIT_INFO(irq
, 0, RCS_MI_USER_INTERRUPT
, INTEL_GVT_IRQ_INFO_GT0
);
527 SET_BIT_INFO(irq
, 4, RCS_PIPE_CONTROL
, INTEL_GVT_IRQ_INFO_GT0
);
528 SET_BIT_INFO(irq
, 8, RCS_AS_CONTEXT_SWITCH
, INTEL_GVT_IRQ_INFO_GT0
);
530 SET_BIT_INFO(irq
, 16, BCS_MI_USER_INTERRUPT
, INTEL_GVT_IRQ_INFO_GT0
);
531 SET_BIT_INFO(irq
, 20, BCS_MI_FLUSH_DW
, INTEL_GVT_IRQ_INFO_GT0
);
532 SET_BIT_INFO(irq
, 24, BCS_AS_CONTEXT_SWITCH
, INTEL_GVT_IRQ_INFO_GT0
);
534 /* GEN8 interrupt GT1 events */
535 SET_BIT_INFO(irq
, 0, VCS_MI_USER_INTERRUPT
, INTEL_GVT_IRQ_INFO_GT1
);
536 SET_BIT_INFO(irq
, 4, VCS_MI_FLUSH_DW
, INTEL_GVT_IRQ_INFO_GT1
);
537 SET_BIT_INFO(irq
, 8, VCS_AS_CONTEXT_SWITCH
, INTEL_GVT_IRQ_INFO_GT1
);
539 if (HAS_ENGINE(gvt
->dev_priv
, VCS1
)) {
540 SET_BIT_INFO(irq
, 16, VCS2_MI_USER_INTERRUPT
,
541 INTEL_GVT_IRQ_INFO_GT1
);
542 SET_BIT_INFO(irq
, 20, VCS2_MI_FLUSH_DW
,
543 INTEL_GVT_IRQ_INFO_GT1
);
544 SET_BIT_INFO(irq
, 24, VCS2_AS_CONTEXT_SWITCH
,
545 INTEL_GVT_IRQ_INFO_GT1
);
548 /* GEN8 interrupt GT3 events */
549 SET_BIT_INFO(irq
, 0, VECS_MI_USER_INTERRUPT
, INTEL_GVT_IRQ_INFO_GT3
);
550 SET_BIT_INFO(irq
, 4, VECS_MI_FLUSH_DW
, INTEL_GVT_IRQ_INFO_GT3
);
551 SET_BIT_INFO(irq
, 8, VECS_AS_CONTEXT_SWITCH
, INTEL_GVT_IRQ_INFO_GT3
);
553 SET_BIT_INFO(irq
, 0, PIPE_A_VBLANK
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
);
554 SET_BIT_INFO(irq
, 0, PIPE_B_VBLANK
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
);
555 SET_BIT_INFO(irq
, 0, PIPE_C_VBLANK
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
);
557 /* GEN8 interrupt DE PORT events */
558 SET_BIT_INFO(irq
, 0, AUX_CHANNEL_A
, INTEL_GVT_IRQ_INFO_DE_PORT
);
559 SET_BIT_INFO(irq
, 3, DP_A_HOTPLUG
, INTEL_GVT_IRQ_INFO_DE_PORT
);
561 /* GEN8 interrupt DE MISC events */
562 SET_BIT_INFO(irq
, 0, GSE
, INTEL_GVT_IRQ_INFO_DE_MISC
);
565 SET_BIT_INFO(irq
, 17, GMBUS
, INTEL_GVT_IRQ_INFO_PCH
);
566 SET_BIT_INFO(irq
, 19, CRT_HOTPLUG
, INTEL_GVT_IRQ_INFO_PCH
);
567 SET_BIT_INFO(irq
, 21, DP_B_HOTPLUG
, INTEL_GVT_IRQ_INFO_PCH
);
568 SET_BIT_INFO(irq
, 22, DP_C_HOTPLUG
, INTEL_GVT_IRQ_INFO_PCH
);
569 SET_BIT_INFO(irq
, 23, DP_D_HOTPLUG
, INTEL_GVT_IRQ_INFO_PCH
);
571 if (IS_BROADWELL(gvt
->dev_priv
)) {
572 SET_BIT_INFO(irq
, 25, AUX_CHANNEL_B
, INTEL_GVT_IRQ_INFO_PCH
);
573 SET_BIT_INFO(irq
, 26, AUX_CHANNEL_C
, INTEL_GVT_IRQ_INFO_PCH
);
574 SET_BIT_INFO(irq
, 27, AUX_CHANNEL_D
, INTEL_GVT_IRQ_INFO_PCH
);
576 SET_BIT_INFO(irq
, 4, PRIMARY_A_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
);
577 SET_BIT_INFO(irq
, 5, SPRITE_A_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
);
579 SET_BIT_INFO(irq
, 4, PRIMARY_B_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
);
580 SET_BIT_INFO(irq
, 5, SPRITE_B_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
);
582 SET_BIT_INFO(irq
, 4, PRIMARY_C_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
);
583 SET_BIT_INFO(irq
, 5, SPRITE_C_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
);
584 } else if (INTEL_GEN(gvt
->dev_priv
) >= 9) {
585 SET_BIT_INFO(irq
, 25, AUX_CHANNEL_B
, INTEL_GVT_IRQ_INFO_DE_PORT
);
586 SET_BIT_INFO(irq
, 26, AUX_CHANNEL_C
, INTEL_GVT_IRQ_INFO_DE_PORT
);
587 SET_BIT_INFO(irq
, 27, AUX_CHANNEL_D
, INTEL_GVT_IRQ_INFO_DE_PORT
);
589 SET_BIT_INFO(irq
, 3, PRIMARY_A_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
);
590 SET_BIT_INFO(irq
, 3, PRIMARY_B_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
);
591 SET_BIT_INFO(irq
, 3, PRIMARY_C_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
);
593 SET_BIT_INFO(irq
, 4, SPRITE_A_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_A
);
594 SET_BIT_INFO(irq
, 4, SPRITE_B_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_B
);
595 SET_BIT_INFO(irq
, 4, SPRITE_C_FLIP_DONE
, INTEL_GVT_IRQ_INFO_DE_PIPE_C
);
598 /* GEN8 interrupt PCU events */
599 SET_BIT_INFO(irq
, 24, PCU_THERMAL
, INTEL_GVT_IRQ_INFO_PCU
);
600 SET_BIT_INFO(irq
, 25, PCU_PCODE2DRIVER_MAILBOX
, INTEL_GVT_IRQ_INFO_PCU
);
603 static struct intel_gvt_irq_ops gen8_irq_ops
= {
604 .init_irq
= gen8_init_irq
,
605 .check_pending_irq
= gen8_check_pending_irq
,
609 * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
611 * @event: interrupt event
613 * This function is used to trigger a virtual interrupt event for vGPU.
614 * The caller provides the event to be triggered, the framework itself
615 * will emulate the IRQ register bit change.
618 void intel_vgpu_trigger_virtual_event(struct intel_vgpu
*vgpu
,
619 enum intel_gvt_event_type event
)
621 struct intel_gvt
*gvt
= vgpu
->gvt
;
622 struct intel_gvt_irq
*irq
= &gvt
->irq
;
623 gvt_event_virt_handler_t handler
;
624 struct intel_gvt_irq_ops
*ops
= gvt
->irq
.ops
;
626 handler
= get_event_virt_handler(irq
, event
);
629 handler(irq
, event
, vgpu
);
631 ops
->check_pending_irq(vgpu
);
634 static void init_events(
635 struct intel_gvt_irq
*irq
)
639 for (i
= 0; i
< INTEL_GVT_EVENT_MAX
; i
++) {
640 irq
->events
[i
].info
= NULL
;
641 irq
->events
[i
].v_handler
= handle_default_event_virt
;
645 static enum hrtimer_restart
vblank_timer_fn(struct hrtimer
*data
)
647 struct intel_gvt_vblank_timer
*vblank_timer
;
648 struct intel_gvt_irq
*irq
;
649 struct intel_gvt
*gvt
;
651 vblank_timer
= container_of(data
, struct intel_gvt_vblank_timer
, timer
);
652 irq
= container_of(vblank_timer
, struct intel_gvt_irq
, vblank_timer
);
653 gvt
= container_of(irq
, struct intel_gvt
, irq
);
655 intel_gvt_request_service(gvt
, INTEL_GVT_REQUEST_EMULATE_VBLANK
);
656 hrtimer_add_expires_ns(&vblank_timer
->timer
, vblank_timer
->period
);
657 return HRTIMER_RESTART
;
661 * intel_gvt_clean_irq - clean up GVT-g IRQ emulation subsystem
664 * This function is called at driver unloading stage, to clean up GVT-g IRQ
665 * emulation subsystem.
668 void intel_gvt_clean_irq(struct intel_gvt
*gvt
)
670 struct intel_gvt_irq
*irq
= &gvt
->irq
;
672 hrtimer_cancel(&irq
->vblank_timer
.timer
);
675 #define VBLANK_TIMER_PERIOD 16000000
678 * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
681 * This function is called at driver loading stage, to initialize the GVT-g IRQ
682 * emulation subsystem.
685 * Zero on success, negative error code if failed.
687 int intel_gvt_init_irq(struct intel_gvt
*gvt
)
689 struct intel_gvt_irq
*irq
= &gvt
->irq
;
690 struct intel_gvt_vblank_timer
*vblank_timer
= &irq
->vblank_timer
;
692 gvt_dbg_core("init irq framework\n");
694 irq
->ops
= &gen8_irq_ops
;
695 irq
->irq_map
= gen8_irq_map
;
697 /* common event initialization */
700 /* gen specific initialization */
701 irq
->ops
->init_irq(irq
);
705 hrtimer_init(&vblank_timer
->timer
, CLOCK_MONOTONIC
, HRTIMER_MODE_ABS
);
706 vblank_timer
->timer
.function
= vblank_timer_fn
;
707 vblank_timer
->period
= VBLANK_TIMER_PERIOD
;