treewide: remove redundant IS_ERR() before error code check
[linux/fpc-iii.git] / drivers / gpu / drm / i915 / intel_uncore.c
blob5f2cf6f43b8b95ff76a561f4fded6090a78ee101
1 /*
2 * Copyright © 2013 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
24 #include <linux/pm_runtime.h>
25 #include <asm/iosf_mbi.h>
27 #include "i915_drv.h"
28 #include "i915_trace.h"
29 #include "i915_vgpu.h"
30 #include "intel_pm.h"
32 #define FORCEWAKE_ACK_TIMEOUT_MS 50
33 #define GT_FIFO_TIMEOUT_MS 10
35 #define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
37 void
38 intel_uncore_mmio_debug_init_early(struct intel_uncore_mmio_debug *mmio_debug)
40 spin_lock_init(&mmio_debug->lock);
41 mmio_debug->unclaimed_mmio_check = 1;
44 static void mmio_debug_suspend(struct intel_uncore_mmio_debug *mmio_debug)
46 lockdep_assert_held(&mmio_debug->lock);
48 /* Save and disable mmio debugging for the user bypass */
49 if (!mmio_debug->suspend_count++) {
50 mmio_debug->saved_mmio_check = mmio_debug->unclaimed_mmio_check;
51 mmio_debug->unclaimed_mmio_check = 0;
55 static void mmio_debug_resume(struct intel_uncore_mmio_debug *mmio_debug)
57 lockdep_assert_held(&mmio_debug->lock);
59 if (!--mmio_debug->suspend_count)
60 mmio_debug->unclaimed_mmio_check = mmio_debug->saved_mmio_check;
63 static const char * const forcewake_domain_names[] = {
64 "render",
65 "blitter",
66 "media",
67 "vdbox0",
68 "vdbox1",
69 "vdbox2",
70 "vdbox3",
71 "vebox0",
72 "vebox1",
75 const char *
76 intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
78 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
80 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
81 return forcewake_domain_names[id];
83 WARN_ON(id);
85 return "unknown";
88 #define fw_ack(d) readl((d)->reg_ack)
89 #define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
90 #define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
92 static inline void
93 fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
96 * We don't really know if the powerwell for the forcewake domain we are
97 * trying to reset here does exist at this point (engines could be fused
98 * off in ICL+), so no waiting for acks
100 /* WaRsClearFWBitsAtReset:bdw,skl */
101 fw_clear(d, 0xffff);
104 static inline void
105 fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
107 GEM_BUG_ON(d->uncore->fw_domains_timer & d->mask);
108 d->uncore->fw_domains_timer |= d->mask;
109 d->wake_count++;
110 hrtimer_start_range_ns(&d->timer,
111 NSEC_PER_MSEC,
112 NSEC_PER_MSEC,
113 HRTIMER_MODE_REL);
116 static inline int
117 __wait_for_ack(const struct intel_uncore_forcewake_domain *d,
118 const u32 ack,
119 const u32 value)
121 return wait_for_atomic((fw_ack(d) & ack) == value,
122 FORCEWAKE_ACK_TIMEOUT_MS);
125 static inline int
126 wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
127 const u32 ack)
129 return __wait_for_ack(d, ack, 0);
132 static inline int
133 wait_ack_set(const struct intel_uncore_forcewake_domain *d,
134 const u32 ack)
136 return __wait_for_ack(d, ack, ack);
139 static inline void
140 fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
142 if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
143 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
144 intel_uncore_forcewake_domain_to_str(d->id));
145 add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
149 enum ack_type {
150 ACK_CLEAR = 0,
151 ACK_SET
154 static int
155 fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
156 const enum ack_type type)
158 const u32 ack_bit = FORCEWAKE_KERNEL;
159 const u32 value = type == ACK_SET ? ack_bit : 0;
160 unsigned int pass;
161 bool ack_detected;
164 * There is a possibility of driver's wake request colliding
165 * with hardware's own wake requests and that can cause
166 * hardware to not deliver the driver's ack message.
168 * Use a fallback bit toggle to kick the gpu state machine
169 * in the hope that the original ack will be delivered along with
170 * the fallback ack.
172 * This workaround is described in HSDES #1604254524 and it's known as:
173 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
174 * although the name is a bit misleading.
177 pass = 1;
178 do {
179 wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
181 fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
182 /* Give gt some time to relax before the polling frenzy */
183 udelay(10 * pass);
184 wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
186 ack_detected = (fw_ack(d) & ack_bit) == value;
188 fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
189 } while (!ack_detected && pass++ < 10);
191 DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
192 intel_uncore_forcewake_domain_to_str(d->id),
193 type == ACK_SET ? "set" : "clear",
194 fw_ack(d),
195 pass);
197 return ack_detected ? 0 : -ETIMEDOUT;
200 static inline void
201 fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
203 if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
204 return;
206 if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
207 fw_domain_wait_ack_clear(d);
210 static inline void
211 fw_domain_get(const struct intel_uncore_forcewake_domain *d)
213 fw_set(d, FORCEWAKE_KERNEL);
216 static inline void
217 fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
219 if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
220 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
221 intel_uncore_forcewake_domain_to_str(d->id));
222 add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
226 static inline void
227 fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
229 if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
230 return;
232 if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
233 fw_domain_wait_ack_set(d);
236 static inline void
237 fw_domain_put(const struct intel_uncore_forcewake_domain *d)
239 fw_clear(d, FORCEWAKE_KERNEL);
242 static void
243 fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
245 struct intel_uncore_forcewake_domain *d;
246 unsigned int tmp;
248 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
250 for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
251 fw_domain_wait_ack_clear(d);
252 fw_domain_get(d);
255 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
256 fw_domain_wait_ack_set(d);
258 uncore->fw_domains_active |= fw_domains;
261 static void
262 fw_domains_get_with_fallback(struct intel_uncore *uncore,
263 enum forcewake_domains fw_domains)
265 struct intel_uncore_forcewake_domain *d;
266 unsigned int tmp;
268 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
270 for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
271 fw_domain_wait_ack_clear_fallback(d);
272 fw_domain_get(d);
275 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
276 fw_domain_wait_ack_set_fallback(d);
278 uncore->fw_domains_active |= fw_domains;
281 static void
282 fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
284 struct intel_uncore_forcewake_domain *d;
285 unsigned int tmp;
287 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
289 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
290 fw_domain_put(d);
292 uncore->fw_domains_active &= ~fw_domains;
295 static void
296 fw_domains_reset(struct intel_uncore *uncore,
297 enum forcewake_domains fw_domains)
299 struct intel_uncore_forcewake_domain *d;
300 unsigned int tmp;
302 if (!fw_domains)
303 return;
305 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
307 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
308 fw_domain_reset(d);
311 static inline u32 gt_thread_status(struct intel_uncore *uncore)
313 u32 val;
315 val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
316 val &= GEN6_GT_THREAD_STATUS_CORE_MASK;
318 return val;
321 static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
324 * w/a for a sporadic read returning 0 by waiting for the GT
325 * thread to wake up.
327 WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
328 "GT thread status wait timed out\n");
331 static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
332 enum forcewake_domains fw_domains)
334 fw_domains_get(uncore, fw_domains);
336 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
337 __gen6_gt_wait_for_thread_c0(uncore);
340 static inline u32 fifo_free_entries(struct intel_uncore *uncore)
342 u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
344 return count & GT_FIFO_FREE_ENTRIES_MASK;
347 static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
349 u32 n;
351 /* On VLV, FIFO will be shared by both SW and HW.
352 * So, we need to read the FREE_ENTRIES everytime */
353 if (IS_VALLEYVIEW(uncore->i915))
354 n = fifo_free_entries(uncore);
355 else
356 n = uncore->fifo_count;
358 if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
359 if (wait_for_atomic((n = fifo_free_entries(uncore)) >
360 GT_FIFO_NUM_RESERVED_ENTRIES,
361 GT_FIFO_TIMEOUT_MS)) {
362 drm_dbg(&uncore->i915->drm,
363 "GT_FIFO timeout, entries: %u\n", n);
364 return;
368 uncore->fifo_count = n - 1;
371 static enum hrtimer_restart
372 intel_uncore_fw_release_timer(struct hrtimer *timer)
374 struct intel_uncore_forcewake_domain *domain =
375 container_of(timer, struct intel_uncore_forcewake_domain, timer);
376 struct intel_uncore *uncore = domain->uncore;
377 unsigned long irqflags;
379 assert_rpm_device_not_suspended(uncore->rpm);
381 if (xchg(&domain->active, false))
382 return HRTIMER_RESTART;
384 spin_lock_irqsave(&uncore->lock, irqflags);
386 uncore->fw_domains_timer &= ~domain->mask;
388 GEM_BUG_ON(!domain->wake_count);
389 if (--domain->wake_count == 0)
390 uncore->funcs.force_wake_put(uncore, domain->mask);
392 spin_unlock_irqrestore(&uncore->lock, irqflags);
394 return HRTIMER_NORESTART;
397 /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
398 static unsigned int
399 intel_uncore_forcewake_reset(struct intel_uncore *uncore)
401 unsigned long irqflags;
402 struct intel_uncore_forcewake_domain *domain;
403 int retry_count = 100;
404 enum forcewake_domains fw, active_domains;
406 iosf_mbi_assert_punit_acquired();
408 /* Hold uncore.lock across reset to prevent any register access
409 * with forcewake not set correctly. Wait until all pending
410 * timers are run before holding.
412 while (1) {
413 unsigned int tmp;
415 active_domains = 0;
417 for_each_fw_domain(domain, uncore, tmp) {
418 smp_store_mb(domain->active, false);
419 if (hrtimer_cancel(&domain->timer) == 0)
420 continue;
422 intel_uncore_fw_release_timer(&domain->timer);
425 spin_lock_irqsave(&uncore->lock, irqflags);
427 for_each_fw_domain(domain, uncore, tmp) {
428 if (hrtimer_active(&domain->timer))
429 active_domains |= domain->mask;
432 if (active_domains == 0)
433 break;
435 if (--retry_count == 0) {
436 drm_err(&uncore->i915->drm, "Timed out waiting for forcewake timers to finish\n");
437 break;
440 spin_unlock_irqrestore(&uncore->lock, irqflags);
441 cond_resched();
444 WARN_ON(active_domains);
446 fw = uncore->fw_domains_active;
447 if (fw)
448 uncore->funcs.force_wake_put(uncore, fw);
450 fw_domains_reset(uncore, uncore->fw_domains);
451 assert_forcewakes_inactive(uncore);
453 spin_unlock_irqrestore(&uncore->lock, irqflags);
455 return fw; /* track the lost user forcewake domains */
458 static bool
459 fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
461 u32 dbg;
463 dbg = __raw_uncore_read32(uncore, FPGA_DBG);
464 if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
465 return false;
467 __raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
469 return true;
472 static bool
473 vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
475 u32 cer;
477 cer = __raw_uncore_read32(uncore, CLAIM_ER);
478 if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
479 return false;
481 __raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
483 return true;
486 static bool
487 gen6_check_for_fifo_debug(struct intel_uncore *uncore)
489 u32 fifodbg;
491 fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
493 if (unlikely(fifodbg)) {
494 drm_dbg(&uncore->i915->drm, "GTFIFODBG = 0x08%x\n", fifodbg);
495 __raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
498 return fifodbg;
501 static bool
502 check_for_unclaimed_mmio(struct intel_uncore *uncore)
504 bool ret = false;
506 lockdep_assert_held(&uncore->debug->lock);
508 if (uncore->debug->suspend_count)
509 return false;
511 if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
512 ret |= fpga_check_for_unclaimed_mmio(uncore);
514 if (intel_uncore_has_dbg_unclaimed(uncore))
515 ret |= vlv_check_for_unclaimed_mmio(uncore);
517 if (intel_uncore_has_fifo(uncore))
518 ret |= gen6_check_for_fifo_debug(uncore);
520 return ret;
523 static void forcewake_early_sanitize(struct intel_uncore *uncore,
524 unsigned int restore_forcewake)
526 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
528 /* WaDisableShadowRegForCpd:chv */
529 if (IS_CHERRYVIEW(uncore->i915)) {
530 __raw_uncore_write32(uncore, GTFIFOCTL,
531 __raw_uncore_read32(uncore, GTFIFOCTL) |
532 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
533 GT_FIFO_CTL_RC6_POLICY_STALL);
536 iosf_mbi_punit_acquire();
537 intel_uncore_forcewake_reset(uncore);
538 if (restore_forcewake) {
539 spin_lock_irq(&uncore->lock);
540 uncore->funcs.force_wake_get(uncore, restore_forcewake);
542 if (intel_uncore_has_fifo(uncore))
543 uncore->fifo_count = fifo_free_entries(uncore);
544 spin_unlock_irq(&uncore->lock);
546 iosf_mbi_punit_release();
549 void intel_uncore_suspend(struct intel_uncore *uncore)
551 if (!intel_uncore_has_forcewake(uncore))
552 return;
554 iosf_mbi_punit_acquire();
555 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
556 &uncore->pmic_bus_access_nb);
557 uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
558 iosf_mbi_punit_release();
561 void intel_uncore_resume_early(struct intel_uncore *uncore)
563 unsigned int restore_forcewake;
565 if (intel_uncore_unclaimed_mmio(uncore))
566 drm_dbg(&uncore->i915->drm, "unclaimed mmio detected on resume, clearing\n");
568 if (!intel_uncore_has_forcewake(uncore))
569 return;
571 restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
572 forcewake_early_sanitize(uncore, restore_forcewake);
574 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
577 void intel_uncore_runtime_resume(struct intel_uncore *uncore)
579 if (!intel_uncore_has_forcewake(uncore))
580 return;
582 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
585 static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
586 enum forcewake_domains fw_domains)
588 struct intel_uncore_forcewake_domain *domain;
589 unsigned int tmp;
591 fw_domains &= uncore->fw_domains;
593 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
594 if (domain->wake_count++) {
595 fw_domains &= ~domain->mask;
596 domain->active = true;
600 if (fw_domains)
601 uncore->funcs.force_wake_get(uncore, fw_domains);
605 * intel_uncore_forcewake_get - grab forcewake domain references
606 * @uncore: the intel_uncore structure
607 * @fw_domains: forcewake domains to get reference on
609 * This function can be used get GT's forcewake domain references.
610 * Normal register access will handle the forcewake domains automatically.
611 * However if some sequence requires the GT to not power down a particular
612 * forcewake domains this function should be called at the beginning of the
613 * sequence. And subsequently the reference should be dropped by symmetric
614 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
615 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
617 void intel_uncore_forcewake_get(struct intel_uncore *uncore,
618 enum forcewake_domains fw_domains)
620 unsigned long irqflags;
622 if (!uncore->funcs.force_wake_get)
623 return;
625 assert_rpm_wakelock_held(uncore->rpm);
627 spin_lock_irqsave(&uncore->lock, irqflags);
628 __intel_uncore_forcewake_get(uncore, fw_domains);
629 spin_unlock_irqrestore(&uncore->lock, irqflags);
633 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
634 * @uncore: the intel_uncore structure
636 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
637 * the GT powerwell and in the process disable our debugging for the
638 * duration of userspace's bypass.
640 void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
642 spin_lock_irq(&uncore->lock);
643 if (!uncore->user_forcewake_count++) {
644 intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
645 spin_lock(&uncore->debug->lock);
646 mmio_debug_suspend(uncore->debug);
647 spin_unlock(&uncore->debug->lock);
649 spin_unlock_irq(&uncore->lock);
653 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
654 * @uncore: the intel_uncore structure
656 * This function complements intel_uncore_forcewake_user_get() and releases
657 * the GT powerwell taken on behalf of the userspace bypass.
659 void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
661 spin_lock_irq(&uncore->lock);
662 if (!--uncore->user_forcewake_count) {
663 spin_lock(&uncore->debug->lock);
664 mmio_debug_resume(uncore->debug);
666 if (check_for_unclaimed_mmio(uncore))
667 dev_info(uncore->i915->drm.dev,
668 "Invalid mmio detected during user access\n");
669 spin_unlock(&uncore->debug->lock);
671 intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
673 spin_unlock_irq(&uncore->lock);
677 * intel_uncore_forcewake_get__locked - grab forcewake domain references
678 * @uncore: the intel_uncore structure
679 * @fw_domains: forcewake domains to get reference on
681 * See intel_uncore_forcewake_get(). This variant places the onus
682 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
684 void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
685 enum forcewake_domains fw_domains)
687 lockdep_assert_held(&uncore->lock);
689 if (!uncore->funcs.force_wake_get)
690 return;
692 __intel_uncore_forcewake_get(uncore, fw_domains);
695 static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
696 enum forcewake_domains fw_domains)
698 struct intel_uncore_forcewake_domain *domain;
699 unsigned int tmp;
701 fw_domains &= uncore->fw_domains;
703 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
704 GEM_BUG_ON(!domain->wake_count);
706 if (--domain->wake_count) {
707 domain->active = true;
708 continue;
711 fw_domain_arm_timer(domain);
716 * intel_uncore_forcewake_put - release a forcewake domain reference
717 * @uncore: the intel_uncore structure
718 * @fw_domains: forcewake domains to put references
720 * This function drops the device-level forcewakes for specified
721 * domains obtained by intel_uncore_forcewake_get().
723 void intel_uncore_forcewake_put(struct intel_uncore *uncore,
724 enum forcewake_domains fw_domains)
726 unsigned long irqflags;
728 if (!uncore->funcs.force_wake_put)
729 return;
731 spin_lock_irqsave(&uncore->lock, irqflags);
732 __intel_uncore_forcewake_put(uncore, fw_domains);
733 spin_unlock_irqrestore(&uncore->lock, irqflags);
737 * intel_uncore_forcewake_put__locked - grab forcewake domain references
738 * @uncore: the intel_uncore structure
739 * @fw_domains: forcewake domains to get reference on
741 * See intel_uncore_forcewake_put(). This variant places the onus
742 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
744 void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
745 enum forcewake_domains fw_domains)
747 lockdep_assert_held(&uncore->lock);
749 if (!uncore->funcs.force_wake_put)
750 return;
752 __intel_uncore_forcewake_put(uncore, fw_domains);
755 void assert_forcewakes_inactive(struct intel_uncore *uncore)
757 if (!uncore->funcs.force_wake_get)
758 return;
760 WARN(uncore->fw_domains_active,
761 "Expected all fw_domains to be inactive, but %08x are still on\n",
762 uncore->fw_domains_active);
765 void assert_forcewakes_active(struct intel_uncore *uncore,
766 enum forcewake_domains fw_domains)
768 struct intel_uncore_forcewake_domain *domain;
769 unsigned int tmp;
771 if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
772 return;
774 if (!uncore->funcs.force_wake_get)
775 return;
777 spin_lock_irq(&uncore->lock);
779 assert_rpm_wakelock_held(uncore->rpm);
781 fw_domains &= uncore->fw_domains;
782 WARN(fw_domains & ~uncore->fw_domains_active,
783 "Expected %08x fw_domains to be active, but %08x are off\n",
784 fw_domains, fw_domains & ~uncore->fw_domains_active);
787 * Check that the caller has an explicit wakeref and we don't mistake
788 * it for the auto wakeref.
790 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
791 unsigned int actual = READ_ONCE(domain->wake_count);
792 unsigned int expect = 1;
794 if (uncore->fw_domains_timer & domain->mask)
795 expect++; /* pending automatic release */
797 if (WARN(actual < expect,
798 "Expected domain %d to be held awake by caller, count=%d\n",
799 domain->id, actual))
800 break;
803 spin_unlock_irq(&uncore->lock);
806 /* We give fast paths for the really cool registers */
807 #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
809 #define __gen6_reg_read_fw_domains(uncore, offset) \
810 ({ \
811 enum forcewake_domains __fwd; \
812 if (NEEDS_FORCE_WAKE(offset)) \
813 __fwd = FORCEWAKE_RENDER; \
814 else \
815 __fwd = 0; \
816 __fwd; \
819 static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
821 if (offset < entry->start)
822 return -1;
823 else if (offset > entry->end)
824 return 1;
825 else
826 return 0;
829 /* Copied and "macroized" from lib/bsearch.c */
830 #define BSEARCH(key, base, num, cmp) ({ \
831 unsigned int start__ = 0, end__ = (num); \
832 typeof(base) result__ = NULL; \
833 while (start__ < end__) { \
834 unsigned int mid__ = start__ + (end__ - start__) / 2; \
835 int ret__ = (cmp)((key), (base) + mid__); \
836 if (ret__ < 0) { \
837 end__ = mid__; \
838 } else if (ret__ > 0) { \
839 start__ = mid__ + 1; \
840 } else { \
841 result__ = (base) + mid__; \
842 break; \
845 result__; \
848 static enum forcewake_domains
849 find_fw_domain(struct intel_uncore *uncore, u32 offset)
851 const struct intel_forcewake_range *entry;
853 entry = BSEARCH(offset,
854 uncore->fw_domains_table,
855 uncore->fw_domains_table_entries,
856 fw_range_cmp);
858 if (!entry)
859 return 0;
862 * The list of FW domains depends on the SKU in gen11+ so we
863 * can't determine it statically. We use FORCEWAKE_ALL and
864 * translate it here to the list of available domains.
866 if (entry->domains == FORCEWAKE_ALL)
867 return uncore->fw_domains;
869 WARN(entry->domains & ~uncore->fw_domains,
870 "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
871 entry->domains & ~uncore->fw_domains, offset);
873 return entry->domains;
876 #define GEN_FW_RANGE(s, e, d) \
877 { .start = (s), .end = (e), .domains = (d) }
879 #define HAS_FWTABLE(dev_priv) \
880 (INTEL_GEN(dev_priv) >= 9 || \
881 IS_CHERRYVIEW(dev_priv) || \
882 IS_VALLEYVIEW(dev_priv))
884 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
885 static const struct intel_forcewake_range __vlv_fw_ranges[] = {
886 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
887 GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
888 GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
889 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
890 GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
891 GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
892 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
895 #define __fwtable_reg_read_fw_domains(uncore, offset) \
896 ({ \
897 enum forcewake_domains __fwd = 0; \
898 if (NEEDS_FORCE_WAKE((offset))) \
899 __fwd = find_fw_domain(uncore, offset); \
900 __fwd; \
903 #define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
904 find_fw_domain(uncore, offset)
906 #define __gen12_fwtable_reg_read_fw_domains(uncore, offset) \
907 find_fw_domain(uncore, offset)
909 /* *Must* be sorted by offset! See intel_shadow_table_check(). */
910 static const i915_reg_t gen8_shadowed_regs[] = {
911 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
912 GEN6_RPNSWREQ, /* 0xA008 */
913 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
914 RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
915 RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
916 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
917 /* TODO: Other registers are not yet used */
920 static const i915_reg_t gen11_shadowed_regs[] = {
921 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
922 GEN6_RPNSWREQ, /* 0xA008 */
923 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
924 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
925 RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
926 RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
927 RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
928 RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
929 RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
930 RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
931 /* TODO: Other registers are not yet used */
934 static const i915_reg_t gen12_shadowed_regs[] = {
935 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
936 GEN6_RPNSWREQ, /* 0xA008 */
937 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
938 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
939 RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
940 RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
941 RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
942 RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
943 RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
944 RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
945 /* TODO: Other registers are not yet used */
948 static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
950 u32 offset = i915_mmio_reg_offset(*reg);
952 if (key < offset)
953 return -1;
954 else if (key > offset)
955 return 1;
956 else
957 return 0;
960 #define __is_genX_shadowed(x) \
961 static bool is_gen##x##_shadowed(u32 offset) \
963 const i915_reg_t *regs = gen##x##_shadowed_regs; \
964 return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
965 mmio_reg_cmp); \
968 __is_genX_shadowed(8)
969 __is_genX_shadowed(11)
970 __is_genX_shadowed(12)
972 static enum forcewake_domains
973 gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
975 return FORCEWAKE_RENDER;
978 #define __gen8_reg_write_fw_domains(uncore, offset) \
979 ({ \
980 enum forcewake_domains __fwd; \
981 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
982 __fwd = FORCEWAKE_RENDER; \
983 else \
984 __fwd = 0; \
985 __fwd; \
988 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
989 static const struct intel_forcewake_range __chv_fw_ranges[] = {
990 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
991 GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
992 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
993 GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
994 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
995 GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
996 GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
997 GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
998 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
999 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1000 GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
1001 GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1002 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1003 GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
1004 GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
1005 GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
1008 #define __fwtable_reg_write_fw_domains(uncore, offset) \
1009 ({ \
1010 enum forcewake_domains __fwd = 0; \
1011 if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
1012 __fwd = find_fw_domain(uncore, offset); \
1013 __fwd; \
1016 #define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
1017 ({ \
1018 enum forcewake_domains __fwd = 0; \
1019 const u32 __offset = (offset); \
1020 if (!is_gen11_shadowed(__offset)) \
1021 __fwd = find_fw_domain(uncore, __offset); \
1022 __fwd; \
1025 #define __gen12_fwtable_reg_write_fw_domains(uncore, offset) \
1026 ({ \
1027 enum forcewake_domains __fwd = 0; \
1028 const u32 __offset = (offset); \
1029 if (!is_gen12_shadowed(__offset)) \
1030 __fwd = find_fw_domain(uncore, __offset); \
1031 __fwd; \
1034 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1035 static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1036 GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1037 GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1038 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1039 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1040 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1041 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1042 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1043 GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1044 GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1045 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1046 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1047 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1048 GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1049 GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1050 GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1051 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1052 GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1053 GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1054 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1055 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1056 GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1057 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1058 GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1059 GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1060 GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1061 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1062 GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1063 GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1064 GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1065 GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1066 GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1067 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
1070 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1071 static const struct intel_forcewake_range __gen11_fw_ranges[] = {
1072 GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1073 GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1074 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1075 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1076 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1077 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1078 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1079 GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
1080 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1081 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1082 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1083 GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
1084 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1085 GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1086 GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
1087 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1088 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1089 GEN_FW_RANGE(0xb480, 0xdeff, FORCEWAKE_BLITTER),
1090 GEN_FW_RANGE(0xdf00, 0xe8ff, FORCEWAKE_RENDER),
1091 GEN_FW_RANGE(0xe900, 0x16dff, FORCEWAKE_BLITTER),
1092 GEN_FW_RANGE(0x16e00, 0x19fff, FORCEWAKE_RENDER),
1093 GEN_FW_RANGE(0x1a000, 0x243ff, FORCEWAKE_BLITTER),
1094 GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1095 GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
1096 GEN_FW_RANGE(0x40000, 0x1bffff, 0),
1097 GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
1098 GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
1099 GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
1100 GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
1101 GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
1102 GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
1103 GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
1106 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1107 static const struct intel_forcewake_range __gen12_fw_ranges[] = {
1108 GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1109 GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1110 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1111 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1112 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1113 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1114 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1115 GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
1116 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1117 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1118 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1119 GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
1120 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1121 GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1122 GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
1123 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1124 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1125 GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
1126 GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1127 GEN_FW_RANGE(0xe900, 0x147ff, FORCEWAKE_BLITTER),
1128 GEN_FW_RANGE(0x14800, 0x148ff, FORCEWAKE_RENDER),
1129 GEN_FW_RANGE(0x14900, 0x19fff, FORCEWAKE_BLITTER),
1130 GEN_FW_RANGE(0x1a000, 0x1a7ff, FORCEWAKE_RENDER),
1131 GEN_FW_RANGE(0x1a800, 0x1afff, FORCEWAKE_BLITTER),
1132 GEN_FW_RANGE(0x1b000, 0x1bfff, FORCEWAKE_RENDER),
1133 GEN_FW_RANGE(0x1c000, 0x243ff, FORCEWAKE_BLITTER),
1134 GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1135 GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
1136 GEN_FW_RANGE(0x40000, 0x1bffff, 0),
1137 GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
1138 GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
1139 GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
1140 GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
1141 GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
1142 GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
1143 GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
1146 static void
1147 ilk_dummy_write(struct intel_uncore *uncore)
1149 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1150 * the chip from rc6 before touching it for real. MI_MODE is masked,
1151 * hence harmless to write 0 into. */
1152 __raw_uncore_write32(uncore, MI_MODE, 0);
1155 static void
1156 __unclaimed_reg_debug(struct intel_uncore *uncore,
1157 const i915_reg_t reg,
1158 const bool read,
1159 const bool before)
1161 if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1162 "Unclaimed %s register 0x%x\n",
1163 read ? "read from" : "write to",
1164 i915_mmio_reg_offset(reg)))
1165 /* Only report the first N failures */
1166 i915_modparams.mmio_debug--;
1169 static inline void
1170 unclaimed_reg_debug(struct intel_uncore *uncore,
1171 const i915_reg_t reg,
1172 const bool read,
1173 const bool before)
1175 if (likely(!i915_modparams.mmio_debug))
1176 return;
1178 /* interrupts are disabled and re-enabled around uncore->lock usage */
1179 lockdep_assert_held(&uncore->lock);
1181 if (before)
1182 spin_lock(&uncore->debug->lock);
1184 __unclaimed_reg_debug(uncore, reg, read, before);
1186 if (!before)
1187 spin_unlock(&uncore->debug->lock);
1190 #define GEN2_READ_HEADER(x) \
1191 u##x val = 0; \
1192 assert_rpm_wakelock_held(uncore->rpm);
1194 #define GEN2_READ_FOOTER \
1195 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1196 return val
1198 #define __gen2_read(x) \
1199 static u##x \
1200 gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1201 GEN2_READ_HEADER(x); \
1202 val = __raw_uncore_read##x(uncore, reg); \
1203 GEN2_READ_FOOTER; \
1206 #define __gen5_read(x) \
1207 static u##x \
1208 gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1209 GEN2_READ_HEADER(x); \
1210 ilk_dummy_write(uncore); \
1211 val = __raw_uncore_read##x(uncore, reg); \
1212 GEN2_READ_FOOTER; \
1215 __gen5_read(8)
1216 __gen5_read(16)
1217 __gen5_read(32)
1218 __gen5_read(64)
1219 __gen2_read(8)
1220 __gen2_read(16)
1221 __gen2_read(32)
1222 __gen2_read(64)
1224 #undef __gen5_read
1225 #undef __gen2_read
1227 #undef GEN2_READ_FOOTER
1228 #undef GEN2_READ_HEADER
1230 #define GEN6_READ_HEADER(x) \
1231 u32 offset = i915_mmio_reg_offset(reg); \
1232 unsigned long irqflags; \
1233 u##x val = 0; \
1234 assert_rpm_wakelock_held(uncore->rpm); \
1235 spin_lock_irqsave(&uncore->lock, irqflags); \
1236 unclaimed_reg_debug(uncore, reg, true, true)
1238 #define GEN6_READ_FOOTER \
1239 unclaimed_reg_debug(uncore, reg, true, false); \
1240 spin_unlock_irqrestore(&uncore->lock, irqflags); \
1241 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1242 return val
1244 static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1245 enum forcewake_domains fw_domains)
1247 struct intel_uncore_forcewake_domain *domain;
1248 unsigned int tmp;
1250 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1252 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1253 fw_domain_arm_timer(domain);
1255 uncore->funcs.force_wake_get(uncore, fw_domains);
1258 static inline void __force_wake_auto(struct intel_uncore *uncore,
1259 enum forcewake_domains fw_domains)
1261 GEM_BUG_ON(!fw_domains);
1263 /* Turn on all requested but inactive supported forcewake domains. */
1264 fw_domains &= uncore->fw_domains;
1265 fw_domains &= ~uncore->fw_domains_active;
1267 if (fw_domains)
1268 ___force_wake_auto(uncore, fw_domains);
1271 #define __gen_read(func, x) \
1272 static u##x \
1273 func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1274 enum forcewake_domains fw_engine; \
1275 GEN6_READ_HEADER(x); \
1276 fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1277 if (fw_engine) \
1278 __force_wake_auto(uncore, fw_engine); \
1279 val = __raw_uncore_read##x(uncore, reg); \
1280 GEN6_READ_FOOTER; \
1283 #define __gen_reg_read_funcs(func) \
1284 static enum forcewake_domains \
1285 func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
1286 return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
1289 __gen_read(func, 8) \
1290 __gen_read(func, 16) \
1291 __gen_read(func, 32) \
1292 __gen_read(func, 64)
1294 __gen_reg_read_funcs(gen12_fwtable);
1295 __gen_reg_read_funcs(gen11_fwtable);
1296 __gen_reg_read_funcs(fwtable);
1297 __gen_reg_read_funcs(gen6);
1299 #undef __gen_reg_read_funcs
1300 #undef GEN6_READ_FOOTER
1301 #undef GEN6_READ_HEADER
1303 #define GEN2_WRITE_HEADER \
1304 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1305 assert_rpm_wakelock_held(uncore->rpm); \
1307 #define GEN2_WRITE_FOOTER
1309 #define __gen2_write(x) \
1310 static void \
1311 gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1312 GEN2_WRITE_HEADER; \
1313 __raw_uncore_write##x(uncore, reg, val); \
1314 GEN2_WRITE_FOOTER; \
1317 #define __gen5_write(x) \
1318 static void \
1319 gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1320 GEN2_WRITE_HEADER; \
1321 ilk_dummy_write(uncore); \
1322 __raw_uncore_write##x(uncore, reg, val); \
1323 GEN2_WRITE_FOOTER; \
1326 __gen5_write(8)
1327 __gen5_write(16)
1328 __gen5_write(32)
1329 __gen2_write(8)
1330 __gen2_write(16)
1331 __gen2_write(32)
1333 #undef __gen5_write
1334 #undef __gen2_write
1336 #undef GEN2_WRITE_FOOTER
1337 #undef GEN2_WRITE_HEADER
1339 #define GEN6_WRITE_HEADER \
1340 u32 offset = i915_mmio_reg_offset(reg); \
1341 unsigned long irqflags; \
1342 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1343 assert_rpm_wakelock_held(uncore->rpm); \
1344 spin_lock_irqsave(&uncore->lock, irqflags); \
1345 unclaimed_reg_debug(uncore, reg, false, true)
1347 #define GEN6_WRITE_FOOTER \
1348 unclaimed_reg_debug(uncore, reg, false, false); \
1349 spin_unlock_irqrestore(&uncore->lock, irqflags)
1351 #define __gen6_write(x) \
1352 static void \
1353 gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1354 GEN6_WRITE_HEADER; \
1355 if (NEEDS_FORCE_WAKE(offset)) \
1356 __gen6_gt_wait_for_fifo(uncore); \
1357 __raw_uncore_write##x(uncore, reg, val); \
1358 GEN6_WRITE_FOOTER; \
1360 __gen6_write(8)
1361 __gen6_write(16)
1362 __gen6_write(32)
1364 #define __gen_write(func, x) \
1365 static void \
1366 func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1367 enum forcewake_domains fw_engine; \
1368 GEN6_WRITE_HEADER; \
1369 fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1370 if (fw_engine) \
1371 __force_wake_auto(uncore, fw_engine); \
1372 __raw_uncore_write##x(uncore, reg, val); \
1373 GEN6_WRITE_FOOTER; \
1376 #define __gen_reg_write_funcs(func) \
1377 static enum forcewake_domains \
1378 func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
1379 return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
1382 __gen_write(func, 8) \
1383 __gen_write(func, 16) \
1384 __gen_write(func, 32)
1386 __gen_reg_write_funcs(gen12_fwtable);
1387 __gen_reg_write_funcs(gen11_fwtable);
1388 __gen_reg_write_funcs(fwtable);
1389 __gen_reg_write_funcs(gen8);
1391 #undef __gen_reg_write_funcs
1392 #undef GEN6_WRITE_FOOTER
1393 #undef GEN6_WRITE_HEADER
1395 #define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1396 do { \
1397 (uncore)->funcs.mmio_writeb = x##_write8; \
1398 (uncore)->funcs.mmio_writew = x##_write16; \
1399 (uncore)->funcs.mmio_writel = x##_write32; \
1400 } while (0)
1402 #define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1403 do { \
1404 (uncore)->funcs.mmio_readb = x##_read8; \
1405 (uncore)->funcs.mmio_readw = x##_read16; \
1406 (uncore)->funcs.mmio_readl = x##_read32; \
1407 (uncore)->funcs.mmio_readq = x##_read64; \
1408 } while (0)
1410 #define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1411 do { \
1412 ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
1413 (uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
1414 } while (0)
1416 #define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1417 do { \
1418 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
1419 (uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
1420 } while (0)
1422 static int __fw_domain_init(struct intel_uncore *uncore,
1423 enum forcewake_domain_id domain_id,
1424 i915_reg_t reg_set,
1425 i915_reg_t reg_ack)
1427 struct intel_uncore_forcewake_domain *d;
1429 GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1430 GEM_BUG_ON(uncore->fw_domain[domain_id]);
1432 if (i915_inject_probe_failure(uncore->i915))
1433 return -ENOMEM;
1435 d = kzalloc(sizeof(*d), GFP_KERNEL);
1436 if (!d)
1437 return -ENOMEM;
1439 WARN_ON(!i915_mmio_reg_valid(reg_set));
1440 WARN_ON(!i915_mmio_reg_valid(reg_ack));
1442 d->uncore = uncore;
1443 d->wake_count = 0;
1444 d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
1445 d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1447 d->id = domain_id;
1449 BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
1450 BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
1451 BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1452 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
1453 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
1454 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
1455 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
1456 BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
1457 BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));
1459 d->mask = BIT(domain_id);
1461 hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1462 d->timer.function = intel_uncore_fw_release_timer;
1464 uncore->fw_domains |= BIT(domain_id);
1466 fw_domain_reset(d);
1468 uncore->fw_domain[domain_id] = d;
1470 return 0;
1473 static void fw_domain_fini(struct intel_uncore *uncore,
1474 enum forcewake_domain_id domain_id)
1476 struct intel_uncore_forcewake_domain *d;
1478 GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1480 d = fetch_and_zero(&uncore->fw_domain[domain_id]);
1481 if (!d)
1482 return;
1484 uncore->fw_domains &= ~BIT(domain_id);
1485 WARN_ON(d->wake_count);
1486 WARN_ON(hrtimer_cancel(&d->timer));
1487 kfree(d);
1490 static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
1492 struct intel_uncore_forcewake_domain *d;
1493 int tmp;
1495 for_each_fw_domain(d, uncore, tmp)
1496 fw_domain_fini(uncore, d->id);
1499 static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1501 struct drm_i915_private *i915 = uncore->i915;
1502 int ret = 0;
1504 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1506 #define fw_domain_init(uncore__, id__, set__, ack__) \
1507 (ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))
1509 if (INTEL_GEN(i915) >= 11) {
1510 int i;
1512 uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1513 uncore->funcs.force_wake_put = fw_domains_put;
1514 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1515 FORCEWAKE_RENDER_GEN9,
1516 FORCEWAKE_ACK_RENDER_GEN9);
1517 fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1518 FORCEWAKE_BLITTER_GEN9,
1519 FORCEWAKE_ACK_BLITTER_GEN9);
1521 for (i = 0; i < I915_MAX_VCS; i++) {
1522 if (!HAS_ENGINE(i915, _VCS(i)))
1523 continue;
1525 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1526 FORCEWAKE_MEDIA_VDBOX_GEN11(i),
1527 FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
1529 for (i = 0; i < I915_MAX_VECS; i++) {
1530 if (!HAS_ENGINE(i915, _VECS(i)))
1531 continue;
1533 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1534 FORCEWAKE_MEDIA_VEBOX_GEN11(i),
1535 FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
1537 } else if (IS_GEN_RANGE(i915, 9, 10)) {
1538 uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1539 uncore->funcs.force_wake_put = fw_domains_put;
1540 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1541 FORCEWAKE_RENDER_GEN9,
1542 FORCEWAKE_ACK_RENDER_GEN9);
1543 fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1544 FORCEWAKE_BLITTER_GEN9,
1545 FORCEWAKE_ACK_BLITTER_GEN9);
1546 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1547 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1548 } else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
1549 uncore->funcs.force_wake_get = fw_domains_get;
1550 uncore->funcs.force_wake_put = fw_domains_put;
1551 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1552 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1553 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1554 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1555 } else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
1556 uncore->funcs.force_wake_get =
1557 fw_domains_get_with_thread_status;
1558 uncore->funcs.force_wake_put = fw_domains_put;
1559 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1560 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1561 } else if (IS_IVYBRIDGE(i915)) {
1562 u32 ecobus;
1564 /* IVB configs may use multi-threaded forcewake */
1566 /* A small trick here - if the bios hasn't configured
1567 * MT forcewake, and if the device is in RC6, then
1568 * force_wake_mt_get will not wake the device and the
1569 * ECOBUS read will return zero. Which will be
1570 * (correctly) interpreted by the test below as MT
1571 * forcewake being disabled.
1573 uncore->funcs.force_wake_get =
1574 fw_domains_get_with_thread_status;
1575 uncore->funcs.force_wake_put = fw_domains_put;
1577 /* We need to init first for ECOBUS access and then
1578 * determine later if we want to reinit, in case of MT access is
1579 * not working. In this stage we don't know which flavour this
1580 * ivb is, so it is better to reset also the gen6 fw registers
1581 * before the ecobus check.
1584 __raw_uncore_write32(uncore, FORCEWAKE, 0);
1585 __raw_posting_read(uncore, ECOBUS);
1587 ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1588 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1589 if (ret)
1590 goto out;
1592 spin_lock_irq(&uncore->lock);
1593 fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1594 ecobus = __raw_uncore_read32(uncore, ECOBUS);
1595 fw_domains_put(uncore, FORCEWAKE_RENDER);
1596 spin_unlock_irq(&uncore->lock);
1598 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1599 drm_info(&i915->drm, "No MT forcewake available on Ivybridge, this can result in issues\n");
1600 drm_info(&i915->drm, "when using vblank-synced partial screen updates.\n");
1601 fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1602 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1603 FORCEWAKE, FORCEWAKE_ACK);
1605 } else if (IS_GEN(i915, 6)) {
1606 uncore->funcs.force_wake_get =
1607 fw_domains_get_with_thread_status;
1608 uncore->funcs.force_wake_put = fw_domains_put;
1609 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1610 FORCEWAKE, FORCEWAKE_ACK);
1613 #undef fw_domain_init
1615 /* All future platforms are expected to require complex power gating */
1616 WARN_ON(!ret && uncore->fw_domains == 0);
1618 out:
1619 if (ret)
1620 intel_uncore_fw_domains_fini(uncore);
1622 return ret;
1625 #define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1627 (uncore)->fw_domains_table = \
1628 (struct intel_forcewake_range *)(d); \
1629 (uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1632 static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
1633 unsigned long action, void *data)
1635 struct intel_uncore *uncore = container_of(nb,
1636 struct intel_uncore, pmic_bus_access_nb);
1638 switch (action) {
1639 case MBI_PMIC_BUS_ACCESS_BEGIN:
1641 * forcewake all now to make sure that we don't need to do a
1642 * forcewake later which on systems where this notifier gets
1643 * called requires the punit to access to the shared pmic i2c
1644 * bus, which will be busy after this notification, leading to:
1645 * "render: timed out waiting for forcewake ack request."
1646 * errors.
1648 * The notifier is unregistered during intel_runtime_suspend(),
1649 * so it's ok to access the HW here without holding a RPM
1650 * wake reference -> disable wakeref asserts for the time of
1651 * the access.
1653 disable_rpm_wakeref_asserts(uncore->rpm);
1654 intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
1655 enable_rpm_wakeref_asserts(uncore->rpm);
1656 break;
1657 case MBI_PMIC_BUS_ACCESS_END:
1658 intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1659 break;
1662 return NOTIFY_OK;
1665 static int uncore_mmio_setup(struct intel_uncore *uncore)
1667 struct drm_i915_private *i915 = uncore->i915;
1668 struct pci_dev *pdev = i915->drm.pdev;
1669 int mmio_bar;
1670 int mmio_size;
1672 mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
1674 * Before gen4, the registers and the GTT are behind different BARs.
1675 * However, from gen4 onwards, the registers and the GTT are shared
1676 * in the same BAR, so we want to restrict this ioremap from
1677 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1678 * the register BAR remains the same size for all the earlier
1679 * generations up to Ironlake.
1681 if (INTEL_GEN(i915) < 5)
1682 mmio_size = 512 * 1024;
1683 else
1684 mmio_size = 2 * 1024 * 1024;
1685 uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
1686 if (uncore->regs == NULL) {
1687 drm_err(&i915->drm, "failed to map registers\n");
1688 return -EIO;
1691 return 0;
1694 static void uncore_mmio_cleanup(struct intel_uncore *uncore)
1696 struct pci_dev *pdev = uncore->i915->drm.pdev;
1698 pci_iounmap(pdev, uncore->regs);
1701 void intel_uncore_init_early(struct intel_uncore *uncore,
1702 struct drm_i915_private *i915)
1704 spin_lock_init(&uncore->lock);
1705 uncore->i915 = i915;
1706 uncore->rpm = &i915->runtime_pm;
1707 uncore->debug = &i915->mmio_debug;
1710 static void uncore_raw_init(struct intel_uncore *uncore)
1712 GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1714 if (IS_GEN(uncore->i915, 5)) {
1715 ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
1716 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
1717 } else {
1718 ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
1719 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
1723 static int uncore_forcewake_init(struct intel_uncore *uncore)
1725 struct drm_i915_private *i915 = uncore->i915;
1726 int ret;
1728 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1730 ret = intel_uncore_fw_domains_init(uncore);
1731 if (ret)
1732 return ret;
1733 forcewake_early_sanitize(uncore, 0);
1735 if (IS_GEN_RANGE(i915, 6, 7)) {
1736 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);
1738 if (IS_VALLEYVIEW(i915)) {
1739 ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
1740 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1741 } else {
1742 ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1744 } else if (IS_GEN(i915, 8)) {
1745 if (IS_CHERRYVIEW(i915)) {
1746 ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
1747 ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
1748 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1749 } else {
1750 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
1751 ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1753 } else if (IS_GEN_RANGE(i915, 9, 10)) {
1754 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
1755 ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
1756 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1757 } else if (IS_GEN(i915, 11)) {
1758 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
1759 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
1760 ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1761 } else {
1762 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen12_fw_ranges);
1763 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen12_fwtable);
1764 ASSIGN_READ_MMIO_VFUNCS(uncore, gen12_fwtable);
1767 uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
1768 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1770 return 0;
1773 int intel_uncore_init_mmio(struct intel_uncore *uncore)
1775 struct drm_i915_private *i915 = uncore->i915;
1776 int ret;
1778 ret = uncore_mmio_setup(uncore);
1779 if (ret)
1780 return ret;
1782 if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
1783 uncore->flags |= UNCORE_HAS_FORCEWAKE;
1785 if (!intel_uncore_has_forcewake(uncore)) {
1786 uncore_raw_init(uncore);
1787 } else {
1788 ret = uncore_forcewake_init(uncore);
1789 if (ret)
1790 goto out_mmio_cleanup;
1793 /* make sure fw funcs are set if and only if we have fw*/
1794 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
1795 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
1796 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
1797 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);
1799 if (HAS_FPGA_DBG_UNCLAIMED(i915))
1800 uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;
1802 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
1803 uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;
1805 if (IS_GEN_RANGE(i915, 6, 7))
1806 uncore->flags |= UNCORE_HAS_FIFO;
1808 /* clear out unclaimed reg detection bit */
1809 if (intel_uncore_unclaimed_mmio(uncore))
1810 drm_dbg(&i915->drm, "unclaimed mmio detected on uncore init, clearing\n");
1812 return 0;
1814 out_mmio_cleanup:
1815 uncore_mmio_cleanup(uncore);
1817 return ret;
1821 * We might have detected that some engines are fused off after we initialized
1822 * the forcewake domains. Prune them, to make sure they only reference existing
1823 * engines.
1825 void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1827 struct drm_i915_private *i915 = uncore->i915;
1828 enum forcewake_domains fw_domains = uncore->fw_domains;
1829 enum forcewake_domain_id domain_id;
1830 int i;
1832 if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(i915) < 11)
1833 return;
1835 for (i = 0; i < I915_MAX_VCS; i++) {
1836 domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1838 if (HAS_ENGINE(i915, _VCS(i)))
1839 continue;
1841 if (fw_domains & BIT(domain_id))
1842 fw_domain_fini(uncore, domain_id);
1845 for (i = 0; i < I915_MAX_VECS; i++) {
1846 domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1848 if (HAS_ENGINE(i915, _VECS(i)))
1849 continue;
1851 if (fw_domains & BIT(domain_id))
1852 fw_domain_fini(uncore, domain_id);
1856 void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1858 if (intel_uncore_has_forcewake(uncore)) {
1859 iosf_mbi_punit_acquire();
1860 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1861 &uncore->pmic_bus_access_nb);
1862 intel_uncore_forcewake_reset(uncore);
1863 intel_uncore_fw_domains_fini(uncore);
1864 iosf_mbi_punit_release();
1867 uncore_mmio_cleanup(uncore);
1870 static const struct reg_whitelist {
1871 i915_reg_t offset_ldw;
1872 i915_reg_t offset_udw;
1873 u16 gen_mask;
1874 u8 size;
1875 } reg_read_whitelist[] = { {
1876 .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1877 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1878 .gen_mask = INTEL_GEN_MASK(4, 12),
1879 .size = 8
1880 } };
1882 int i915_reg_read_ioctl(struct drm_device *dev,
1883 void *data, struct drm_file *file)
1885 struct drm_i915_private *i915 = to_i915(dev);
1886 struct intel_uncore *uncore = &i915->uncore;
1887 struct drm_i915_reg_read *reg = data;
1888 struct reg_whitelist const *entry;
1889 intel_wakeref_t wakeref;
1890 unsigned int flags;
1891 int remain;
1892 int ret = 0;
1894 entry = reg_read_whitelist;
1895 remain = ARRAY_SIZE(reg_read_whitelist);
1896 while (remain) {
1897 u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);
1899 GEM_BUG_ON(!is_power_of_2(entry->size));
1900 GEM_BUG_ON(entry->size > 8);
1901 GEM_BUG_ON(entry_offset & (entry->size - 1));
1903 if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1904 entry_offset == (reg->offset & -entry->size))
1905 break;
1906 entry++;
1907 remain--;
1910 if (!remain)
1911 return -EINVAL;
1913 flags = reg->offset & (entry->size - 1);
1915 with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1916 if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1917 reg->val = intel_uncore_read64_2x32(uncore,
1918 entry->offset_ldw,
1919 entry->offset_udw);
1920 else if (entry->size == 8 && flags == 0)
1921 reg->val = intel_uncore_read64(uncore,
1922 entry->offset_ldw);
1923 else if (entry->size == 4 && flags == 0)
1924 reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1925 else if (entry->size == 2 && flags == 0)
1926 reg->val = intel_uncore_read16(uncore,
1927 entry->offset_ldw);
1928 else if (entry->size == 1 && flags == 0)
1929 reg->val = intel_uncore_read8(uncore,
1930 entry->offset_ldw);
1931 else
1932 ret = -EINVAL;
1935 return ret;
1939 * __intel_wait_for_register_fw - wait until register matches expected state
1940 * @uncore: the struct intel_uncore
1941 * @reg: the register to read
1942 * @mask: mask to apply to register value
1943 * @value: expected value
1944 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
1945 * @slow_timeout_ms: slow timeout in millisecond
1946 * @out_value: optional placeholder to hold registry value
1948 * This routine waits until the target register @reg contains the expected
1949 * @value after applying the @mask, i.e. it waits until ::
1951 * (I915_READ_FW(reg) & mask) == value
1953 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1954 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1955 * must be not larger than 20,0000 microseconds.
1957 * Note that this routine assumes the caller holds forcewake asserted, it is
1958 * not suitable for very long waits. See intel_wait_for_register() if you
1959 * wish to wait without holding forcewake for the duration (i.e. you expect
1960 * the wait to be slow).
1962 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
1964 int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1965 i915_reg_t reg,
1966 u32 mask,
1967 u32 value,
1968 unsigned int fast_timeout_us,
1969 unsigned int slow_timeout_ms,
1970 u32 *out_value)
1972 u32 uninitialized_var(reg_value);
1973 #define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1974 int ret;
1976 /* Catch any overuse of this function */
1977 might_sleep_if(slow_timeout_ms);
1978 GEM_BUG_ON(fast_timeout_us > 20000);
1980 ret = -ETIMEDOUT;
1981 if (fast_timeout_us && fast_timeout_us <= 20000)
1982 ret = _wait_for_atomic(done, fast_timeout_us, 0);
1983 if (ret && slow_timeout_ms)
1984 ret = wait_for(done, slow_timeout_ms);
1986 if (out_value)
1987 *out_value = reg_value;
1989 return ret;
1990 #undef done
1994 * __intel_wait_for_register - wait until register matches expected state
1995 * @uncore: the struct intel_uncore
1996 * @reg: the register to read
1997 * @mask: mask to apply to register value
1998 * @value: expected value
1999 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
2000 * @slow_timeout_ms: slow timeout in millisecond
2001 * @out_value: optional placeholder to hold registry value
2003 * This routine waits until the target register @reg contains the expected
2004 * @value after applying the @mask, i.e. it waits until ::
2006 * (I915_READ(reg) & mask) == value
2008 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
2010 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
2012 int __intel_wait_for_register(struct intel_uncore *uncore,
2013 i915_reg_t reg,
2014 u32 mask,
2015 u32 value,
2016 unsigned int fast_timeout_us,
2017 unsigned int slow_timeout_ms,
2018 u32 *out_value)
2020 unsigned fw =
2021 intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
2022 u32 reg_value;
2023 int ret;
2025 might_sleep_if(slow_timeout_ms);
2027 spin_lock_irq(&uncore->lock);
2028 intel_uncore_forcewake_get__locked(uncore, fw);
2030 ret = __intel_wait_for_register_fw(uncore,
2031 reg, mask, value,
2032 fast_timeout_us, 0, &reg_value);
2034 intel_uncore_forcewake_put__locked(uncore, fw);
2035 spin_unlock_irq(&uncore->lock);
2037 if (ret && slow_timeout_ms)
2038 ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
2039 reg),
2040 (reg_value & mask) == value,
2041 slow_timeout_ms * 1000, 10, 1000);
2043 /* just trace the final value */
2044 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2046 if (out_value)
2047 *out_value = reg_value;
2049 return ret;
2052 bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
2054 bool ret;
2056 spin_lock_irq(&uncore->debug->lock);
2057 ret = check_for_unclaimed_mmio(uncore);
2058 spin_unlock_irq(&uncore->debug->lock);
2060 return ret;
2063 bool
2064 intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
2066 bool ret = false;
2068 spin_lock_irq(&uncore->debug->lock);
2070 if (unlikely(uncore->debug->unclaimed_mmio_check <= 0))
2071 goto out;
2073 if (unlikely(check_for_unclaimed_mmio(uncore))) {
2074 if (!i915_modparams.mmio_debug) {
2075 drm_dbg(&uncore->i915->drm,
2076 "Unclaimed register detected, "
2077 "enabling oneshot unclaimed register reporting. "
2078 "Please use i915.mmio_debug=N for more information.\n");
2079 i915_modparams.mmio_debug++;
2081 uncore->debug->unclaimed_mmio_check--;
2082 ret = true;
2085 out:
2086 spin_unlock_irq(&uncore->debug->lock);
2088 return ret;
2092 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
2093 * a register
2094 * @uncore: pointer to struct intel_uncore
2095 * @reg: register in question
2096 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
2098 * Returns a set of forcewake domains required to be taken with for example
2099 * intel_uncore_forcewake_get for the specified register to be accessible in the
2100 * specified mode (read, write or read/write) with raw mmio accessors.
2102 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
2103 * callers to do FIFO management on their own or risk losing writes.
2105 enum forcewake_domains
2106 intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
2107 i915_reg_t reg, unsigned int op)
2109 enum forcewake_domains fw_domains = 0;
2111 WARN_ON(!op);
2113 if (!intel_uncore_has_forcewake(uncore))
2114 return 0;
2116 if (op & FW_REG_READ)
2117 fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
2119 if (op & FW_REG_WRITE)
2120 fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);
2122 WARN_ON(fw_domains & ~uncore->fw_domains);
2124 return fw_domains;
2127 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2128 #include "selftests/mock_uncore.c"
2129 #include "selftests/intel_uncore.c"
2130 #endif