1 /* SPDX-License-Identifier: GPL-2.0 */
3 * Marvell camera core structures.
5 * Copyright 2011 Jonathan Corbet corbet@lwn.net
10 #include <linux/list.h>
11 #include <linux/clk-provider.h>
12 #include <media/v4l2-common.h>
13 #include <media/v4l2-ctrls.h>
14 #include <media/v4l2-dev.h>
15 #include <media/videobuf2-v4l2.h>
18 * Create our own symbols for the supported buffer modes, but, for now,
19 * base them entirely on which videobuf2 options have been selected.
21 #if IS_ENABLED(CONFIG_VIDEOBUF2_VMALLOC)
22 #define MCAM_MODE_VMALLOC 1
25 #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_CONTIG)
26 #define MCAM_MODE_DMA_CONTIG 1
29 #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_SG)
30 #define MCAM_MODE_DMA_SG 1
33 #if !defined(MCAM_MODE_VMALLOC) && !defined(MCAM_MODE_DMA_CONTIG) && \
34 !defined(MCAM_MODE_DMA_SG)
35 #error One of the videobuf buffer modes must be selected in the config
40 S_NOTREADY
, /* Not yet initialized */
41 S_IDLE
, /* Just hanging around */
42 S_FLAKED
, /* Some sort of problem */
43 S_STREAMING
, /* Streaming data */
44 S_BUFWAIT
/* streaming requested but no buffers yet */
46 #define MAX_DMA_BUFS 3
49 * Different platforms work best with different buffer modes, so we
50 * let the platform pick.
52 enum mcam_buffer_mode
{
64 * Is a given buffer mode supported by the current kernel configuration?
66 static inline int mcam_buffer_mode_supported(enum mcam_buffer_mode mode
)
69 #ifdef MCAM_MODE_VMALLOC
72 #ifdef MCAM_MODE_DMA_CONTIG
75 #ifdef MCAM_MODE_DMA_SG
87 struct mcam_frame_state
{
90 unsigned int delivered
;
96 * A description of one of our devices.
97 * Locking: controlled by s_mutex. Certain fields, however, require
98 * the dev_lock spinlock; they are marked as such by comments.
99 * dev_lock is also required for access to device registers.
103 * These fields should be set by the platform code prior to
104 * calling mcam_register().
106 unsigned char __iomem
*regs
;
107 unsigned regs_size
; /* size in bytes of the register space */
109 struct device
*dev
; /* For messages, dma alloc */
110 enum mcam_chip_id chip_id
;
111 enum mcam_buffer_mode buffer_mode
;
113 int mclk_src
; /* which clock source the mclk derives from */
114 int mclk_div
; /* Clock Divider Value for MCLK */
116 enum v4l2_mbus_type bus_type
;
118 /* The dphy config value, allocated in board file
124 bool mipi_enabled
; /* flag whether mipi is enabled already */
125 int lane
; /* lane number */
127 /* clock tree support */
128 struct clk
*clk
[NR_MCAM_CLK
];
129 struct clk_hw mclk_hw
;
133 * Callbacks from the core to the platform code.
135 int (*plat_power_up
) (struct mcam_camera
*cam
);
136 void (*plat_power_down
) (struct mcam_camera
*cam
);
137 void (*calc_dphy
) (struct mcam_camera
*cam
);
140 * Everything below here is private to the mcam core and
141 * should not be touched by the platform code.
143 struct v4l2_device v4l2_dev
;
144 struct v4l2_ctrl_handler ctrl_handler
;
145 enum mcam_state state
;
146 unsigned long flags
; /* Buffer status, mainly (dev_lock) */
148 struct mcam_frame_state frame_state
; /* Frame state counter */
150 * Subsystem structures.
152 struct video_device vdev
;
153 struct v4l2_async_notifier notifier
;
154 struct v4l2_async_subdev asd
;
155 struct v4l2_subdev
*sensor
;
157 /* Videobuf2 stuff */
158 struct vb2_queue vb_queue
;
159 struct list_head buffers
; /* Available frames */
161 unsigned int nbufs
; /* How many are alloc'd */
162 int next_buf
; /* Next to consume (dev_lock) */
164 char bus_info
[32]; /* querycap bus_info */
166 /* DMA buffers - vmalloc mode */
167 #ifdef MCAM_MODE_VMALLOC
168 unsigned int dma_buf_size
; /* allocated size */
169 void *dma_bufs
[MAX_DMA_BUFS
]; /* Internal buffer addresses */
170 dma_addr_t dma_handles
[MAX_DMA_BUFS
]; /* Buffer bus addresses */
171 struct tasklet_struct s_tasklet
;
173 unsigned int sequence
; /* Frame sequence number */
174 unsigned int buf_seq
[MAX_DMA_BUFS
]; /* Sequence for individual bufs */
176 /* DMA buffers - DMA modes */
177 struct mcam_vb_buffer
*vb_bufs
[MAX_DMA_BUFS
];
179 /* Mode-specific ops, set at open time */
180 void (*dma_setup
)(struct mcam_camera
*cam
);
181 void (*frame_complete
)(struct mcam_camera
*cam
, int frame
);
183 /* Current operating parameters */
184 struct v4l2_pix_format pix_format
;
188 struct mutex s_mutex
; /* Access to this structure */
193 * Register I/O functions. These are here because the platform code
194 * may legitimately need to mess with the register space.
197 * Device register I/O
199 static inline void mcam_reg_write(struct mcam_camera
*cam
, unsigned int reg
,
202 iowrite32(val
, cam
->regs
+ reg
);
205 static inline unsigned int mcam_reg_read(struct mcam_camera
*cam
,
208 return ioread32(cam
->regs
+ reg
);
212 static inline void mcam_reg_write_mask(struct mcam_camera
*cam
, unsigned int reg
,
213 unsigned int val
, unsigned int mask
)
215 unsigned int v
= mcam_reg_read(cam
, reg
);
217 v
= (v
& ~mask
) | (val
& mask
);
218 mcam_reg_write(cam
, reg
, v
);
221 static inline void mcam_reg_clear_bit(struct mcam_camera
*cam
,
222 unsigned int reg
, unsigned int val
)
224 mcam_reg_write_mask(cam
, reg
, 0, val
);
227 static inline void mcam_reg_set_bit(struct mcam_camera
*cam
,
228 unsigned int reg
, unsigned int val
)
230 mcam_reg_write_mask(cam
, reg
, val
, val
);
234 * Functions for use by platform code.
236 int mccic_register(struct mcam_camera
*cam
);
237 int mccic_irq(struct mcam_camera
*cam
, unsigned int irqs
);
238 void mccic_shutdown(struct mcam_camera
*cam
);
240 void mccic_suspend(struct mcam_camera
*cam
);
241 int mccic_resume(struct mcam_camera
*cam
);
245 * Register definitions for the m88alp01 camera interface. Offsets in bytes
246 * as given in the spec.
248 #define REG_Y0BAR 0x00
249 #define REG_Y1BAR 0x04
250 #define REG_Y2BAR 0x08
251 #define REG_U0BAR 0x0c
252 #define REG_U1BAR 0x10
253 #define REG_U2BAR 0x14
254 #define REG_V0BAR 0x18
255 #define REG_V1BAR 0x1C
256 #define REG_V2BAR 0x20
259 * register definitions for MIPI support
261 #define REG_CSI2_CTRL0 0x100
262 #define CSI2_C0_MIPI_EN (0x1 << 0)
263 #define CSI2_C0_ACT_LANE(n) ((n-1) << 1)
264 #define REG_CSI2_DPHY3 0x12c
265 #define REG_CSI2_DPHY5 0x134
266 #define REG_CSI2_DPHY6 0x138
270 #define REG_IMGPITCH 0x24 /* Image pitch register */
271 #define IMGP_YP_SHFT 2 /* Y pitch params */
272 #define IMGP_YP_MASK 0x00003ffc /* Y pitch field */
273 #define IMGP_UVP_SHFT 18 /* UV pitch (planar) */
274 #define IMGP_UVP_MASK 0x3ffc0000
275 #define REG_IRQSTATRAW 0x28 /* RAW IRQ Status */
276 #define IRQ_EOF0 0x00000001 /* End of frame 0 */
277 #define IRQ_EOF1 0x00000002 /* End of frame 1 */
278 #define IRQ_EOF2 0x00000004 /* End of frame 2 */
279 #define IRQ_SOF0 0x00000008 /* Start of frame 0 */
280 #define IRQ_SOF1 0x00000010 /* Start of frame 1 */
281 #define IRQ_SOF2 0x00000020 /* Start of frame 2 */
282 #define IRQ_OVERFLOW 0x00000040 /* FIFO overflow */
283 #define IRQ_TWSIW 0x00010000 /* TWSI (smbus) write */
284 #define IRQ_TWSIR 0x00020000 /* TWSI read */
285 #define IRQ_TWSIE 0x00040000 /* TWSI error */
286 #define TWSIIRQS (IRQ_TWSIW|IRQ_TWSIR|IRQ_TWSIE)
287 #define FRAMEIRQS (IRQ_EOF0|IRQ_EOF1|IRQ_EOF2|IRQ_SOF0|IRQ_SOF1|IRQ_SOF2)
288 #define ALLIRQS (TWSIIRQS|FRAMEIRQS|IRQ_OVERFLOW)
289 #define REG_IRQMASK 0x2c /* IRQ mask - same bits as IRQSTAT */
290 #define REG_IRQSTAT 0x30 /* IRQ status / clear */
292 #define REG_IMGSIZE 0x34 /* Image size */
293 #define IMGSZ_V_MASK 0x1fff0000
294 #define IMGSZ_V_SHIFT 16
295 #define IMGSZ_H_MASK 0x00003fff
296 #define REG_IMGOFFSET 0x38 /* IMage offset */
298 #define REG_CTRL0 0x3c /* Control 0 */
299 #define C0_ENABLE 0x00000001 /* Makes the whole thing go */
301 /* Mask for all the format bits */
302 #define C0_DF_MASK 0x00fffffc /* Bits 2-23 */
305 #define C0_RGB4_RGBX 0x00000000
306 #define C0_RGB4_XRGB 0x00000004
307 #define C0_RGB4_BGRX 0x00000008
308 #define C0_RGB4_XBGR 0x0000000c
309 #define C0_RGB5_RGGB 0x00000000
310 #define C0_RGB5_GRBG 0x00000004
311 #define C0_RGB5_GBRG 0x00000008
312 #define C0_RGB5_BGGR 0x0000000c
314 /* Spec has two fields for DIN and DOUT, but they must match, so
315 combine them here. */
316 #define C0_DF_YUV 0x00000000 /* Data is YUV */
317 #define C0_DF_RGB 0x000000a0 /* ... RGB */
318 #define C0_DF_BAYER 0x00000140 /* ... Bayer */
319 /* 8-8-8 must be missing from the below - ask */
320 #define C0_RGBF_565 0x00000000
321 #define C0_RGBF_444 0x00000800
322 #define C0_RGB_BGR 0x00001000 /* Blue comes first */
323 #define C0_YUV_PLANAR 0x00000000 /* YUV 422 planar format */
324 #define C0_YUV_PACKED 0x00008000 /* YUV 422 packed */
325 #define C0_YUV_420PL 0x0000a000 /* YUV 420 planar */
326 /* Think that 420 packed must be 111 - ask */
327 #define C0_YUVE_YUYV 0x00000000 /* Y1CbY0Cr */
328 #define C0_YUVE_YVYU 0x00010000 /* Y1CrY0Cb */
329 #define C0_YUVE_VYUY 0x00020000 /* CrY1CbY0 */
330 #define C0_YUVE_UYVY 0x00030000 /* CbY1CrY0 */
331 #define C0_YUVE_NOSWAP 0x00000000 /* no bytes swapping */
332 #define C0_YUVE_SWAP13 0x00010000 /* swap byte 1 and 3 */
333 #define C0_YUVE_SWAP24 0x00020000 /* swap byte 2 and 4 */
334 #define C0_YUVE_SWAP1324 0x00030000 /* swap bytes 1&3 and 2&4 */
335 /* Bayer bits 18,19 if needed */
336 #define C0_EOF_VSYNC 0x00400000 /* Generate EOF by VSYNC */
337 #define C0_VEDGE_CTRL 0x00800000 /* Detect falling edge of VSYNC */
338 #define C0_HPOL_LOW 0x01000000 /* HSYNC polarity active low */
339 #define C0_VPOL_LOW 0x02000000 /* VSYNC polarity active low */
340 #define C0_VCLK_LOW 0x04000000 /* VCLK on falling edge */
341 #define C0_DOWNSCALE 0x08000000 /* Enable downscaler */
343 #define C0_SIF_HVSYNC 0x00000000 /* Use H/VSYNC */
344 #define C0_SOF_NOSYNC 0x40000000 /* Use inband active signaling */
345 #define C0_SIFM_MASK 0xc0000000 /* SIF mode bits */
347 /* Bits below C1_444ALPHA are not present in Cafe */
348 #define REG_CTRL1 0x40 /* Control 1 */
349 #define C1_CLKGATE 0x00000001 /* Sensor clock gate */
350 #define C1_DESC_ENA 0x00000100 /* DMA descriptor enable */
351 #define C1_DESC_3WORD 0x00000200 /* Three-word descriptors used */
352 #define C1_444ALPHA 0x00f00000 /* Alpha field in RGB444 */
353 #define C1_ALPHA_SHFT 20
354 #define C1_DMAB32 0x00000000 /* 32-byte DMA burst */
355 #define C1_DMAB16 0x02000000 /* 16-byte DMA burst */
356 #define C1_DMAB64 0x04000000 /* 64-byte DMA burst */
357 #define C1_DMAB_MASK 0x06000000
358 #define C1_TWOBUFS 0x08000000 /* Use only two DMA buffers */
359 #define C1_PWRDWN 0x10000000 /* Power down */
361 #define REG_CLKCTRL 0x88 /* Clock control */
362 #define CLK_DIV_MASK 0x0000ffff /* Upper bits RW "reserved" */
364 /* This appears to be a Cafe-only register */
365 #define REG_UBAR 0xc4 /* Upper base address register */
367 /* Armada 610 DMA descriptor registers */
368 #define REG_DMA_DESC_Y 0x200
369 #define REG_DMA_DESC_U 0x204
370 #define REG_DMA_DESC_V 0x208
371 #define REG_DESC_LEN_Y 0x20c /* Lengths are in bytes */
372 #define REG_DESC_LEN_U 0x210
373 #define REG_DESC_LEN_V 0x214
376 * Useful stuff that probably belongs somewhere global.
378 #define VGA_WIDTH 640
379 #define VGA_HEIGHT 480
381 #endif /* _MCAM_CORE_H */