1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
4 * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
6 * Copyright 2008 Embedded Alley Solutions, Inc.
7 * Copyright 2009-2011 Freescale Semiconductor, Inc.
10 #include <linux/kernel.h>
11 #include <linux/init.h>
12 #include <linux/ioport.h>
14 #include <linux/of_device.h>
15 #include <linux/platform_device.h>
16 #include <linux/delay.h>
17 #include <linux/interrupt.h>
18 #include <linux/dma-mapping.h>
19 #include <linux/dmaengine.h>
20 #include <linux/dma/mxs-dma.h>
21 #include <linux/highmem.h>
22 #include <linux/clk.h>
23 #include <linux/err.h>
24 #include <linux/completion.h>
25 #include <linux/mmc/host.h>
26 #include <linux/mmc/mmc.h>
27 #include <linux/mmc/sdio.h>
28 #include <linux/mmc/slot-gpio.h>
29 #include <linux/regulator/consumer.h>
30 #include <linux/module.h>
31 #include <linux/stmp_device.h>
32 #include <linux/spi/mxs-spi.h>
34 #define DRIVER_NAME "mxs-mmc"
36 #define MXS_MMC_IRQ_BITS (BM_SSP_CTRL1_SDIO_IRQ | \
37 BM_SSP_CTRL1_RESP_ERR_IRQ | \
38 BM_SSP_CTRL1_RESP_TIMEOUT_IRQ | \
39 BM_SSP_CTRL1_DATA_TIMEOUT_IRQ | \
40 BM_SSP_CTRL1_DATA_CRC_IRQ | \
41 BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ | \
42 BM_SSP_CTRL1_RECV_TIMEOUT_IRQ | \
43 BM_SSP_CTRL1_FIFO_OVERRUN_IRQ)
45 /* card detect polling timeout */
46 #define MXS_MMC_DETECT_TIMEOUT (HZ/2)
52 struct mmc_request
*mrq
;
53 struct mmc_command
*cmd
;
54 struct mmc_data
*data
;
56 unsigned char bus_width
;
62 static int mxs_mmc_get_cd(struct mmc_host
*mmc
)
64 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
65 struct mxs_ssp
*ssp
= &host
->ssp
;
71 ret
= mmc_gpio_get_cd(mmc
);
75 present
= mmc
->caps
& MMC_CAP_NEEDS_POLL
||
76 !(readl(ssp
->base
+ HW_SSP_STATUS(ssp
)) &
77 BM_SSP_STATUS_CARD_DETECT
);
79 if (mmc
->caps2
& MMC_CAP2_CD_ACTIVE_HIGH
)
85 static int mxs_mmc_reset(struct mxs_mmc_host
*host
)
87 struct mxs_ssp
*ssp
= &host
->ssp
;
91 ret
= stmp_reset_block(ssp
->base
);
95 ctrl0
= BM_SSP_CTRL0_IGNORE_CRC
;
96 ctrl1
= BF_SSP(0x3, CTRL1_SSP_MODE
) |
97 BF_SSP(0x7, CTRL1_WORD_LENGTH
) |
98 BM_SSP_CTRL1_DMA_ENABLE
|
99 BM_SSP_CTRL1_POLARITY
|
100 BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN
|
101 BM_SSP_CTRL1_DATA_CRC_IRQ_EN
|
102 BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN
|
103 BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN
|
104 BM_SSP_CTRL1_RESP_ERR_IRQ_EN
;
106 writel(BF_SSP(0xffff, TIMING_TIMEOUT
) |
107 BF_SSP(2, TIMING_CLOCK_DIVIDE
) |
108 BF_SSP(0, TIMING_CLOCK_RATE
),
109 ssp
->base
+ HW_SSP_TIMING(ssp
));
111 if (host
->sdio_irq_en
) {
112 ctrl0
|= BM_SSP_CTRL0_SDIO_IRQ_CHECK
;
113 ctrl1
|= BM_SSP_CTRL1_SDIO_IRQ_EN
;
116 writel(ctrl0
, ssp
->base
+ HW_SSP_CTRL0
);
117 writel(ctrl1
, ssp
->base
+ HW_SSP_CTRL1(ssp
));
121 static void mxs_mmc_start_cmd(struct mxs_mmc_host
*host
,
122 struct mmc_command
*cmd
);
124 static void mxs_mmc_request_done(struct mxs_mmc_host
*host
)
126 struct mmc_command
*cmd
= host
->cmd
;
127 struct mmc_data
*data
= host
->data
;
128 struct mmc_request
*mrq
= host
->mrq
;
129 struct mxs_ssp
*ssp
= &host
->ssp
;
131 if (mmc_resp_type(cmd
) & MMC_RSP_PRESENT
) {
132 if (mmc_resp_type(cmd
) & MMC_RSP_136
) {
133 cmd
->resp
[3] = readl(ssp
->base
+ HW_SSP_SDRESP0(ssp
));
134 cmd
->resp
[2] = readl(ssp
->base
+ HW_SSP_SDRESP1(ssp
));
135 cmd
->resp
[1] = readl(ssp
->base
+ HW_SSP_SDRESP2(ssp
));
136 cmd
->resp
[0] = readl(ssp
->base
+ HW_SSP_SDRESP3(ssp
));
138 cmd
->resp
[0] = readl(ssp
->base
+ HW_SSP_SDRESP0(ssp
));
142 if (cmd
== mrq
->sbc
) {
143 /* Finished CMD23, now send actual command. */
144 mxs_mmc_start_cmd(host
, mrq
->cmd
);
147 dma_unmap_sg(mmc_dev(host
->mmc
), data
->sg
,
148 data
->sg_len
, ssp
->dma_dir
);
150 * If there was an error on any block, we mark all
151 * data blocks as being in error.
154 data
->bytes_xfered
= data
->blocks
* data
->blksz
;
156 data
->bytes_xfered
= 0;
159 if (data
->stop
&& (data
->error
|| !mrq
->sbc
)) {
160 mxs_mmc_start_cmd(host
, mrq
->stop
);
166 mmc_request_done(host
->mmc
, mrq
);
169 static void mxs_mmc_dma_irq_callback(void *param
)
171 struct mxs_mmc_host
*host
= param
;
173 mxs_mmc_request_done(host
);
176 static irqreturn_t
mxs_mmc_irq_handler(int irq
, void *dev_id
)
178 struct mxs_mmc_host
*host
= dev_id
;
179 struct mmc_command
*cmd
= host
->cmd
;
180 struct mmc_data
*data
= host
->data
;
181 struct mxs_ssp
*ssp
= &host
->ssp
;
184 spin_lock(&host
->lock
);
186 stat
= readl(ssp
->base
+ HW_SSP_CTRL1(ssp
));
187 writel(stat
& MXS_MMC_IRQ_BITS
,
188 ssp
->base
+ HW_SSP_CTRL1(ssp
) + STMP_OFFSET_REG_CLR
);
190 spin_unlock(&host
->lock
);
192 if ((stat
& BM_SSP_CTRL1_SDIO_IRQ
) && (stat
& BM_SSP_CTRL1_SDIO_IRQ_EN
))
193 mmc_signal_sdio_irq(host
->mmc
);
195 if (stat
& BM_SSP_CTRL1_RESP_TIMEOUT_IRQ
)
196 cmd
->error
= -ETIMEDOUT
;
197 else if (stat
& BM_SSP_CTRL1_RESP_ERR_IRQ
)
201 if (stat
& (BM_SSP_CTRL1_DATA_TIMEOUT_IRQ
|
202 BM_SSP_CTRL1_RECV_TIMEOUT_IRQ
))
203 data
->error
= -ETIMEDOUT
;
204 else if (stat
& BM_SSP_CTRL1_DATA_CRC_IRQ
)
205 data
->error
= -EILSEQ
;
206 else if (stat
& (BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ
|
207 BM_SSP_CTRL1_FIFO_OVERRUN_IRQ
))
214 static struct dma_async_tx_descriptor
*mxs_mmc_prep_dma(
215 struct mxs_mmc_host
*host
, unsigned long flags
)
217 struct mxs_ssp
*ssp
= &host
->ssp
;
218 struct dma_async_tx_descriptor
*desc
;
219 struct mmc_data
*data
= host
->data
;
220 struct scatterlist
* sgl
;
225 dma_map_sg(mmc_dev(host
->mmc
), data
->sg
,
226 data
->sg_len
, ssp
->dma_dir
);
228 sg_len
= data
->sg_len
;
231 sgl
= (struct scatterlist
*) ssp
->ssp_pio_words
;
232 sg_len
= SSP_PIO_NUM
;
235 desc
= dmaengine_prep_slave_sg(ssp
->dmach
,
236 sgl
, sg_len
, ssp
->slave_dirn
, flags
);
238 desc
->callback
= mxs_mmc_dma_irq_callback
;
239 desc
->callback_param
= host
;
242 dma_unmap_sg(mmc_dev(host
->mmc
), data
->sg
,
243 data
->sg_len
, ssp
->dma_dir
);
249 static void mxs_mmc_bc(struct mxs_mmc_host
*host
)
251 struct mxs_ssp
*ssp
= &host
->ssp
;
252 struct mmc_command
*cmd
= host
->cmd
;
253 struct dma_async_tx_descriptor
*desc
;
254 u32 ctrl0
, cmd0
, cmd1
;
256 ctrl0
= BM_SSP_CTRL0_ENABLE
| BM_SSP_CTRL0_IGNORE_CRC
;
257 cmd0
= BF_SSP(cmd
->opcode
, CMD0_CMD
) | BM_SSP_CMD0_APPEND_8CYC
;
260 if (host
->sdio_irq_en
) {
261 ctrl0
|= BM_SSP_CTRL0_SDIO_IRQ_CHECK
;
262 cmd0
|= BM_SSP_CMD0_CONT_CLKING_EN
| BM_SSP_CMD0_SLOW_CLKING_EN
;
265 ssp
->ssp_pio_words
[0] = ctrl0
;
266 ssp
->ssp_pio_words
[1] = cmd0
;
267 ssp
->ssp_pio_words
[2] = cmd1
;
268 ssp
->dma_dir
= DMA_NONE
;
269 ssp
->slave_dirn
= DMA_TRANS_NONE
;
270 desc
= mxs_mmc_prep_dma(host
, MXS_DMA_CTRL_WAIT4END
);
274 dmaengine_submit(desc
);
275 dma_async_issue_pending(ssp
->dmach
);
279 dev_warn(mmc_dev(host
->mmc
),
280 "%s: failed to prep dma\n", __func__
);
283 static void mxs_mmc_ac(struct mxs_mmc_host
*host
)
285 struct mxs_ssp
*ssp
= &host
->ssp
;
286 struct mmc_command
*cmd
= host
->cmd
;
287 struct dma_async_tx_descriptor
*desc
;
288 u32 ignore_crc
, get_resp
, long_resp
;
289 u32 ctrl0
, cmd0
, cmd1
;
291 ignore_crc
= (mmc_resp_type(cmd
) & MMC_RSP_CRC
) ?
292 0 : BM_SSP_CTRL0_IGNORE_CRC
;
293 get_resp
= (mmc_resp_type(cmd
) & MMC_RSP_PRESENT
) ?
294 BM_SSP_CTRL0_GET_RESP
: 0;
295 long_resp
= (mmc_resp_type(cmd
) & MMC_RSP_136
) ?
296 BM_SSP_CTRL0_LONG_RESP
: 0;
298 ctrl0
= BM_SSP_CTRL0_ENABLE
| ignore_crc
| get_resp
| long_resp
;
299 cmd0
= BF_SSP(cmd
->opcode
, CMD0_CMD
);
302 if (cmd
->opcode
== MMC_STOP_TRANSMISSION
)
303 cmd0
|= BM_SSP_CMD0_APPEND_8CYC
;
305 if (host
->sdio_irq_en
) {
306 ctrl0
|= BM_SSP_CTRL0_SDIO_IRQ_CHECK
;
307 cmd0
|= BM_SSP_CMD0_CONT_CLKING_EN
| BM_SSP_CMD0_SLOW_CLKING_EN
;
310 ssp
->ssp_pio_words
[0] = ctrl0
;
311 ssp
->ssp_pio_words
[1] = cmd0
;
312 ssp
->ssp_pio_words
[2] = cmd1
;
313 ssp
->dma_dir
= DMA_NONE
;
314 ssp
->slave_dirn
= DMA_TRANS_NONE
;
315 desc
= mxs_mmc_prep_dma(host
, MXS_DMA_CTRL_WAIT4END
);
319 dmaengine_submit(desc
);
320 dma_async_issue_pending(ssp
->dmach
);
324 dev_warn(mmc_dev(host
->mmc
),
325 "%s: failed to prep dma\n", __func__
);
328 static unsigned short mxs_ns_to_ssp_ticks(unsigned clock_rate
, unsigned ns
)
330 const unsigned int ssp_timeout_mul
= 4096;
332 * Calculate ticks in ms since ns are large numbers
335 const unsigned int clock_per_ms
= clock_rate
/ 1000;
336 const unsigned int ms
= ns
/ 1000;
337 const unsigned int ticks
= ms
* clock_per_ms
;
338 const unsigned int ssp_ticks
= ticks
/ ssp_timeout_mul
;
340 WARN_ON(ssp_ticks
== 0);
344 static void mxs_mmc_adtc(struct mxs_mmc_host
*host
)
346 struct mmc_command
*cmd
= host
->cmd
;
347 struct mmc_data
*data
= cmd
->data
;
348 struct dma_async_tx_descriptor
*desc
;
349 struct scatterlist
*sgl
= data
->sg
, *sg
;
350 unsigned int sg_len
= data
->sg_len
;
353 unsigned short dma_data_dir
, timeout
;
354 enum dma_transfer_direction slave_dirn
;
355 unsigned int data_size
= 0, log2_blksz
;
356 unsigned int blocks
= data
->blocks
;
358 struct mxs_ssp
*ssp
= &host
->ssp
;
360 u32 ignore_crc
, get_resp
, long_resp
, read
;
361 u32 ctrl0
, cmd0
, cmd1
, val
;
363 ignore_crc
= (mmc_resp_type(cmd
) & MMC_RSP_CRC
) ?
364 0 : BM_SSP_CTRL0_IGNORE_CRC
;
365 get_resp
= (mmc_resp_type(cmd
) & MMC_RSP_PRESENT
) ?
366 BM_SSP_CTRL0_GET_RESP
: 0;
367 long_resp
= (mmc_resp_type(cmd
) & MMC_RSP_136
) ?
368 BM_SSP_CTRL0_LONG_RESP
: 0;
370 if (data
->flags
& MMC_DATA_WRITE
) {
371 dma_data_dir
= DMA_TO_DEVICE
;
372 slave_dirn
= DMA_MEM_TO_DEV
;
375 dma_data_dir
= DMA_FROM_DEVICE
;
376 slave_dirn
= DMA_DEV_TO_MEM
;
377 read
= BM_SSP_CTRL0_READ
;
380 ctrl0
= BF_SSP(host
->bus_width
, CTRL0_BUS_WIDTH
) |
381 ignore_crc
| get_resp
| long_resp
|
382 BM_SSP_CTRL0_DATA_XFER
| read
|
383 BM_SSP_CTRL0_WAIT_FOR_IRQ
|
386 cmd0
= BF_SSP(cmd
->opcode
, CMD0_CMD
);
388 /* get logarithm to base 2 of block size for setting register */
389 log2_blksz
= ilog2(data
->blksz
);
392 * take special care of the case that data size from data->sg
393 * is not equal to blocks x blksz
395 for_each_sg(sgl
, sg
, sg_len
, i
)
396 data_size
+= sg
->length
;
398 if (data_size
!= data
->blocks
* data
->blksz
)
401 /* xfer count, block size and count need to be set differently */
402 if (ssp_is_old(ssp
)) {
403 ctrl0
|= BF_SSP(data_size
, CTRL0_XFER_COUNT
);
404 cmd0
|= BF_SSP(log2_blksz
, CMD0_BLOCK_SIZE
) |
405 BF_SSP(blocks
- 1, CMD0_BLOCK_COUNT
);
407 writel(data_size
, ssp
->base
+ HW_SSP_XFER_SIZE
);
408 writel(BF_SSP(log2_blksz
, BLOCK_SIZE_BLOCK_SIZE
) |
409 BF_SSP(blocks
- 1, BLOCK_SIZE_BLOCK_COUNT
),
410 ssp
->base
+ HW_SSP_BLOCK_SIZE
);
413 if (cmd
->opcode
== SD_IO_RW_EXTENDED
)
414 cmd0
|= BM_SSP_CMD0_APPEND_8CYC
;
418 if (host
->sdio_irq_en
) {
419 ctrl0
|= BM_SSP_CTRL0_SDIO_IRQ_CHECK
;
420 cmd0
|= BM_SSP_CMD0_CONT_CLKING_EN
| BM_SSP_CMD0_SLOW_CLKING_EN
;
423 /* set the timeout count */
424 timeout
= mxs_ns_to_ssp_ticks(ssp
->clk_rate
, data
->timeout_ns
);
425 val
= readl(ssp
->base
+ HW_SSP_TIMING(ssp
));
426 val
&= ~(BM_SSP_TIMING_TIMEOUT
);
427 val
|= BF_SSP(timeout
, TIMING_TIMEOUT
);
428 writel(val
, ssp
->base
+ HW_SSP_TIMING(ssp
));
431 ssp
->ssp_pio_words
[0] = ctrl0
;
432 ssp
->ssp_pio_words
[1] = cmd0
;
433 ssp
->ssp_pio_words
[2] = cmd1
;
434 ssp
->dma_dir
= DMA_NONE
;
435 ssp
->slave_dirn
= DMA_TRANS_NONE
;
436 desc
= mxs_mmc_prep_dma(host
, 0);
441 WARN_ON(host
->data
!= NULL
);
443 ssp
->dma_dir
= dma_data_dir
;
444 ssp
->slave_dirn
= slave_dirn
;
445 desc
= mxs_mmc_prep_dma(host
, DMA_PREP_INTERRUPT
| MXS_DMA_CTRL_WAIT4END
);
449 dmaengine_submit(desc
);
450 dma_async_issue_pending(ssp
->dmach
);
453 dev_warn(mmc_dev(host
->mmc
),
454 "%s: failed to prep dma\n", __func__
);
457 static void mxs_mmc_start_cmd(struct mxs_mmc_host
*host
,
458 struct mmc_command
*cmd
)
462 switch (mmc_cmd_type(cmd
)) {
476 dev_warn(mmc_dev(host
->mmc
),
477 "%s: unknown MMC command\n", __func__
);
482 static void mxs_mmc_request(struct mmc_host
*mmc
, struct mmc_request
*mrq
)
484 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
486 WARN_ON(host
->mrq
!= NULL
);
490 mxs_mmc_start_cmd(host
, mrq
->sbc
);
492 mxs_mmc_start_cmd(host
, mrq
->cmd
);
495 static void mxs_mmc_set_ios(struct mmc_host
*mmc
, struct mmc_ios
*ios
)
497 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
499 if (ios
->bus_width
== MMC_BUS_WIDTH_8
)
501 else if (ios
->bus_width
== MMC_BUS_WIDTH_4
)
507 mxs_ssp_set_clk_rate(&host
->ssp
, ios
->clock
);
510 static void mxs_mmc_enable_sdio_irq(struct mmc_host
*mmc
, int enable
)
512 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
513 struct mxs_ssp
*ssp
= &host
->ssp
;
516 spin_lock_irqsave(&host
->lock
, flags
);
518 host
->sdio_irq_en
= enable
;
521 writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK
,
522 ssp
->base
+ HW_SSP_CTRL0
+ STMP_OFFSET_REG_SET
);
523 writel(BM_SSP_CTRL1_SDIO_IRQ_EN
,
524 ssp
->base
+ HW_SSP_CTRL1(ssp
) + STMP_OFFSET_REG_SET
);
526 writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK
,
527 ssp
->base
+ HW_SSP_CTRL0
+ STMP_OFFSET_REG_CLR
);
528 writel(BM_SSP_CTRL1_SDIO_IRQ_EN
,
529 ssp
->base
+ HW_SSP_CTRL1(ssp
) + STMP_OFFSET_REG_CLR
);
532 spin_unlock_irqrestore(&host
->lock
, flags
);
534 if (enable
&& readl(ssp
->base
+ HW_SSP_STATUS(ssp
)) &
535 BM_SSP_STATUS_SDIO_IRQ
)
536 mmc_signal_sdio_irq(host
->mmc
);
540 static const struct mmc_host_ops mxs_mmc_ops
= {
541 .request
= mxs_mmc_request
,
542 .get_ro
= mmc_gpio_get_ro
,
543 .get_cd
= mxs_mmc_get_cd
,
544 .set_ios
= mxs_mmc_set_ios
,
545 .enable_sdio_irq
= mxs_mmc_enable_sdio_irq
,
548 static const struct platform_device_id mxs_ssp_ids
[] = {
551 .driver_data
= IMX23_SSP
,
554 .driver_data
= IMX28_SSP
,
559 MODULE_DEVICE_TABLE(platform
, mxs_ssp_ids
);
561 static const struct of_device_id mxs_mmc_dt_ids
[] = {
562 { .compatible
= "fsl,imx23-mmc", .data
= (void *) IMX23_SSP
, },
563 { .compatible
= "fsl,imx28-mmc", .data
= (void *) IMX28_SSP
, },
566 MODULE_DEVICE_TABLE(of
, mxs_mmc_dt_ids
);
568 static int mxs_mmc_probe(struct platform_device
*pdev
)
570 const struct of_device_id
*of_id
=
571 of_match_device(mxs_mmc_dt_ids
, &pdev
->dev
);
572 struct device_node
*np
= pdev
->dev
.of_node
;
573 struct mxs_mmc_host
*host
;
574 struct mmc_host
*mmc
;
575 int ret
= 0, irq_err
;
576 struct regulator
*reg_vmmc
;
579 irq_err
= platform_get_irq(pdev
, 0);
583 mmc
= mmc_alloc_host(sizeof(struct mxs_mmc_host
), &pdev
->dev
);
587 host
= mmc_priv(mmc
);
589 ssp
->dev
= &pdev
->dev
;
590 ssp
->base
= devm_platform_ioremap_resource(pdev
, 0);
591 if (IS_ERR(ssp
->base
)) {
592 ret
= PTR_ERR(ssp
->base
);
596 ssp
->devid
= (enum mxs_ssp_id
) of_id
->data
;
599 host
->sdio_irq_en
= 0;
601 reg_vmmc
= devm_regulator_get(&pdev
->dev
, "vmmc");
602 if (!IS_ERR(reg_vmmc
)) {
603 ret
= regulator_enable(reg_vmmc
);
606 "Failed to enable vmmc regulator: %d\n", ret
);
611 ssp
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
612 if (IS_ERR(ssp
->clk
)) {
613 ret
= PTR_ERR(ssp
->clk
);
616 ret
= clk_prepare_enable(ssp
->clk
);
620 ret
= mxs_mmc_reset(host
);
622 dev_err(&pdev
->dev
, "Failed to reset mmc: %d\n", ret
);
623 goto out_clk_disable
;
626 ssp
->dmach
= dma_request_chan(&pdev
->dev
, "rx-tx");
627 if (IS_ERR(ssp
->dmach
)) {
628 dev_err(mmc_dev(host
->mmc
),
629 "%s: failed to request dma\n", __func__
);
630 ret
= PTR_ERR(ssp
->dmach
);
631 goto out_clk_disable
;
634 /* set mmc core parameters */
635 mmc
->ops
= &mxs_mmc_ops
;
636 mmc
->caps
= MMC_CAP_SD_HIGHSPEED
| MMC_CAP_MMC_HIGHSPEED
|
637 MMC_CAP_SDIO_IRQ
| MMC_CAP_NEEDS_POLL
| MMC_CAP_CMD23
|
640 host
->broken_cd
= of_property_read_bool(np
, "broken-cd");
643 mmc
->f_max
= 288000000;
645 ret
= mmc_of_parse(mmc
);
647 goto out_clk_disable
;
649 mmc
->ocr_avail
= MMC_VDD_32_33
| MMC_VDD_33_34
;
652 mmc
->max_blk_size
= 1 << 0xf;
653 mmc
->max_blk_count
= (ssp_is_old(ssp
)) ? 0xff : 0xffffff;
654 mmc
->max_req_size
= (ssp_is_old(ssp
)) ? 0xffff : 0xffffffff;
655 mmc
->max_seg_size
= dma_get_max_seg_size(ssp
->dmach
->device
->dev
);
657 platform_set_drvdata(pdev
, mmc
);
659 spin_lock_init(&host
->lock
);
661 ret
= devm_request_irq(&pdev
->dev
, irq_err
, mxs_mmc_irq_handler
, 0,
662 dev_name(&pdev
->dev
), host
);
666 ret
= mmc_add_host(mmc
);
670 dev_info(mmc_dev(host
->mmc
), "initialized\n");
675 dma_release_channel(ssp
->dmach
);
677 clk_disable_unprepare(ssp
->clk
);
683 static int mxs_mmc_remove(struct platform_device
*pdev
)
685 struct mmc_host
*mmc
= platform_get_drvdata(pdev
);
686 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
687 struct mxs_ssp
*ssp
= &host
->ssp
;
689 mmc_remove_host(mmc
);
692 dma_release_channel(ssp
->dmach
);
694 clk_disable_unprepare(ssp
->clk
);
701 #ifdef CONFIG_PM_SLEEP
702 static int mxs_mmc_suspend(struct device
*dev
)
704 struct mmc_host
*mmc
= dev_get_drvdata(dev
);
705 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
706 struct mxs_ssp
*ssp
= &host
->ssp
;
708 clk_disable_unprepare(ssp
->clk
);
712 static int mxs_mmc_resume(struct device
*dev
)
714 struct mmc_host
*mmc
= dev_get_drvdata(dev
);
715 struct mxs_mmc_host
*host
= mmc_priv(mmc
);
716 struct mxs_ssp
*ssp
= &host
->ssp
;
718 return clk_prepare_enable(ssp
->clk
);
722 static SIMPLE_DEV_PM_OPS(mxs_mmc_pm_ops
, mxs_mmc_suspend
, mxs_mmc_resume
);
724 static struct platform_driver mxs_mmc_driver
= {
725 .probe
= mxs_mmc_probe
,
726 .remove
= mxs_mmc_remove
,
727 .id_table
= mxs_ssp_ids
,
730 .pm
= &mxs_mmc_pm_ops
,
731 .of_match_table
= mxs_mmc_dt_ids
,
735 module_platform_driver(mxs_mmc_driver
);
737 MODULE_DESCRIPTION("FREESCALE MXS MMC peripheral");
738 MODULE_AUTHOR("Freescale Semiconductor");
739 MODULE_LICENSE("GPL");
740 MODULE_ALIAS("platform:" DRIVER_NAME
);