1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2006-2007 PA Semi, Inc
5 * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
8 #include <linux/module.h>
10 #include <linux/slab.h>
11 #include <linux/interrupt.h>
12 #include <linux/dmaengine.h>
13 #include <linux/delay.h>
14 #include <linux/netdevice.h>
15 #include <linux/of_mdio.h>
16 #include <linux/etherdevice.h>
17 #include <asm/dma-mapping.h>
19 #include <linux/skbuff.h>
22 #include <net/checksum.h>
23 #include <linux/prefetch.h>
26 #include <asm/firmware.h>
27 #include <asm/pasemi_dma.h>
29 #include "pasemi_mac.h"
31 /* We have our own align, since ppc64 in general has it at 0 because
32 * of design flaws in some of the server bridge chips. However, for
33 * PWRficient doing the unaligned copies is more expensive than doing
34 * unaligned DMA, so make sure the data is aligned instead.
36 #define LOCAL_SKB_ALIGN 2
45 #define PE_MIN_MTU (ETH_ZLEN + ETH_HLEN)
46 #define PE_MAX_MTU 9000
47 #define PE_DEF_MTU ETH_DATA_LEN
49 #define DEFAULT_MSG_ENABLE \
59 MODULE_LICENSE("GPL");
60 MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
61 MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
63 static int debug
= -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
64 module_param(debug
, int, 0);
65 MODULE_PARM_DESC(debug
, "PA Semi MAC bitmapped debugging message enable value");
67 extern const struct ethtool_ops pasemi_mac_ethtool_ops
;
69 static int translation_enabled(void)
71 #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
74 return firmware_has_feature(FW_FEATURE_LPAR
);
78 static void write_iob_reg(unsigned int reg
, unsigned int val
)
80 pasemi_write_iob_reg(reg
, val
);
83 static unsigned int read_mac_reg(const struct pasemi_mac
*mac
, unsigned int reg
)
85 return pasemi_read_mac_reg(mac
->dma_if
, reg
);
88 static void write_mac_reg(const struct pasemi_mac
*mac
, unsigned int reg
,
91 pasemi_write_mac_reg(mac
->dma_if
, reg
, val
);
94 static unsigned int read_dma_reg(unsigned int reg
)
96 return pasemi_read_dma_reg(reg
);
99 static void write_dma_reg(unsigned int reg
, unsigned int val
)
101 pasemi_write_dma_reg(reg
, val
);
104 static struct pasemi_mac_rxring
*rx_ring(const struct pasemi_mac
*mac
)
109 static struct pasemi_mac_txring
*tx_ring(const struct pasemi_mac
*mac
)
114 static inline void prefetch_skb(const struct sk_buff
*skb
)
124 static int mac_to_intf(struct pasemi_mac
*mac
)
126 struct pci_dev
*pdev
= mac
->pdev
;
128 int nintf
, off
, i
, j
;
129 int devfn
= pdev
->devfn
;
131 tmp
= read_dma_reg(PAS_DMA_CAP_IFI
);
132 nintf
= (tmp
& PAS_DMA_CAP_IFI_NIN_M
) >> PAS_DMA_CAP_IFI_NIN_S
;
133 off
= (tmp
& PAS_DMA_CAP_IFI_IOFF_M
) >> PAS_DMA_CAP_IFI_IOFF_S
;
135 /* IOFF contains the offset to the registers containing the
136 * DMA interface-to-MAC-pci-id mappings, and NIN contains number
137 * of total interfaces. Each register contains 4 devfns.
138 * Just do a linear search until we find the devfn of the MAC
139 * we're trying to look up.
142 for (i
= 0; i
< (nintf
+3)/4; i
++) {
143 tmp
= read_dma_reg(off
+4*i
);
144 for (j
= 0; j
< 4; j
++) {
145 if (((tmp
>> (8*j
)) & 0xff) == devfn
)
152 static void pasemi_mac_intf_disable(struct pasemi_mac
*mac
)
156 flags
= read_mac_reg(mac
, PAS_MAC_CFG_PCFG
);
157 flags
&= ~PAS_MAC_CFG_PCFG_PE
;
158 write_mac_reg(mac
, PAS_MAC_CFG_PCFG
, flags
);
161 static void pasemi_mac_intf_enable(struct pasemi_mac
*mac
)
165 flags
= read_mac_reg(mac
, PAS_MAC_CFG_PCFG
);
166 flags
|= PAS_MAC_CFG_PCFG_PE
;
167 write_mac_reg(mac
, PAS_MAC_CFG_PCFG
, flags
);
170 static int pasemi_get_mac_addr(struct pasemi_mac
*mac
)
172 struct pci_dev
*pdev
= mac
->pdev
;
173 struct device_node
*dn
= pci_device_to_OF_node(pdev
);
180 "No device node for mac, not configuring\n");
184 maddr
= of_get_property(dn
, "local-mac-address", &len
);
186 if (maddr
&& len
== ETH_ALEN
) {
187 memcpy(mac
->mac_addr
, maddr
, ETH_ALEN
);
191 /* Some old versions of firmware mistakenly uses mac-address
192 * (and as a string) instead of a byte array in local-mac-address.
196 maddr
= of_get_property(dn
, "mac-address", NULL
);
200 "no mac address in device tree, not configuring\n");
204 if (!mac_pton(maddr
, addr
)) {
206 "can't parse mac address, not configuring\n");
210 memcpy(mac
->mac_addr
, addr
, ETH_ALEN
);
215 static int pasemi_mac_set_mac_addr(struct net_device
*dev
, void *p
)
217 struct pasemi_mac
*mac
= netdev_priv(dev
);
218 struct sockaddr
*addr
= p
;
219 unsigned int adr0
, adr1
;
221 if (!is_valid_ether_addr(addr
->sa_data
))
222 return -EADDRNOTAVAIL
;
224 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
226 adr0
= dev
->dev_addr
[2] << 24 |
227 dev
->dev_addr
[3] << 16 |
228 dev
->dev_addr
[4] << 8 |
230 adr1
= read_mac_reg(mac
, PAS_MAC_CFG_ADR1
);
232 adr1
|= dev
->dev_addr
[0] << 8 | dev
->dev_addr
[1];
234 pasemi_mac_intf_disable(mac
);
235 write_mac_reg(mac
, PAS_MAC_CFG_ADR0
, adr0
);
236 write_mac_reg(mac
, PAS_MAC_CFG_ADR1
, adr1
);
237 pasemi_mac_intf_enable(mac
);
242 static int pasemi_mac_unmap_tx_skb(struct pasemi_mac
*mac
,
245 const dma_addr_t
*dmas
)
248 struct pci_dev
*pdev
= mac
->dma_pdev
;
250 pci_unmap_single(pdev
, dmas
[0], skb_headlen(skb
), PCI_DMA_TODEVICE
);
252 for (f
= 0; f
< nfrags
; f
++) {
253 const skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[f
];
255 pci_unmap_page(pdev
, dmas
[f
+1], skb_frag_size(frag
), PCI_DMA_TODEVICE
);
257 dev_kfree_skb_irq(skb
);
259 /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
260 * aligned up to a power of 2
262 return (nfrags
+ 3) & ~1;
265 static struct pasemi_mac_csring
*pasemi_mac_setup_csring(struct pasemi_mac
*mac
)
267 struct pasemi_mac_csring
*ring
;
272 ring
= pasemi_dma_alloc_chan(TXCHAN
, sizeof(struct pasemi_mac_csring
),
273 offsetof(struct pasemi_mac_csring
, chan
));
276 dev_err(&mac
->pdev
->dev
, "Can't allocate checksum channel\n");
280 chno
= ring
->chan
.chno
;
282 ring
->size
= CS_RING_SIZE
;
283 ring
->next_to_fill
= 0;
285 /* Allocate descriptors */
286 if (pasemi_dma_alloc_ring(&ring
->chan
, CS_RING_SIZE
))
289 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno
),
290 PAS_DMA_TXCHAN_BASEL_BRBL(ring
->chan
.ring_dma
));
291 val
= PAS_DMA_TXCHAN_BASEU_BRBH(ring
->chan
.ring_dma
>> 32);
292 val
|= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE
>> 3);
294 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno
), val
);
296 ring
->events
[0] = pasemi_dma_alloc_flag();
297 ring
->events
[1] = pasemi_dma_alloc_flag();
298 if (ring
->events
[0] < 0 || ring
->events
[1] < 0)
301 pasemi_dma_clear_flag(ring
->events
[0]);
302 pasemi_dma_clear_flag(ring
->events
[1]);
304 ring
->fun
= pasemi_dma_alloc_fun();
308 cfg
= PAS_DMA_TXCHAN_CFG_TY_FUNC
| PAS_DMA_TXCHAN_CFG_UP
|
309 PAS_DMA_TXCHAN_CFG_TATTR(ring
->fun
) |
310 PAS_DMA_TXCHAN_CFG_LPSQ
| PAS_DMA_TXCHAN_CFG_LPDQ
;
312 if (translation_enabled())
313 cfg
|= PAS_DMA_TXCHAN_CFG_TRD
| PAS_DMA_TXCHAN_CFG_TRR
;
315 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno
), cfg
);
318 pasemi_dma_start_chan(&ring
->chan
, PAS_DMA_TXCHAN_TCMDSTA_SZ
|
319 PAS_DMA_TXCHAN_TCMDSTA_DB
|
320 PAS_DMA_TXCHAN_TCMDSTA_DE
|
321 PAS_DMA_TXCHAN_TCMDSTA_DA
);
327 if (ring
->events
[0] >= 0)
328 pasemi_dma_free_flag(ring
->events
[0]);
329 if (ring
->events
[1] >= 0)
330 pasemi_dma_free_flag(ring
->events
[1]);
331 pasemi_dma_free_ring(&ring
->chan
);
333 pasemi_dma_free_chan(&ring
->chan
);
339 static void pasemi_mac_setup_csrings(struct pasemi_mac
*mac
)
342 mac
->cs
[0] = pasemi_mac_setup_csring(mac
);
343 if (mac
->type
== MAC_TYPE_XAUI
)
344 mac
->cs
[1] = pasemi_mac_setup_csring(mac
);
348 for (i
= 0; i
< MAX_CS
; i
++)
353 static void pasemi_mac_free_csring(struct pasemi_mac_csring
*csring
)
355 pasemi_dma_stop_chan(&csring
->chan
);
356 pasemi_dma_free_flag(csring
->events
[0]);
357 pasemi_dma_free_flag(csring
->events
[1]);
358 pasemi_dma_free_ring(&csring
->chan
);
359 pasemi_dma_free_chan(&csring
->chan
);
360 pasemi_dma_free_fun(csring
->fun
);
363 static int pasemi_mac_setup_rx_resources(const struct net_device
*dev
)
365 struct pasemi_mac_rxring
*ring
;
366 struct pasemi_mac
*mac
= netdev_priv(dev
);
370 ring
= pasemi_dma_alloc_chan(RXCHAN
, sizeof(struct pasemi_mac_rxring
),
371 offsetof(struct pasemi_mac_rxring
, chan
));
374 dev_err(&mac
->pdev
->dev
, "Can't allocate RX channel\n");
377 chno
= ring
->chan
.chno
;
379 spin_lock_init(&ring
->lock
);
381 ring
->size
= RX_RING_SIZE
;
382 ring
->ring_info
= kcalloc(RX_RING_SIZE
,
383 sizeof(struct pasemi_mac_buffer
),
386 if (!ring
->ring_info
)
389 /* Allocate descriptors */
390 if (pasemi_dma_alloc_ring(&ring
->chan
, RX_RING_SIZE
))
393 ring
->buffers
= dma_alloc_coherent(&mac
->dma_pdev
->dev
,
394 RX_RING_SIZE
* sizeof(u64
),
395 &ring
->buf_dma
, GFP_KERNEL
);
399 write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno
),
400 PAS_DMA_RXCHAN_BASEL_BRBL(ring
->chan
.ring_dma
));
402 write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno
),
403 PAS_DMA_RXCHAN_BASEU_BRBH(ring
->chan
.ring_dma
>> 32) |
404 PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE
>> 3));
406 cfg
= PAS_DMA_RXCHAN_CFG_HBU(2);
408 if (translation_enabled())
409 cfg
|= PAS_DMA_RXCHAN_CFG_CTR
;
411 write_dma_reg(PAS_DMA_RXCHAN_CFG(chno
), cfg
);
413 write_dma_reg(PAS_DMA_RXINT_BASEL(mac
->dma_if
),
414 PAS_DMA_RXINT_BASEL_BRBL(ring
->buf_dma
));
416 write_dma_reg(PAS_DMA_RXINT_BASEU(mac
->dma_if
),
417 PAS_DMA_RXINT_BASEU_BRBH(ring
->buf_dma
>> 32) |
418 PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE
>> 3));
420 cfg
= PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2
|
421 PAS_DMA_RXINT_CFG_LW
| PAS_DMA_RXINT_CFG_RBP
|
422 PAS_DMA_RXINT_CFG_HEN
;
424 if (translation_enabled())
425 cfg
|= PAS_DMA_RXINT_CFG_ITRR
| PAS_DMA_RXINT_CFG_ITR
;
427 write_dma_reg(PAS_DMA_RXINT_CFG(mac
->dma_if
), cfg
);
429 ring
->next_to_fill
= 0;
430 ring
->next_to_clean
= 0;
437 kfree(ring
->ring_info
);
439 pasemi_dma_free_chan(&ring
->chan
);
444 static struct pasemi_mac_txring
*
445 pasemi_mac_setup_tx_resources(const struct net_device
*dev
)
447 struct pasemi_mac
*mac
= netdev_priv(dev
);
449 struct pasemi_mac_txring
*ring
;
453 ring
= pasemi_dma_alloc_chan(TXCHAN
, sizeof(struct pasemi_mac_txring
),
454 offsetof(struct pasemi_mac_txring
, chan
));
457 dev_err(&mac
->pdev
->dev
, "Can't allocate TX channel\n");
461 chno
= ring
->chan
.chno
;
463 spin_lock_init(&ring
->lock
);
465 ring
->size
= TX_RING_SIZE
;
466 ring
->ring_info
= kcalloc(TX_RING_SIZE
,
467 sizeof(struct pasemi_mac_buffer
),
469 if (!ring
->ring_info
)
472 /* Allocate descriptors */
473 if (pasemi_dma_alloc_ring(&ring
->chan
, TX_RING_SIZE
))
476 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno
),
477 PAS_DMA_TXCHAN_BASEL_BRBL(ring
->chan
.ring_dma
));
478 val
= PAS_DMA_TXCHAN_BASEU_BRBH(ring
->chan
.ring_dma
>> 32);
479 val
|= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE
>> 3);
481 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno
), val
);
483 cfg
= PAS_DMA_TXCHAN_CFG_TY_IFACE
|
484 PAS_DMA_TXCHAN_CFG_TATTR(mac
->dma_if
) |
485 PAS_DMA_TXCHAN_CFG_UP
|
486 PAS_DMA_TXCHAN_CFG_WT(4);
488 if (translation_enabled())
489 cfg
|= PAS_DMA_TXCHAN_CFG_TRD
| PAS_DMA_TXCHAN_CFG_TRR
;
491 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno
), cfg
);
493 ring
->next_to_fill
= 0;
494 ring
->next_to_clean
= 0;
500 kfree(ring
->ring_info
);
502 pasemi_dma_free_chan(&ring
->chan
);
507 static void pasemi_mac_free_tx_resources(struct pasemi_mac
*mac
)
509 struct pasemi_mac_txring
*txring
= tx_ring(mac
);
511 struct pasemi_mac_buffer
*info
;
512 dma_addr_t dmas
[MAX_SKB_FRAGS
+1];
516 start
= txring
->next_to_clean
;
517 limit
= txring
->next_to_fill
;
519 /* Compensate for when fill has wrapped and clean has not */
521 limit
+= TX_RING_SIZE
;
523 for (i
= start
; i
< limit
; i
+= freed
) {
524 info
= &txring
->ring_info
[(i
+1) & (TX_RING_SIZE
-1)];
525 if (info
->dma
&& info
->skb
) {
526 nfrags
= skb_shinfo(info
->skb
)->nr_frags
;
527 for (j
= 0; j
<= nfrags
; j
++)
528 dmas
[j
] = txring
->ring_info
[(i
+1+j
) &
529 (TX_RING_SIZE
-1)].dma
;
530 freed
= pasemi_mac_unmap_tx_skb(mac
, nfrags
,
537 kfree(txring
->ring_info
);
538 pasemi_dma_free_chan(&txring
->chan
);
542 static void pasemi_mac_free_rx_buffers(struct pasemi_mac
*mac
)
544 struct pasemi_mac_rxring
*rx
= rx_ring(mac
);
546 struct pasemi_mac_buffer
*info
;
548 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
549 info
= &RX_DESC_INFO(rx
, i
);
550 if (info
->skb
&& info
->dma
) {
551 pci_unmap_single(mac
->dma_pdev
,
555 dev_kfree_skb_any(info
->skb
);
561 for (i
= 0; i
< RX_RING_SIZE
; i
++)
565 static void pasemi_mac_free_rx_resources(struct pasemi_mac
*mac
)
567 pasemi_mac_free_rx_buffers(mac
);
569 dma_free_coherent(&mac
->dma_pdev
->dev
, RX_RING_SIZE
* sizeof(u64
),
570 rx_ring(mac
)->buffers
, rx_ring(mac
)->buf_dma
);
572 kfree(rx_ring(mac
)->ring_info
);
573 pasemi_dma_free_chan(&rx_ring(mac
)->chan
);
577 static void pasemi_mac_replenish_rx_ring(struct net_device
*dev
,
580 const struct pasemi_mac
*mac
= netdev_priv(dev
);
581 struct pasemi_mac_rxring
*rx
= rx_ring(mac
);
587 fill
= rx_ring(mac
)->next_to_fill
;
588 for (count
= 0; count
< limit
; count
++) {
589 struct pasemi_mac_buffer
*info
= &RX_DESC_INFO(rx
, fill
);
590 u64
*buff
= &RX_BUFF(rx
, fill
);
597 skb
= netdev_alloc_skb(dev
, mac
->bufsz
);
598 skb_reserve(skb
, LOCAL_SKB_ALIGN
);
603 dma
= pci_map_single(mac
->dma_pdev
, skb
->data
,
604 mac
->bufsz
- LOCAL_SKB_ALIGN
,
607 if (unlikely(pci_dma_mapping_error(mac
->dma_pdev
, dma
))) {
608 dev_kfree_skb_irq(info
->skb
);
614 *buff
= XCT_RXB_LEN(mac
->bufsz
) | XCT_RXB_ADDR(dma
);
620 write_dma_reg(PAS_DMA_RXINT_INCR(mac
->dma_if
), count
);
622 rx_ring(mac
)->next_to_fill
= (rx_ring(mac
)->next_to_fill
+ count
) &
626 static void pasemi_mac_restart_rx_intr(const struct pasemi_mac
*mac
)
628 struct pasemi_mac_rxring
*rx
= rx_ring(mac
);
629 unsigned int reg
, pcnt
;
630 /* Re-enable packet count interrupts: finally
631 * ack the packet count interrupt we got in rx_intr.
634 pcnt
= *rx
->chan
.status
& PAS_STATUS_PCNT_M
;
636 reg
= PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt
) | PAS_IOB_DMA_RXCH_RESET_PINTC
;
638 if (*rx
->chan
.status
& PAS_STATUS_TIMER
)
639 reg
|= PAS_IOB_DMA_RXCH_RESET_TINTC
;
641 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac
->rx
->chan
.chno
), reg
);
644 static void pasemi_mac_restart_tx_intr(const struct pasemi_mac
*mac
)
646 unsigned int reg
, pcnt
;
648 /* Re-enable packet count interrupts */
649 pcnt
= *tx_ring(mac
)->chan
.status
& PAS_STATUS_PCNT_M
;
651 reg
= PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt
) | PAS_IOB_DMA_TXCH_RESET_PINTC
;
653 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac
)->chan
.chno
), reg
);
657 static inline void pasemi_mac_rx_error(const struct pasemi_mac
*mac
,
660 unsigned int rcmdsta
, ccmdsta
;
661 struct pasemi_dmachan
*chan
= &rx_ring(mac
)->chan
;
663 if (!netif_msg_rx_err(mac
))
666 rcmdsta
= read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
));
667 ccmdsta
= read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan
->chno
));
669 printk(KERN_ERR
"pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
670 macrx
, *chan
->status
);
672 printk(KERN_ERR
"pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
676 static inline void pasemi_mac_tx_error(const struct pasemi_mac
*mac
,
680 struct pasemi_dmachan
*chan
= &tx_ring(mac
)->chan
;
682 if (!netif_msg_tx_err(mac
))
685 cmdsta
= read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan
->chno
));
687 printk(KERN_ERR
"pasemi_mac: tx error. mactx 0x%016llx, "\
688 "tx status 0x%016llx\n", mactx
, *chan
->status
);
690 printk(KERN_ERR
"pasemi_mac: tcmdsta 0x%08x\n", cmdsta
);
693 static int pasemi_mac_clean_rx(struct pasemi_mac_rxring
*rx
,
696 const struct pasemi_dmachan
*chan
= &rx
->chan
;
697 struct pasemi_mac
*mac
= rx
->mac
;
698 struct pci_dev
*pdev
= mac
->dma_pdev
;
700 int count
, buf_index
, tot_bytes
, packets
;
701 struct pasemi_mac_buffer
*info
;
710 spin_lock(&rx
->lock
);
712 n
= rx
->next_to_clean
;
714 prefetch(&RX_DESC(rx
, n
));
716 for (count
= 0; count
< limit
; count
++) {
717 macrx
= RX_DESC(rx
, n
);
718 prefetch(&RX_DESC(rx
, n
+4));
720 if ((macrx
& XCT_MACRX_E
) ||
721 (*chan
->status
& PAS_STATUS_ERROR
))
722 pasemi_mac_rx_error(mac
, macrx
);
724 if (!(macrx
& XCT_MACRX_O
))
729 BUG_ON(!(macrx
& XCT_MACRX_RR_8BRES
));
731 eval
= (RX_DESC(rx
, n
+1) & XCT_RXRES_8B_EVAL_M
) >>
735 dma
= (RX_DESC(rx
, n
+2) & XCT_PTR_ADDR_M
);
736 info
= &RX_DESC_INFO(rx
, buf_index
);
742 len
= (macrx
& XCT_MACRX_LLEN_M
) >> XCT_MACRX_LLEN_S
;
744 pci_unmap_single(pdev
, dma
, mac
->bufsz
- LOCAL_SKB_ALIGN
,
747 if (macrx
& XCT_MACRX_CRC
) {
748 /* CRC error flagged */
749 mac
->netdev
->stats
.rx_errors
++;
750 mac
->netdev
->stats
.rx_crc_errors
++;
751 /* No need to free skb, it'll be reused */
758 if (likely((macrx
& XCT_MACRX_HTY_M
) == XCT_MACRX_HTY_IPV4_OK
)) {
759 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
760 skb
->csum
= (macrx
& XCT_MACRX_CSUM_M
) >>
763 skb_checksum_none_assert(skb
);
769 /* Don't include CRC */
772 skb
->protocol
= eth_type_trans(skb
, mac
->netdev
);
773 napi_gro_receive(&mac
->napi
, skb
);
777 RX_DESC(rx
, n
+1) = 0;
779 /* Need to zero it out since hardware doesn't, since the
780 * replenish loop uses it to tell when it's done.
782 RX_BUFF(rx
, buf_index
) = 0;
787 if (n
> RX_RING_SIZE
) {
788 /* Errata 5971 workaround: L2 target of headers */
789 write_iob_reg(PAS_IOB_COM_PKTHDRCNT
, 0);
790 n
&= (RX_RING_SIZE
-1);
793 rx_ring(mac
)->next_to_clean
= n
;
795 /* Increase is in number of 16-byte entries, and since each descriptor
796 * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
799 write_dma_reg(PAS_DMA_RXCHAN_INCR(mac
->rx
->chan
.chno
), count
<< 1);
801 pasemi_mac_replenish_rx_ring(mac
->netdev
, count
);
803 mac
->netdev
->stats
.rx_bytes
+= tot_bytes
;
804 mac
->netdev
->stats
.rx_packets
+= packets
;
806 spin_unlock(&rx_ring(mac
)->lock
);
811 /* Can't make this too large or we blow the kernel stack limits */
812 #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
814 static int pasemi_mac_clean_tx(struct pasemi_mac_txring
*txring
)
816 struct pasemi_dmachan
*chan
= &txring
->chan
;
817 struct pasemi_mac
*mac
= txring
->mac
;
819 unsigned int start
, descr_count
, buf_count
, batch_limit
;
820 unsigned int ring_limit
;
821 unsigned int total_count
;
823 struct sk_buff
*skbs
[TX_CLEAN_BATCHSIZE
];
824 dma_addr_t dmas
[TX_CLEAN_BATCHSIZE
][MAX_SKB_FRAGS
+1];
825 int nf
[TX_CLEAN_BATCHSIZE
];
829 batch_limit
= TX_CLEAN_BATCHSIZE
;
831 spin_lock_irqsave(&txring
->lock
, flags
);
833 start
= txring
->next_to_clean
;
834 ring_limit
= txring
->next_to_fill
;
836 prefetch(&TX_DESC_INFO(txring
, start
+1).skb
);
838 /* Compensate for when fill has wrapped but clean has not */
839 if (start
> ring_limit
)
840 ring_limit
+= TX_RING_SIZE
;
846 descr_count
< batch_limit
&& i
< ring_limit
;
848 u64 mactx
= TX_DESC(txring
, i
);
851 if ((mactx
& XCT_MACTX_E
) ||
852 (*chan
->status
& PAS_STATUS_ERROR
))
853 pasemi_mac_tx_error(mac
, mactx
);
855 /* Skip over control descriptors */
856 if (!(mactx
& XCT_MACTX_LLEN_M
)) {
857 TX_DESC(txring
, i
) = 0;
858 TX_DESC(txring
, i
+1) = 0;
863 skb
= TX_DESC_INFO(txring
, i
+1).skb
;
864 nr_frags
= TX_DESC_INFO(txring
, i
).dma
;
866 if (unlikely(mactx
& XCT_MACTX_O
))
867 /* Not yet transmitted */
870 buf_count
= 2 + nr_frags
;
871 /* Since we always fill with an even number of entries, make
872 * sure we skip any unused one at the end as well.
877 for (j
= 0; j
<= nr_frags
; j
++)
878 dmas
[descr_count
][j
] = TX_DESC_INFO(txring
, i
+1+j
).dma
;
880 skbs
[descr_count
] = skb
;
881 nf
[descr_count
] = nr_frags
;
883 TX_DESC(txring
, i
) = 0;
884 TX_DESC(txring
, i
+1) = 0;
888 txring
->next_to_clean
= i
& (TX_RING_SIZE
-1);
890 spin_unlock_irqrestore(&txring
->lock
, flags
);
891 netif_wake_queue(mac
->netdev
);
893 for (i
= 0; i
< descr_count
; i
++)
894 pasemi_mac_unmap_tx_skb(mac
, nf
[i
], skbs
[i
], dmas
[i
]);
896 total_count
+= descr_count
;
898 /* If the batch was full, try to clean more */
899 if (descr_count
== batch_limit
)
906 static irqreturn_t
pasemi_mac_rx_intr(int irq
, void *data
)
908 const struct pasemi_mac_rxring
*rxring
= data
;
909 struct pasemi_mac
*mac
= rxring
->mac
;
910 const struct pasemi_dmachan
*chan
= &rxring
->chan
;
913 if (!(*chan
->status
& PAS_STATUS_CAUSE_M
))
916 /* Don't reset packet count so it won't fire again but clear
921 if (*chan
->status
& PAS_STATUS_SOFT
)
922 reg
|= PAS_IOB_DMA_RXCH_RESET_SINTC
;
923 if (*chan
->status
& PAS_STATUS_ERROR
)
924 reg
|= PAS_IOB_DMA_RXCH_RESET_DINTC
;
926 napi_schedule(&mac
->napi
);
928 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan
->chno
), reg
);
933 #define TX_CLEAN_INTERVAL HZ
935 static void pasemi_mac_tx_timer(struct timer_list
*t
)
937 struct pasemi_mac_txring
*txring
= from_timer(txring
, t
, clean_timer
);
938 struct pasemi_mac
*mac
= txring
->mac
;
940 pasemi_mac_clean_tx(txring
);
942 mod_timer(&txring
->clean_timer
, jiffies
+ TX_CLEAN_INTERVAL
);
944 pasemi_mac_restart_tx_intr(mac
);
947 static irqreturn_t
pasemi_mac_tx_intr(int irq
, void *data
)
949 struct pasemi_mac_txring
*txring
= data
;
950 const struct pasemi_dmachan
*chan
= &txring
->chan
;
951 struct pasemi_mac
*mac
= txring
->mac
;
954 if (!(*chan
->status
& PAS_STATUS_CAUSE_M
))
959 if (*chan
->status
& PAS_STATUS_SOFT
)
960 reg
|= PAS_IOB_DMA_TXCH_RESET_SINTC
;
961 if (*chan
->status
& PAS_STATUS_ERROR
)
962 reg
|= PAS_IOB_DMA_TXCH_RESET_DINTC
;
964 mod_timer(&txring
->clean_timer
, jiffies
+ (TX_CLEAN_INTERVAL
)*2);
966 napi_schedule(&mac
->napi
);
969 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan
->chno
), reg
);
974 static void pasemi_adjust_link(struct net_device
*dev
)
976 struct pasemi_mac
*mac
= netdev_priv(dev
);
979 unsigned int new_flags
;
981 if (!dev
->phydev
->link
) {
982 /* If no link, MAC speed settings don't matter. Just report
983 * link down and return.
985 if (mac
->link
&& netif_msg_link(mac
))
986 printk(KERN_INFO
"%s: Link is down.\n", dev
->name
);
988 netif_carrier_off(dev
);
989 pasemi_mac_intf_disable(mac
);
994 pasemi_mac_intf_enable(mac
);
995 netif_carrier_on(dev
);
998 flags
= read_mac_reg(mac
, PAS_MAC_CFG_PCFG
);
999 new_flags
= flags
& ~(PAS_MAC_CFG_PCFG_HD
| PAS_MAC_CFG_PCFG_SPD_M
|
1000 PAS_MAC_CFG_PCFG_TSR_M
);
1002 if (!dev
->phydev
->duplex
)
1003 new_flags
|= PAS_MAC_CFG_PCFG_HD
;
1005 switch (dev
->phydev
->speed
) {
1007 new_flags
|= PAS_MAC_CFG_PCFG_SPD_1G
|
1008 PAS_MAC_CFG_PCFG_TSR_1G
;
1011 new_flags
|= PAS_MAC_CFG_PCFG_SPD_100M
|
1012 PAS_MAC_CFG_PCFG_TSR_100M
;
1015 new_flags
|= PAS_MAC_CFG_PCFG_SPD_10M
|
1016 PAS_MAC_CFG_PCFG_TSR_10M
;
1019 printk("Unsupported speed %d\n", dev
->phydev
->speed
);
1022 /* Print on link or speed/duplex change */
1023 msg
= mac
->link
!= dev
->phydev
->link
|| flags
!= new_flags
;
1025 mac
->duplex
= dev
->phydev
->duplex
;
1026 mac
->speed
= dev
->phydev
->speed
;
1027 mac
->link
= dev
->phydev
->link
;
1029 if (new_flags
!= flags
)
1030 write_mac_reg(mac
, PAS_MAC_CFG_PCFG
, new_flags
);
1032 if (msg
&& netif_msg_link(mac
))
1033 printk(KERN_INFO
"%s: Link is up at %d Mbps, %s duplex.\n",
1034 dev
->name
, mac
->speed
, mac
->duplex
? "full" : "half");
1037 static int pasemi_mac_phy_init(struct net_device
*dev
)
1039 struct pasemi_mac
*mac
= netdev_priv(dev
);
1040 struct device_node
*dn
, *phy_dn
;
1041 struct phy_device
*phydev
;
1043 dn
= pci_device_to_OF_node(mac
->pdev
);
1044 phy_dn
= of_parse_phandle(dn
, "phy-handle", 0);
1050 phydev
= of_phy_connect(dev
, phy_dn
, &pasemi_adjust_link
, 0,
1051 PHY_INTERFACE_MODE_SGMII
);
1053 of_node_put(phy_dn
);
1055 printk(KERN_ERR
"%s: Could not attach to phy\n", dev
->name
);
1063 static int pasemi_mac_open(struct net_device
*dev
)
1065 struct pasemi_mac
*mac
= netdev_priv(dev
);
1069 flags
= PAS_MAC_CFG_TXP_FCE
| PAS_MAC_CFG_TXP_FPC(3) |
1070 PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
1071 PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
1073 write_mac_reg(mac
, PAS_MAC_CFG_TXP
, flags
);
1075 ret
= pasemi_mac_setup_rx_resources(dev
);
1077 goto out_rx_resources
;
1079 mac
->tx
= pasemi_mac_setup_tx_resources(dev
);
1084 /* We might already have allocated rings in case mtu was changed
1085 * before interface was brought up.
1087 if (dev
->mtu
> 1500 && !mac
->num_cs
) {
1088 pasemi_mac_setup_csrings(mac
);
1093 /* Zero out rmon counters */
1094 for (i
= 0; i
< 32; i
++)
1095 write_mac_reg(mac
, PAS_MAC_RMON(i
), 0);
1097 /* 0x3ff with 33MHz clock is about 31us */
1098 write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG
,
1099 PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
1101 write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac
->rx
->chan
.chno
),
1102 PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
1104 write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac
->tx
->chan
.chno
),
1105 PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
1107 write_mac_reg(mac
, PAS_MAC_IPC_CHNL
,
1108 PAS_MAC_IPC_CHNL_DCHNO(mac
->rx
->chan
.chno
) |
1109 PAS_MAC_IPC_CHNL_BCH(mac
->rx
->chan
.chno
));
1112 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
),
1113 PAS_DMA_RXINT_RCMDSTA_EN
|
1114 PAS_DMA_RXINT_RCMDSTA_DROPS_M
|
1115 PAS_DMA_RXINT_RCMDSTA_BP
|
1116 PAS_DMA_RXINT_RCMDSTA_OO
|
1117 PAS_DMA_RXINT_RCMDSTA_BT
);
1119 /* enable rx channel */
1120 pasemi_dma_start_chan(&rx_ring(mac
)->chan
, PAS_DMA_RXCHAN_CCMDSTA_DU
|
1121 PAS_DMA_RXCHAN_CCMDSTA_OD
|
1122 PAS_DMA_RXCHAN_CCMDSTA_FD
|
1123 PAS_DMA_RXCHAN_CCMDSTA_DT
);
1125 /* enable tx channel */
1126 pasemi_dma_start_chan(&tx_ring(mac
)->chan
, PAS_DMA_TXCHAN_TCMDSTA_SZ
|
1127 PAS_DMA_TXCHAN_TCMDSTA_DB
|
1128 PAS_DMA_TXCHAN_TCMDSTA_DE
|
1129 PAS_DMA_TXCHAN_TCMDSTA_DA
);
1131 pasemi_mac_replenish_rx_ring(dev
, RX_RING_SIZE
);
1133 write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac
)->chan
.chno
),
1136 /* Clear out any residual packet count state from firmware */
1137 pasemi_mac_restart_rx_intr(mac
);
1138 pasemi_mac_restart_tx_intr(mac
);
1140 flags
= PAS_MAC_CFG_PCFG_S1
| PAS_MAC_CFG_PCFG_PR
| PAS_MAC_CFG_PCFG_CE
;
1142 if (mac
->type
== MAC_TYPE_GMAC
)
1143 flags
|= PAS_MAC_CFG_PCFG_TSR_1G
| PAS_MAC_CFG_PCFG_SPD_1G
;
1145 flags
|= PAS_MAC_CFG_PCFG_TSR_10G
| PAS_MAC_CFG_PCFG_SPD_10G
;
1147 /* Enable interface in MAC */
1148 write_mac_reg(mac
, PAS_MAC_CFG_PCFG
, flags
);
1150 ret
= pasemi_mac_phy_init(dev
);
1152 /* Since we won't get link notification, just enable RX */
1153 pasemi_mac_intf_enable(mac
);
1154 if (mac
->type
== MAC_TYPE_GMAC
) {
1155 /* Warn for missing PHY on SGMII (1Gig) ports */
1156 dev_warn(&mac
->pdev
->dev
,
1157 "PHY init failed: %d.\n", ret
);
1158 dev_warn(&mac
->pdev
->dev
,
1159 "Defaulting to 1Gbit full duplex\n");
1163 netif_start_queue(dev
);
1164 napi_enable(&mac
->napi
);
1166 snprintf(mac
->tx_irq_name
, sizeof(mac
->tx_irq_name
), "%s tx",
1169 ret
= request_irq(mac
->tx
->chan
.irq
, pasemi_mac_tx_intr
, 0,
1170 mac
->tx_irq_name
, mac
->tx
);
1172 dev_err(&mac
->pdev
->dev
, "request_irq of irq %d failed: %d\n",
1173 mac
->tx
->chan
.irq
, ret
);
1177 snprintf(mac
->rx_irq_name
, sizeof(mac
->rx_irq_name
), "%s rx",
1180 ret
= request_irq(mac
->rx
->chan
.irq
, pasemi_mac_rx_intr
, 0,
1181 mac
->rx_irq_name
, mac
->rx
);
1183 dev_err(&mac
->pdev
->dev
, "request_irq of irq %d failed: %d\n",
1184 mac
->rx
->chan
.irq
, ret
);
1189 phy_start(dev
->phydev
);
1191 timer_setup(&mac
->tx
->clean_timer
, pasemi_mac_tx_timer
, 0);
1192 mod_timer(&mac
->tx
->clean_timer
, jiffies
+ HZ
);
1197 free_irq(mac
->tx
->chan
.irq
, mac
->tx
);
1199 napi_disable(&mac
->napi
);
1200 netif_stop_queue(dev
);
1203 pasemi_mac_free_tx_resources(mac
);
1204 pasemi_mac_free_rx_resources(mac
);
1210 #define MAX_RETRIES 5000
1212 static void pasemi_mac_pause_txchan(struct pasemi_mac
*mac
)
1214 unsigned int sta
, retries
;
1215 int txch
= tx_ring(mac
)->chan
.chno
;
1217 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch
),
1218 PAS_DMA_TXCHAN_TCMDSTA_ST
);
1220 for (retries
= 0; retries
< MAX_RETRIES
; retries
++) {
1221 sta
= read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch
));
1222 if (!(sta
& PAS_DMA_TXCHAN_TCMDSTA_ACT
))
1227 if (sta
& PAS_DMA_TXCHAN_TCMDSTA_ACT
)
1228 dev_err(&mac
->dma_pdev
->dev
,
1229 "Failed to stop tx channel, tcmdsta %08x\n", sta
);
1231 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch
), 0);
1234 static void pasemi_mac_pause_rxchan(struct pasemi_mac
*mac
)
1236 unsigned int sta
, retries
;
1237 int rxch
= rx_ring(mac
)->chan
.chno
;
1239 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch
),
1240 PAS_DMA_RXCHAN_CCMDSTA_ST
);
1241 for (retries
= 0; retries
< MAX_RETRIES
; retries
++) {
1242 sta
= read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch
));
1243 if (!(sta
& PAS_DMA_RXCHAN_CCMDSTA_ACT
))
1248 if (sta
& PAS_DMA_RXCHAN_CCMDSTA_ACT
)
1249 dev_err(&mac
->dma_pdev
->dev
,
1250 "Failed to stop rx channel, ccmdsta 08%x\n", sta
);
1251 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch
), 0);
1254 static void pasemi_mac_pause_rxint(struct pasemi_mac
*mac
)
1256 unsigned int sta
, retries
;
1258 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
),
1259 PAS_DMA_RXINT_RCMDSTA_ST
);
1260 for (retries
= 0; retries
< MAX_RETRIES
; retries
++) {
1261 sta
= read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
));
1262 if (!(sta
& PAS_DMA_RXINT_RCMDSTA_ACT
))
1267 if (sta
& PAS_DMA_RXINT_RCMDSTA_ACT
)
1268 dev_err(&mac
->dma_pdev
->dev
,
1269 "Failed to stop rx interface, rcmdsta %08x\n", sta
);
1270 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
), 0);
1273 static int pasemi_mac_close(struct net_device
*dev
)
1275 struct pasemi_mac
*mac
= netdev_priv(dev
);
1279 rxch
= rx_ring(mac
)->chan
.chno
;
1280 txch
= tx_ring(mac
)->chan
.chno
;
1283 phy_stop(dev
->phydev
);
1284 phy_disconnect(dev
->phydev
);
1287 del_timer_sync(&mac
->tx
->clean_timer
);
1289 netif_stop_queue(dev
);
1290 napi_disable(&mac
->napi
);
1292 sta
= read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
));
1293 if (sta
& (PAS_DMA_RXINT_RCMDSTA_BP
|
1294 PAS_DMA_RXINT_RCMDSTA_OO
|
1295 PAS_DMA_RXINT_RCMDSTA_BT
))
1296 printk(KERN_DEBUG
"pasemi_mac: rcmdsta error: 0x%08x\n", sta
);
1298 sta
= read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch
));
1299 if (sta
& (PAS_DMA_RXCHAN_CCMDSTA_DU
|
1300 PAS_DMA_RXCHAN_CCMDSTA_OD
|
1301 PAS_DMA_RXCHAN_CCMDSTA_FD
|
1302 PAS_DMA_RXCHAN_CCMDSTA_DT
))
1303 printk(KERN_DEBUG
"pasemi_mac: ccmdsta error: 0x%08x\n", sta
);
1305 sta
= read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch
));
1306 if (sta
& (PAS_DMA_TXCHAN_TCMDSTA_SZ
| PAS_DMA_TXCHAN_TCMDSTA_DB
|
1307 PAS_DMA_TXCHAN_TCMDSTA_DE
| PAS_DMA_TXCHAN_TCMDSTA_DA
))
1308 printk(KERN_DEBUG
"pasemi_mac: tcmdsta error: 0x%08x\n", sta
);
1310 /* Clean out any pending buffers */
1311 pasemi_mac_clean_tx(tx_ring(mac
));
1312 pasemi_mac_clean_rx(rx_ring(mac
), RX_RING_SIZE
);
1314 pasemi_mac_pause_txchan(mac
);
1315 pasemi_mac_pause_rxint(mac
);
1316 pasemi_mac_pause_rxchan(mac
);
1317 pasemi_mac_intf_disable(mac
);
1319 free_irq(mac
->tx
->chan
.irq
, mac
->tx
);
1320 free_irq(mac
->rx
->chan
.irq
, mac
->rx
);
1322 for (i
= 0; i
< mac
->num_cs
; i
++) {
1323 pasemi_mac_free_csring(mac
->cs
[i
]);
1329 /* Free resources */
1330 pasemi_mac_free_rx_resources(mac
);
1331 pasemi_mac_free_tx_resources(mac
);
1336 static void pasemi_mac_queue_csdesc(const struct sk_buff
*skb
,
1337 const dma_addr_t
*map
,
1338 const unsigned int *map_size
,
1339 struct pasemi_mac_txring
*txring
,
1340 struct pasemi_mac_csring
*csring
)
1344 const int nh_off
= skb_network_offset(skb
);
1345 const int nh_len
= skb_network_header_len(skb
);
1346 const int nfrags
= skb_shinfo(skb
)->nr_frags
;
1347 int cs_size
, i
, fill
, hdr
, evt
;
1350 fund
= XCT_FUN_ST
| XCT_FUN_RR_8BRES
|
1351 XCT_FUN_O
| XCT_FUN_FUN(csring
->fun
) |
1352 XCT_FUN_CRM_SIG
| XCT_FUN_LLEN(skb
->len
- nh_off
) |
1353 XCT_FUN_SHL(nh_len
>> 2) | XCT_FUN_SE
;
1355 switch (ip_hdr(skb
)->protocol
) {
1357 fund
|= XCT_FUN_SIG_TCP4
;
1358 /* TCP checksum is 16 bytes into the header */
1359 cs_dest
= map
[0] + skb_transport_offset(skb
) + 16;
1362 fund
|= XCT_FUN_SIG_UDP4
;
1363 /* UDP checksum is 6 bytes into the header */
1364 cs_dest
= map
[0] + skb_transport_offset(skb
) + 6;
1370 /* Do the checksum offloaded */
1371 fill
= csring
->next_to_fill
;
1374 CS_DESC(csring
, fill
++) = fund
;
1375 /* Room for 8BRES. Checksum result is really 2 bytes into it */
1376 csdma
= csring
->chan
.ring_dma
+ (fill
& (CS_RING_SIZE
-1)) * 8 + 2;
1377 CS_DESC(csring
, fill
++) = 0;
1379 CS_DESC(csring
, fill
) = XCT_PTR_LEN(map_size
[0]-nh_off
) | XCT_PTR_ADDR(map
[0]+nh_off
);
1380 for (i
= 1; i
<= nfrags
; i
++)
1381 CS_DESC(csring
, fill
+i
) = XCT_PTR_LEN(map_size
[i
]) | XCT_PTR_ADDR(map
[i
]);
1387 /* Copy the result into the TCP packet */
1388 CS_DESC(csring
, fill
++) = XCT_FUN_O
| XCT_FUN_FUN(csring
->fun
) |
1389 XCT_FUN_LLEN(2) | XCT_FUN_SE
;
1390 CS_DESC(csring
, fill
++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest
) | XCT_PTR_T
;
1391 CS_DESC(csring
, fill
++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma
);
1394 evt
= !csring
->last_event
;
1395 csring
->last_event
= evt
;
1397 /* Event handshaking with MAC TX */
1398 CS_DESC(csring
, fill
++) = CTRL_CMD_T
| CTRL_CMD_META_EVT
| CTRL_CMD_O
|
1399 CTRL_CMD_ETYPE_SET
| CTRL_CMD_REG(csring
->events
[evt
]);
1400 CS_DESC(csring
, fill
++) = 0;
1401 CS_DESC(csring
, fill
++) = CTRL_CMD_T
| CTRL_CMD_META_EVT
| CTRL_CMD_O
|
1402 CTRL_CMD_ETYPE_WCLR
| CTRL_CMD_REG(csring
->events
[!evt
]);
1403 CS_DESC(csring
, fill
++) = 0;
1404 csring
->next_to_fill
= fill
& (CS_RING_SIZE
-1);
1406 cs_size
= fill
- hdr
;
1407 write_dma_reg(PAS_DMA_TXCHAN_INCR(csring
->chan
.chno
), (cs_size
) >> 1);
1409 /* TX-side event handshaking */
1410 fill
= txring
->next_to_fill
;
1411 TX_DESC(txring
, fill
++) = CTRL_CMD_T
| CTRL_CMD_META_EVT
| CTRL_CMD_O
|
1412 CTRL_CMD_ETYPE_WSET
| CTRL_CMD_REG(csring
->events
[evt
]);
1413 TX_DESC(txring
, fill
++) = 0;
1414 TX_DESC(txring
, fill
++) = CTRL_CMD_T
| CTRL_CMD_META_EVT
| CTRL_CMD_O
|
1415 CTRL_CMD_ETYPE_CLR
| CTRL_CMD_REG(csring
->events
[!evt
]);
1416 TX_DESC(txring
, fill
++) = 0;
1417 txring
->next_to_fill
= fill
;
1419 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring
->chan
.chno
), 2);
1422 static int pasemi_mac_start_tx(struct sk_buff
*skb
, struct net_device
*dev
)
1424 struct pasemi_mac
* const mac
= netdev_priv(dev
);
1425 struct pasemi_mac_txring
* const txring
= tx_ring(mac
);
1426 struct pasemi_mac_csring
*csring
;
1429 dma_addr_t map
[MAX_SKB_FRAGS
+1];
1430 unsigned int map_size
[MAX_SKB_FRAGS
+1];
1431 unsigned long flags
;
1434 const int nh_off
= skb_network_offset(skb
);
1435 const int nh_len
= skb_network_header_len(skb
);
1437 prefetch(&txring
->ring_info
);
1439 dflags
= XCT_MACTX_O
| XCT_MACTX_ST
| XCT_MACTX_CRC_PAD
;
1441 nfrags
= skb_shinfo(skb
)->nr_frags
;
1443 map
[0] = pci_map_single(mac
->dma_pdev
, skb
->data
, skb_headlen(skb
),
1445 map_size
[0] = skb_headlen(skb
);
1446 if (pci_dma_mapping_error(mac
->dma_pdev
, map
[0]))
1447 goto out_err_nolock
;
1449 for (i
= 0; i
< nfrags
; i
++) {
1450 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
1452 map
[i
+ 1] = skb_frag_dma_map(&mac
->dma_pdev
->dev
, frag
, 0,
1453 skb_frag_size(frag
), DMA_TO_DEVICE
);
1454 map_size
[i
+1] = skb_frag_size(frag
);
1455 if (dma_mapping_error(&mac
->dma_pdev
->dev
, map
[i
+ 1])) {
1457 goto out_err_nolock
;
1461 if (skb
->ip_summed
== CHECKSUM_PARTIAL
&& skb
->len
<= 1540) {
1462 switch (ip_hdr(skb
)->protocol
) {
1464 dflags
|= XCT_MACTX_CSUM_TCP
;
1465 dflags
|= XCT_MACTX_IPH(nh_len
>> 2);
1466 dflags
|= XCT_MACTX_IPO(nh_off
);
1469 dflags
|= XCT_MACTX_CSUM_UDP
;
1470 dflags
|= XCT_MACTX_IPH(nh_len
>> 2);
1471 dflags
|= XCT_MACTX_IPO(nh_off
);
1478 mactx
= dflags
| XCT_MACTX_LLEN(skb
->len
);
1480 spin_lock_irqsave(&txring
->lock
, flags
);
1482 /* Avoid stepping on the same cache line that the DMA controller
1483 * is currently about to send, so leave at least 8 words available.
1484 * Total free space needed is mactx + fragments + 8
1486 if (RING_AVAIL(txring
) < nfrags
+ 14) {
1487 /* no room -- stop the queue and wait for tx intr */
1488 netif_stop_queue(dev
);
1492 /* Queue up checksum + event descriptors, if needed */
1493 if (mac
->num_cs
&& skb
->ip_summed
== CHECKSUM_PARTIAL
&& skb
->len
> 1540) {
1494 csring
= mac
->cs
[mac
->last_cs
];
1495 mac
->last_cs
= (mac
->last_cs
+ 1) % mac
->num_cs
;
1497 pasemi_mac_queue_csdesc(skb
, map
, map_size
, txring
, csring
);
1500 fill
= txring
->next_to_fill
;
1501 TX_DESC(txring
, fill
) = mactx
;
1502 TX_DESC_INFO(txring
, fill
).dma
= nfrags
;
1504 TX_DESC_INFO(txring
, fill
).skb
= skb
;
1505 for (i
= 0; i
<= nfrags
; i
++) {
1506 TX_DESC(txring
, fill
+i
) =
1507 XCT_PTR_LEN(map_size
[i
]) | XCT_PTR_ADDR(map
[i
]);
1508 TX_DESC_INFO(txring
, fill
+i
).dma
= map
[i
];
1511 /* We have to add an even number of 8-byte entries to the ring
1512 * even if the last one is unused. That means always an odd number
1513 * of pointers + one mactx descriptor.
1518 txring
->next_to_fill
= (fill
+ nfrags
+ 1) & (TX_RING_SIZE
-1);
1520 dev
->stats
.tx_packets
++;
1521 dev
->stats
.tx_bytes
+= skb
->len
;
1523 spin_unlock_irqrestore(&txring
->lock
, flags
);
1525 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring
->chan
.chno
), (nfrags
+2) >> 1);
1527 return NETDEV_TX_OK
;
1530 spin_unlock_irqrestore(&txring
->lock
, flags
);
1533 pci_unmap_single(mac
->dma_pdev
, map
[nfrags
], map_size
[nfrags
],
1536 return NETDEV_TX_BUSY
;
1539 static void pasemi_mac_set_rx_mode(struct net_device
*dev
)
1541 const struct pasemi_mac
*mac
= netdev_priv(dev
);
1544 flags
= read_mac_reg(mac
, PAS_MAC_CFG_PCFG
);
1546 /* Set promiscuous */
1547 if (dev
->flags
& IFF_PROMISC
)
1548 flags
|= PAS_MAC_CFG_PCFG_PR
;
1550 flags
&= ~PAS_MAC_CFG_PCFG_PR
;
1552 write_mac_reg(mac
, PAS_MAC_CFG_PCFG
, flags
);
1556 static int pasemi_mac_poll(struct napi_struct
*napi
, int budget
)
1558 struct pasemi_mac
*mac
= container_of(napi
, struct pasemi_mac
, napi
);
1561 pasemi_mac_clean_tx(tx_ring(mac
));
1562 pkts
= pasemi_mac_clean_rx(rx_ring(mac
), budget
);
1563 if (pkts
< budget
) {
1564 /* all done, no more packets present */
1565 napi_complete_done(napi
, pkts
);
1567 pasemi_mac_restart_rx_intr(mac
);
1568 pasemi_mac_restart_tx_intr(mac
);
1573 #ifdef CONFIG_NET_POLL_CONTROLLER
1575 * Polling 'interrupt' - used by things like netconsole to send skbs
1576 * without having to re-enable interrupts. It's not called while
1577 * the interrupt routine is executing.
1579 static void pasemi_mac_netpoll(struct net_device
*dev
)
1581 const struct pasemi_mac
*mac
= netdev_priv(dev
);
1583 disable_irq(mac
->tx
->chan
.irq
);
1584 pasemi_mac_tx_intr(mac
->tx
->chan
.irq
, mac
->tx
);
1585 enable_irq(mac
->tx
->chan
.irq
);
1587 disable_irq(mac
->rx
->chan
.irq
);
1588 pasemi_mac_rx_intr(mac
->rx
->chan
.irq
, mac
->rx
);
1589 enable_irq(mac
->rx
->chan
.irq
);
1593 static int pasemi_mac_change_mtu(struct net_device
*dev
, int new_mtu
)
1595 struct pasemi_mac
*mac
= netdev_priv(dev
);
1597 unsigned int rcmdsta
= 0;
1601 running
= netif_running(dev
);
1604 /* Need to stop the interface, clean out all already
1605 * received buffers, free all unused buffers on the RX
1606 * interface ring, then finally re-fill the rx ring with
1607 * the new-size buffers and restart.
1610 napi_disable(&mac
->napi
);
1611 netif_tx_disable(dev
);
1612 pasemi_mac_intf_disable(mac
);
1614 rcmdsta
= read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
));
1615 pasemi_mac_pause_rxint(mac
);
1616 pasemi_mac_clean_rx(rx_ring(mac
), RX_RING_SIZE
);
1617 pasemi_mac_free_rx_buffers(mac
);
1621 /* Setup checksum channels if large MTU and none already allocated */
1622 if (new_mtu
> PE_DEF_MTU
&& !mac
->num_cs
) {
1623 pasemi_mac_setup_csrings(mac
);
1630 /* Change maxf, i.e. what size frames are accepted.
1631 * Need room for ethernet header and CRC word
1633 reg
= read_mac_reg(mac
, PAS_MAC_CFG_MACCFG
);
1634 reg
&= ~PAS_MAC_CFG_MACCFG_MAXF_M
;
1635 reg
|= PAS_MAC_CFG_MACCFG_MAXF(new_mtu
+ ETH_HLEN
+ 4);
1636 write_mac_reg(mac
, PAS_MAC_CFG_MACCFG
, reg
);
1639 /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1640 mac
->bufsz
= new_mtu
+ ETH_HLEN
+ ETH_FCS_LEN
+ LOCAL_SKB_ALIGN
+ 128;
1644 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac
->dma_if
),
1645 rcmdsta
| PAS_DMA_RXINT_RCMDSTA_EN
);
1647 rx_ring(mac
)->next_to_fill
= 0;
1648 pasemi_mac_replenish_rx_ring(dev
, RX_RING_SIZE
-1);
1650 napi_enable(&mac
->napi
);
1651 netif_start_queue(dev
);
1652 pasemi_mac_intf_enable(mac
);
1658 static const struct net_device_ops pasemi_netdev_ops
= {
1659 .ndo_open
= pasemi_mac_open
,
1660 .ndo_stop
= pasemi_mac_close
,
1661 .ndo_start_xmit
= pasemi_mac_start_tx
,
1662 .ndo_set_rx_mode
= pasemi_mac_set_rx_mode
,
1663 .ndo_set_mac_address
= pasemi_mac_set_mac_addr
,
1664 .ndo_change_mtu
= pasemi_mac_change_mtu
,
1665 .ndo_validate_addr
= eth_validate_addr
,
1666 #ifdef CONFIG_NET_POLL_CONTROLLER
1667 .ndo_poll_controller
= pasemi_mac_netpoll
,
1672 pasemi_mac_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1674 struct net_device
*dev
;
1675 struct pasemi_mac
*mac
;
1678 err
= pci_enable_device(pdev
);
1682 dev
= alloc_etherdev(sizeof(struct pasemi_mac
));
1685 goto out_disable_device
;
1688 pci_set_drvdata(pdev
, dev
);
1689 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1691 mac
= netdev_priv(dev
);
1696 netif_napi_add(dev
, &mac
->napi
, pasemi_mac_poll
, 64);
1698 dev
->features
= NETIF_F_IP_CSUM
| NETIF_F_LLTX
| NETIF_F_SG
|
1699 NETIF_F_HIGHDMA
| NETIF_F_GSO
;
1701 mac
->dma_pdev
= pci_get_device(PCI_VENDOR_ID_PASEMI
, 0xa007, NULL
);
1702 if (!mac
->dma_pdev
) {
1703 dev_err(&mac
->pdev
->dev
, "Can't find DMA Controller\n");
1707 dma_set_mask(&mac
->dma_pdev
->dev
, DMA_BIT_MASK(64));
1709 mac
->iob_pdev
= pci_get_device(PCI_VENDOR_ID_PASEMI
, 0xa001, NULL
);
1710 if (!mac
->iob_pdev
) {
1711 dev_err(&mac
->pdev
->dev
, "Can't find I/O Bridge\n");
1716 /* get mac addr from device tree */
1717 if (pasemi_get_mac_addr(mac
) || !is_valid_ether_addr(mac
->mac_addr
)) {
1721 memcpy(dev
->dev_addr
, mac
->mac_addr
, sizeof(mac
->mac_addr
));
1723 ret
= mac_to_intf(mac
);
1725 dev_err(&mac
->pdev
->dev
, "Can't map DMA interface\n");
1731 switch (pdev
->device
) {
1733 mac
->type
= MAC_TYPE_GMAC
;
1736 mac
->type
= MAC_TYPE_XAUI
;
1743 dev
->netdev_ops
= &pasemi_netdev_ops
;
1744 dev
->mtu
= PE_DEF_MTU
;
1746 /* MTU range: 64 - 9000 */
1747 dev
->min_mtu
= PE_MIN_MTU
;
1748 dev
->max_mtu
= PE_MAX_MTU
;
1750 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1751 mac
->bufsz
= dev
->mtu
+ ETH_HLEN
+ ETH_FCS_LEN
+ LOCAL_SKB_ALIGN
+ 128;
1753 dev
->ethtool_ops
= &pasemi_mac_ethtool_ops
;
1758 mac
->msg_enable
= netif_msg_init(debug
, DEFAULT_MSG_ENABLE
);
1760 /* Enable most messages by default */
1761 mac
->msg_enable
= (NETIF_MSG_IFUP
<< 1 ) - 1;
1763 err
= register_netdev(dev
);
1766 dev_err(&mac
->pdev
->dev
, "register_netdev failed with error %d\n",
1769 } else if (netif_msg_probe(mac
)) {
1770 printk(KERN_INFO
"%s: PA Semi %s: intf %d, hw addr %pM\n",
1771 dev
->name
, mac
->type
== MAC_TYPE_GMAC
? "GMAC" : "XAUI",
1772 mac
->dma_if
, dev
->dev_addr
);
1778 pci_dev_put(mac
->iob_pdev
);
1779 pci_dev_put(mac
->dma_pdev
);
1783 pci_disable_device(pdev
);
1788 static void pasemi_mac_remove(struct pci_dev
*pdev
)
1790 struct net_device
*netdev
= pci_get_drvdata(pdev
);
1791 struct pasemi_mac
*mac
;
1796 mac
= netdev_priv(netdev
);
1798 unregister_netdev(netdev
);
1800 pci_disable_device(pdev
);
1801 pci_dev_put(mac
->dma_pdev
);
1802 pci_dev_put(mac
->iob_pdev
);
1804 pasemi_dma_free_chan(&mac
->tx
->chan
);
1805 pasemi_dma_free_chan(&mac
->rx
->chan
);
1807 free_netdev(netdev
);
1810 static const struct pci_device_id pasemi_mac_pci_tbl
[] = {
1811 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI
, 0xa005) },
1812 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI
, 0xa006) },
1816 MODULE_DEVICE_TABLE(pci
, pasemi_mac_pci_tbl
);
1818 static struct pci_driver pasemi_mac_driver
= {
1819 .name
= "pasemi_mac",
1820 .id_table
= pasemi_mac_pci_tbl
,
1821 .probe
= pasemi_mac_probe
,
1822 .remove
= pasemi_mac_remove
,
1825 static void __exit
pasemi_mac_cleanup_module(void)
1827 pci_unregister_driver(&pasemi_mac_driver
);
1830 static int pasemi_mac_init_module(void)
1834 err
= pasemi_dma_init();
1838 return pci_register_driver(&pasemi_mac_driver
);
1841 module_init(pasemi_mac_init_module
);
1842 module_exit(pasemi_mac_cleanup_module
);