2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2013 QLogic Corporation
5 * See LICENSE.qlcnic for copyright and licensing details.
8 #include <linux/if_vlan.h>
9 #include <linux/ipv6.h>
10 #include <linux/ethtool.h>
11 #include <linux/interrupt.h>
12 #include <linux/aer.h>
15 #include "qlcnic_sriov.h"
17 static void __qlcnic_83xx_process_aen(struct qlcnic_adapter
*);
18 static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter
*, u8
);
19 static void qlcnic_83xx_configure_mac(struct qlcnic_adapter
*, u8
*, u8
,
20 struct qlcnic_cmd_args
*);
21 static int qlcnic_83xx_get_port_config(struct qlcnic_adapter
*);
22 static irqreturn_t
qlcnic_83xx_handle_aen(int, void *);
23 static pci_ers_result_t
qlcnic_83xx_io_error_detected(struct pci_dev
*,
25 static int qlcnic_83xx_set_port_config(struct qlcnic_adapter
*);
26 static pci_ers_result_t
qlcnic_83xx_io_slot_reset(struct pci_dev
*);
27 static void qlcnic_83xx_io_resume(struct pci_dev
*);
28 static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter
*, u8
);
29 static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter
*);
30 static int qlcnic_83xx_resume(struct qlcnic_adapter
*);
31 static int qlcnic_83xx_shutdown(struct pci_dev
*);
32 static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter
*);
34 #define RSS_HASHTYPE_IP_TCP 0x3
35 #define QLC_83XX_FW_MBX_CMD 0
36 #define QLC_SKIP_INACTIVE_PCI_REGS 7
37 #define QLC_MAX_LEGACY_FUNC_SUPP 8
39 /* 83xx Module type */
40 #define QLC_83XX_MODULE_FIBRE_10GBASE_LRM 0x1 /* 10GBase-LRM */
41 #define QLC_83XX_MODULE_FIBRE_10GBASE_LR 0x2 /* 10GBase-LR */
42 #define QLC_83XX_MODULE_FIBRE_10GBASE_SR 0x3 /* 10GBase-SR */
43 #define QLC_83XX_MODULE_DA_10GE_PASSIVE_CP 0x4 /* 10GE passive
46 #define QLC_83XX_MODULE_DA_10GE_ACTIVE_CP 0x5 /* 10GE active limiting
49 #define QLC_83XX_MODULE_DA_10GE_LEGACY_CP 0x6 /* 10GE passive copper
50 * (legacy, best effort)
52 #define QLC_83XX_MODULE_FIBRE_1000BASE_SX 0x7 /* 1000Base-SX */
53 #define QLC_83XX_MODULE_FIBRE_1000BASE_LX 0x8 /* 1000Base-LX */
54 #define QLC_83XX_MODULE_FIBRE_1000BASE_CX 0x9 /* 1000Base-CX */
55 #define QLC_83XX_MODULE_TP_1000BASE_T 0xa /* 1000Base-T*/
56 #define QLC_83XX_MODULE_DA_1GE_PASSIVE_CP 0xb /* 1GE passive copper
57 * (legacy, best effort)
59 #define QLC_83XX_MODULE_UNKNOWN 0xf /* Unknown module type */
62 #define QLC_83XX_10_CAPABLE BIT_8
63 #define QLC_83XX_100_CAPABLE BIT_9
64 #define QLC_83XX_1G_CAPABLE BIT_10
65 #define QLC_83XX_10G_CAPABLE BIT_11
66 #define QLC_83XX_AUTONEG_ENABLE BIT_15
68 static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl
[] = {
69 {QLCNIC_CMD_CONFIGURE_IP_ADDR
, 6, 1},
70 {QLCNIC_CMD_CONFIG_INTRPT
, 18, 34},
71 {QLCNIC_CMD_CREATE_RX_CTX
, 136, 27},
72 {QLCNIC_CMD_DESTROY_RX_CTX
, 2, 1},
73 {QLCNIC_CMD_CREATE_TX_CTX
, 54, 18},
74 {QLCNIC_CMD_DESTROY_TX_CTX
, 2, 1},
75 {QLCNIC_CMD_CONFIGURE_MAC_LEARNING
, 2, 1},
76 {QLCNIC_CMD_INTRPT_TEST
, 22, 12},
77 {QLCNIC_CMD_SET_MTU
, 3, 1},
78 {QLCNIC_CMD_READ_PHY
, 4, 2},
79 {QLCNIC_CMD_WRITE_PHY
, 5, 1},
80 {QLCNIC_CMD_READ_HW_REG
, 4, 1},
81 {QLCNIC_CMD_GET_FLOW_CTL
, 4, 2},
82 {QLCNIC_CMD_SET_FLOW_CTL
, 4, 1},
83 {QLCNIC_CMD_READ_MAX_MTU
, 4, 2},
84 {QLCNIC_CMD_READ_MAX_LRO
, 4, 2},
85 {QLCNIC_CMD_MAC_ADDRESS
, 4, 3},
86 {QLCNIC_CMD_GET_PCI_INFO
, 1, 129},
87 {QLCNIC_CMD_GET_NIC_INFO
, 2, 19},
88 {QLCNIC_CMD_SET_NIC_INFO
, 32, 1},
89 {QLCNIC_CMD_GET_ESWITCH_CAPABILITY
, 4, 3},
90 {QLCNIC_CMD_TOGGLE_ESWITCH
, 4, 1},
91 {QLCNIC_CMD_GET_ESWITCH_STATUS
, 4, 3},
92 {QLCNIC_CMD_SET_PORTMIRRORING
, 4, 1},
93 {QLCNIC_CMD_CONFIGURE_ESWITCH
, 4, 1},
94 {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG
, 4, 3},
95 {QLCNIC_CMD_GET_ESWITCH_STATS
, 5, 1},
96 {QLCNIC_CMD_CONFIG_PORT
, 4, 1},
97 {QLCNIC_CMD_TEMP_SIZE
, 1, 4},
98 {QLCNIC_CMD_GET_TEMP_HDR
, 5, 5},
99 {QLCNIC_CMD_GET_LINK_EVENT
, 2, 1},
100 {QLCNIC_CMD_CONFIG_MAC_VLAN
, 4, 3},
101 {QLCNIC_CMD_CONFIG_INTR_COAL
, 6, 1},
102 {QLCNIC_CMD_CONFIGURE_RSS
, 14, 1},
103 {QLCNIC_CMD_CONFIGURE_LED
, 2, 1},
104 {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE
, 2, 1},
105 {QLCNIC_CMD_CONFIGURE_HW_LRO
, 2, 1},
106 {QLCNIC_CMD_GET_STATISTICS
, 2, 80},
107 {QLCNIC_CMD_SET_PORT_CONFIG
, 2, 1},
108 {QLCNIC_CMD_GET_PORT_CONFIG
, 2, 2},
109 {QLCNIC_CMD_GET_LINK_STATUS
, 2, 4},
110 {QLCNIC_CMD_IDC_ACK
, 5, 1},
111 {QLCNIC_CMD_INIT_NIC_FUNC
, 3, 1},
112 {QLCNIC_CMD_STOP_NIC_FUNC
, 2, 1},
113 {QLCNIC_CMD_SET_LED_CONFIG
, 5, 1},
114 {QLCNIC_CMD_GET_LED_CONFIG
, 1, 5},
115 {QLCNIC_CMD_83XX_SET_DRV_VER
, 4, 1},
116 {QLCNIC_CMD_ADD_RCV_RINGS
, 130, 26},
117 {QLCNIC_CMD_CONFIG_VPORT
, 4, 4},
118 {QLCNIC_CMD_BC_EVENT_SETUP
, 2, 1},
119 {QLCNIC_CMD_DCB_QUERY_CAP
, 1, 2},
120 {QLCNIC_CMD_DCB_QUERY_PARAM
, 1, 50},
121 {QLCNIC_CMD_SET_INGRESS_ENCAP
, 2, 1},
122 {QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP
, 4, 1},
125 const u32 qlcnic_83xx_ext_reg_tbl
[] = {
126 0x38CC, /* Global Reset */
127 0x38F0, /* Wildcard */
128 0x38FC, /* Informant */
129 0x3038, /* Host MBX ctrl */
130 0x303C, /* FW MBX ctrl */
131 0x355C, /* BOOT LOADER ADDRESS REG */
132 0x3560, /* BOOT LOADER SIZE REG */
133 0x3564, /* FW IMAGE ADDR REG */
134 0x1000, /* MBX intr enable */
135 0x1200, /* Default Intr mask */
136 0x1204, /* Default Interrupt ID */
137 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
138 0x3784, /* QLC_83XX_IDC_DEV_STATE */
139 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
140 0x378C, /* QLC_83XX_IDC_DRV_ACK */
141 0x3790, /* QLC_83XX_IDC_CTRL */
142 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
143 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
144 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
145 0x37A0, /* QLC_83XX_IDC_PF_0 */
146 0x37A4, /* QLC_83XX_IDC_PF_1 */
147 0x37A8, /* QLC_83XX_IDC_PF_2 */
148 0x37AC, /* QLC_83XX_IDC_PF_3 */
149 0x37B0, /* QLC_83XX_IDC_PF_4 */
150 0x37B4, /* QLC_83XX_IDC_PF_5 */
151 0x37B8, /* QLC_83XX_IDC_PF_6 */
152 0x37BC, /* QLC_83XX_IDC_PF_7 */
153 0x37C0, /* QLC_83XX_IDC_PF_8 */
154 0x37C4, /* QLC_83XX_IDC_PF_9 */
155 0x37C8, /* QLC_83XX_IDC_PF_10 */
156 0x37CC, /* QLC_83XX_IDC_PF_11 */
157 0x37D0, /* QLC_83XX_IDC_PF_12 */
158 0x37D4, /* QLC_83XX_IDC_PF_13 */
159 0x37D8, /* QLC_83XX_IDC_PF_14 */
160 0x37DC, /* QLC_83XX_IDC_PF_15 */
161 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
162 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
163 0x37F0, /* QLC_83XX_DRV_OP_MODE */
164 0x37F4, /* QLC_83XX_VNIC_STATE */
165 0x3868, /* QLC_83XX_DRV_LOCK */
166 0x386C, /* QLC_83XX_DRV_UNLOCK */
167 0x3504, /* QLC_83XX_DRV_LOCK_ID */
168 0x34A4, /* QLC_83XX_ASIC_TEMP */
171 const u32 qlcnic_83xx_reg_tbl
[] = {
172 0x34A8, /* PEG_HALT_STAT1 */
173 0x34AC, /* PEG_HALT_STAT2 */
174 0x34B0, /* FW_HEARTBEAT */
175 0x3500, /* FLASH LOCK_ID */
176 0x3528, /* FW_CAPABILITIES */
177 0x3538, /* Driver active, DRV_REG0 */
178 0x3540, /* Device state, DRV_REG1 */
179 0x3544, /* Driver state, DRV_REG2 */
180 0x3548, /* Driver scratch, DRV_REG3 */
181 0x354C, /* Device partition info, DRV_REG4 */
182 0x3524, /* Driver IDC ver, DRV_REG5 */
183 0x3550, /* FW_VER_MAJOR */
184 0x3554, /* FW_VER_MINOR */
185 0x3558, /* FW_VER_SUB */
186 0x359C, /* NPAR STATE */
187 0x35FC, /* FW_IMG_VALID */
188 0x3650, /* CMD_PEG_STATE */
189 0x373C, /* RCV_PEG_STATE */
190 0x37B4, /* ASIC TEMP */
192 0x3570, /* DRV OP MODE */
193 0x3850, /* FLASH LOCK */
194 0x3854, /* FLASH UNLOCK */
197 static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops
= {
198 .read_crb
= qlcnic_83xx_read_crb
,
199 .write_crb
= qlcnic_83xx_write_crb
,
200 .read_reg
= qlcnic_83xx_rd_reg_indirect
,
201 .write_reg
= qlcnic_83xx_wrt_reg_indirect
,
202 .get_mac_address
= qlcnic_83xx_get_mac_address
,
203 .setup_intr
= qlcnic_83xx_setup_intr
,
204 .alloc_mbx_args
= qlcnic_83xx_alloc_mbx_args
,
205 .mbx_cmd
= qlcnic_83xx_issue_cmd
,
206 .get_func_no
= qlcnic_83xx_get_func_no
,
207 .api_lock
= qlcnic_83xx_cam_lock
,
208 .api_unlock
= qlcnic_83xx_cam_unlock
,
209 .add_sysfs
= qlcnic_83xx_add_sysfs
,
210 .remove_sysfs
= qlcnic_83xx_remove_sysfs
,
211 .process_lb_rcv_ring_diag
= qlcnic_83xx_process_rcv_ring_diag
,
212 .create_rx_ctx
= qlcnic_83xx_create_rx_ctx
,
213 .create_tx_ctx
= qlcnic_83xx_create_tx_ctx
,
214 .del_rx_ctx
= qlcnic_83xx_del_rx_ctx
,
215 .del_tx_ctx
= qlcnic_83xx_del_tx_ctx
,
216 .setup_link_event
= qlcnic_83xx_setup_link_event
,
217 .get_nic_info
= qlcnic_83xx_get_nic_info
,
218 .get_pci_info
= qlcnic_83xx_get_pci_info
,
219 .set_nic_info
= qlcnic_83xx_set_nic_info
,
220 .change_macvlan
= qlcnic_83xx_sre_macaddr_change
,
221 .napi_enable
= qlcnic_83xx_napi_enable
,
222 .napi_disable
= qlcnic_83xx_napi_disable
,
223 .config_intr_coal
= qlcnic_83xx_config_intr_coal
,
224 .config_rss
= qlcnic_83xx_config_rss
,
225 .config_hw_lro
= qlcnic_83xx_config_hw_lro
,
226 .config_promisc_mode
= qlcnic_83xx_nic_set_promisc
,
227 .change_l2_filter
= qlcnic_83xx_change_l2_filter
,
228 .get_board_info
= qlcnic_83xx_get_port_info
,
229 .set_mac_filter_count
= qlcnic_83xx_set_mac_filter_count
,
230 .free_mac_list
= qlcnic_82xx_free_mac_list
,
231 .io_error_detected
= qlcnic_83xx_io_error_detected
,
232 .io_slot_reset
= qlcnic_83xx_io_slot_reset
,
233 .io_resume
= qlcnic_83xx_io_resume
,
234 .get_beacon_state
= qlcnic_83xx_get_beacon_state
,
235 .enable_sds_intr
= qlcnic_83xx_enable_sds_intr
,
236 .disable_sds_intr
= qlcnic_83xx_disable_sds_intr
,
237 .enable_tx_intr
= qlcnic_83xx_enable_tx_intr
,
238 .disable_tx_intr
= qlcnic_83xx_disable_tx_intr
,
239 .get_saved_state
= qlcnic_83xx_get_saved_state
,
240 .set_saved_state
= qlcnic_83xx_set_saved_state
,
241 .cache_tmpl_hdr_values
= qlcnic_83xx_cache_tmpl_hdr_values
,
242 .get_cap_size
= qlcnic_83xx_get_cap_size
,
243 .set_sys_info
= qlcnic_83xx_set_sys_info
,
244 .store_cap_mask
= qlcnic_83xx_store_cap_mask
,
245 .encap_rx_offload
= qlcnic_83xx_encap_rx_offload
,
246 .encap_tx_offload
= qlcnic_83xx_encap_tx_offload
,
249 static struct qlcnic_nic_template qlcnic_83xx_ops
= {
250 .config_bridged_mode
= qlcnic_config_bridged_mode
,
251 .config_led
= qlcnic_config_led
,
252 .request_reset
= qlcnic_83xx_idc_request_reset
,
253 .cancel_idc_work
= qlcnic_83xx_idc_exit
,
254 .napi_add
= qlcnic_83xx_napi_add
,
255 .napi_del
= qlcnic_83xx_napi_del
,
256 .config_ipaddr
= qlcnic_83xx_config_ipaddr
,
257 .clear_legacy_intr
= qlcnic_83xx_clear_legacy_intr
,
258 .shutdown
= qlcnic_83xx_shutdown
,
259 .resume
= qlcnic_83xx_resume
,
262 void qlcnic_83xx_register_map(struct qlcnic_hardware_context
*ahw
)
264 ahw
->hw_ops
= &qlcnic_83xx_hw_ops
;
265 ahw
->reg_tbl
= (u32
*)qlcnic_83xx_reg_tbl
;
266 ahw
->ext_reg_tbl
= (u32
*)qlcnic_83xx_ext_reg_tbl
;
269 int qlcnic_83xx_get_fw_version(struct qlcnic_adapter
*adapter
)
271 u32 fw_major
, fw_minor
, fw_build
;
272 struct pci_dev
*pdev
= adapter
->pdev
;
274 fw_major
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_MAJOR
);
275 fw_minor
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_MINOR
);
276 fw_build
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_SUB
);
277 adapter
->fw_version
= QLCNIC_VERSION_CODE(fw_major
, fw_minor
, fw_build
);
279 dev_info(&pdev
->dev
, "Driver v%s, firmware version %d.%d.%d\n",
280 QLCNIC_LINUX_VERSIONID
, fw_major
, fw_minor
, fw_build
);
282 return adapter
->fw_version
;
285 static int __qlcnic_set_win_base(struct qlcnic_adapter
*adapter
, u32 addr
)
290 base
= adapter
->ahw
->pci_base0
+
291 QLC_83XX_CRB_WIN_FUNC(adapter
->ahw
->pci_func
);
300 int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter
*adapter
, ulong addr
,
303 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
305 *err
= __qlcnic_set_win_base(adapter
, (u32
) addr
);
307 return QLCRDX(ahw
, QLCNIC_WILDCARD
);
309 dev_err(&adapter
->pdev
->dev
,
310 "%s failed, addr = 0x%lx\n", __func__
, addr
);
315 int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter
*adapter
, ulong addr
,
319 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
321 err
= __qlcnic_set_win_base(adapter
, (u32
) addr
);
323 QLCWRX(ahw
, QLCNIC_WILDCARD
, data
);
326 dev_err(&adapter
->pdev
->dev
,
327 "%s failed, addr = 0x%x data = 0x%x\n",
328 __func__
, (int)addr
, data
);
333 static void qlcnic_83xx_enable_legacy(struct qlcnic_adapter
*adapter
)
335 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
337 /* MSI-X enablement failed, use legacy interrupt */
338 adapter
->tgt_status_reg
= ahw
->pci_base0
+ QLC_83XX_INTX_PTR
;
339 adapter
->tgt_mask_reg
= ahw
->pci_base0
+ QLC_83XX_INTX_MASK
;
340 adapter
->isr_int_vec
= ahw
->pci_base0
+ QLC_83XX_INTX_TRGR
;
341 adapter
->msix_entries
[0].vector
= adapter
->pdev
->irq
;
342 dev_info(&adapter
->pdev
->dev
, "using legacy interrupt\n");
345 static int qlcnic_83xx_calculate_msix_vector(struct qlcnic_adapter
*adapter
)
349 num_msix
= adapter
->drv_sds_rings
;
351 /* account for AEN interrupt MSI-X based interrupts */
354 if (!(adapter
->flags
& QLCNIC_TX_INTR_SHARED
))
355 num_msix
+= adapter
->drv_tx_rings
;
360 int qlcnic_83xx_setup_intr(struct qlcnic_adapter
*adapter
)
362 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
363 int err
, i
, num_msix
;
365 if (adapter
->flags
& QLCNIC_TSS_RSS
) {
366 err
= qlcnic_setup_tss_rss_intr(adapter
);
369 num_msix
= ahw
->num_msix
;
371 num_msix
= qlcnic_83xx_calculate_msix_vector(adapter
);
373 err
= qlcnic_enable_msix(adapter
, num_msix
);
377 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
) {
378 num_msix
= ahw
->num_msix
;
380 if (qlcnic_sriov_vf_check(adapter
))
383 adapter
->drv_sds_rings
= QLCNIC_SINGLE_RING
;
384 adapter
->drv_tx_rings
= QLCNIC_SINGLE_RING
;
388 /* setup interrupt mapping table for fw */
390 vzalloc(array_size(num_msix
,
391 sizeof(struct qlcnic_intrpt_config
)));
395 if (!(adapter
->flags
& QLCNIC_MSIX_ENABLED
)) {
396 if (adapter
->ahw
->pci_func
>= QLC_MAX_LEGACY_FUNC_SUPP
) {
397 dev_err(&adapter
->pdev
->dev
, "PCI function number 8 and higher are not supported with legacy interrupt, func 0x%x\n",
402 qlcnic_83xx_enable_legacy(adapter
);
405 for (i
= 0; i
< num_msix
; i
++) {
406 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
407 ahw
->intr_tbl
[i
].type
= QLCNIC_INTRPT_MSIX
;
409 ahw
->intr_tbl
[i
].type
= QLCNIC_INTRPT_INTX
;
410 ahw
->intr_tbl
[i
].id
= i
;
411 ahw
->intr_tbl
[i
].src
= 0;
417 static inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter
*adapter
)
419 writel(0, adapter
->tgt_mask_reg
);
422 static inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter
*adapter
)
424 if (adapter
->tgt_mask_reg
)
425 writel(1, adapter
->tgt_mask_reg
);
428 static inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
433 /* Mailbox in MSI-x mode and Legacy Interrupt share the same
434 * source register. We could be here before contexts are created
435 * and sds_ring->crb_intr_mask has not been initialized, calculate
436 * BAR offset for Interrupt Source Register
438 mask
= QLCRDX(adapter
->ahw
, QLCNIC_DEF_INT_MASK
);
439 writel(0, adapter
->ahw
->pci_base0
+ mask
);
442 void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter
*adapter
)
446 mask
= QLCRDX(adapter
->ahw
, QLCNIC_DEF_INT_MASK
);
447 writel(1, adapter
->ahw
->pci_base0
+ mask
);
448 QLCWRX(adapter
->ahw
, QLCNIC_MBX_INTR_ENBL
, 0);
451 static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter
*adapter
,
452 struct qlcnic_cmd_args
*cmd
)
456 if (cmd
->op_type
== QLC_83XX_MBX_POST_BC_OP
)
459 for (i
= 0; i
< cmd
->rsp
.num
; i
++)
460 cmd
->rsp
.arg
[i
] = readl(QLCNIC_MBX_FW(adapter
->ahw
, i
));
463 irqreturn_t
qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter
*adapter
)
466 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
469 intr_val
= readl(adapter
->tgt_status_reg
);
471 if (!QLC_83XX_VALID_INTX_BIT31(intr_val
))
474 if (QLC_83XX_INTX_FUNC(intr_val
) != adapter
->ahw
->pci_func
) {
475 adapter
->stats
.spurious_intr
++;
478 /* The barrier is required to ensure writes to the registers */
481 /* clear the interrupt trigger control register */
482 writel_relaxed(0, adapter
->isr_int_vec
);
483 intr_val
= readl(adapter
->isr_int_vec
);
485 intr_val
= readl(adapter
->tgt_status_reg
);
486 if (QLC_83XX_INTX_FUNC(intr_val
) != ahw
->pci_func
)
489 } while (QLC_83XX_VALID_INTX_BIT30(intr_val
) &&
490 (retries
< QLC_83XX_LEGACY_INTX_MAX_RETRY
));
495 static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox
*mbx
)
497 mbx
->rsp_status
= QLC_83XX_MBX_RESPONSE_ARRIVED
;
498 complete(&mbx
->completion
);
501 static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter
*adapter
)
503 u32 resp
, event
, rsp_status
= QLC_83XX_MBX_RESPONSE_ARRIVED
;
504 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
507 spin_lock_irqsave(&mbx
->aen_lock
, flags
);
508 resp
= QLCRDX(adapter
->ahw
, QLCNIC_FW_MBX_CTRL
);
509 if (!(resp
& QLCNIC_SET_OWNER
))
512 event
= readl(QLCNIC_MBX_FW(adapter
->ahw
, 0));
513 if (event
& QLCNIC_MBX_ASYNC_EVENT
) {
514 __qlcnic_83xx_process_aen(adapter
);
516 if (mbx
->rsp_status
!= rsp_status
)
517 qlcnic_83xx_notify_mbx_response(mbx
);
520 qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter
);
521 spin_unlock_irqrestore(&mbx
->aen_lock
, flags
);
524 irqreturn_t
qlcnic_83xx_intr(int irq
, void *data
)
526 struct qlcnic_adapter
*adapter
= data
;
527 struct qlcnic_host_sds_ring
*sds_ring
;
528 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
530 if (qlcnic_83xx_clear_legacy_intr(adapter
) == IRQ_NONE
)
533 qlcnic_83xx_poll_process_aen(adapter
);
535 if (ahw
->diag_test
) {
536 if (ahw
->diag_test
== QLCNIC_INTERRUPT_TEST
)
538 qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter
);
542 if (!test_bit(__QLCNIC_DEV_UP
, &adapter
->state
)) {
543 qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter
);
545 sds_ring
= &adapter
->recv_ctx
->sds_rings
[0];
546 napi_schedule(&sds_ring
->napi
);
552 irqreturn_t
qlcnic_83xx_tmp_intr(int irq
, void *data
)
554 struct qlcnic_host_sds_ring
*sds_ring
= data
;
555 struct qlcnic_adapter
*adapter
= sds_ring
->adapter
;
557 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
560 if (adapter
->nic_ops
->clear_legacy_intr(adapter
) == IRQ_NONE
)
564 adapter
->ahw
->diag_cnt
++;
565 qlcnic_enable_sds_intr(adapter
, sds_ring
);
570 void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter
*adapter
)
574 if (!(adapter
->flags
& QLCNIC_MSIX_ENABLED
))
575 qlcnic_83xx_set_legacy_intr_mask(adapter
);
577 qlcnic_83xx_disable_mbx_intr(adapter
);
579 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
580 num_msix
= adapter
->ahw
->num_msix
- 1;
586 if (adapter
->msix_entries
) {
587 synchronize_irq(adapter
->msix_entries
[num_msix
].vector
);
588 free_irq(adapter
->msix_entries
[num_msix
].vector
, adapter
);
592 int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter
*adapter
)
594 irq_handler_t handler
;
597 unsigned long flags
= 0;
599 if (!(adapter
->flags
& QLCNIC_MSI_ENABLED
) &&
600 !(adapter
->flags
& QLCNIC_MSIX_ENABLED
))
601 flags
|= IRQF_SHARED
;
603 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
) {
604 handler
= qlcnic_83xx_handle_aen
;
605 val
= adapter
->msix_entries
[adapter
->ahw
->num_msix
- 1].vector
;
606 err
= request_irq(val
, handler
, flags
, "qlcnic-MB", adapter
);
608 dev_err(&adapter
->pdev
->dev
,
609 "failed to register MBX interrupt\n");
613 handler
= qlcnic_83xx_intr
;
614 val
= adapter
->msix_entries
[0].vector
;
615 err
= request_irq(val
, handler
, flags
, "qlcnic", adapter
);
617 dev_err(&adapter
->pdev
->dev
,
618 "failed to register INTx interrupt\n");
621 qlcnic_83xx_clear_legacy_intr_mask(adapter
);
624 /* Enable mailbox interrupt */
625 qlcnic_83xx_enable_mbx_interrupt(adapter
);
630 void qlcnic_83xx_get_func_no(struct qlcnic_adapter
*adapter
)
632 u32 val
= QLCRDX(adapter
->ahw
, QLCNIC_INFORMANT
);
633 adapter
->ahw
->pci_func
= (val
>> 24) & 0xff;
636 int qlcnic_83xx_cam_lock(struct qlcnic_adapter
*adapter
)
641 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
643 addr
= ahw
->pci_base0
+ QLC_83XX_SEM_LOCK_FUNC(ahw
->pci_func
);
647 /* write the function number to register */
648 QLC_SHARED_REG_WR32(adapter
, QLCNIC_FLASH_LOCK_OWNER
,
652 usleep_range(1000, 2000);
653 } while (++limit
<= QLCNIC_PCIE_SEM_TIMEOUT
);
658 void qlcnic_83xx_cam_unlock(struct qlcnic_adapter
*adapter
)
662 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
664 addr
= ahw
->pci_base0
+ QLC_83XX_SEM_UNLOCK_FUNC(ahw
->pci_func
);
668 void qlcnic_83xx_read_crb(struct qlcnic_adapter
*adapter
, char *buf
,
669 loff_t offset
, size_t size
)
674 if (qlcnic_api_lock(adapter
)) {
675 dev_err(&adapter
->pdev
->dev
,
676 "%s: failed to acquire lock. addr offset 0x%x\n",
677 __func__
, (u32
)offset
);
681 data
= QLCRD32(adapter
, (u32
) offset
, &ret
);
682 qlcnic_api_unlock(adapter
);
685 dev_err(&adapter
->pdev
->dev
,
686 "%s: failed. addr offset 0x%x\n",
687 __func__
, (u32
)offset
);
690 memcpy(buf
, &data
, size
);
693 void qlcnic_83xx_write_crb(struct qlcnic_adapter
*adapter
, char *buf
,
694 loff_t offset
, size_t size
)
698 memcpy(&data
, buf
, size
);
699 qlcnic_83xx_wrt_reg_indirect(adapter
, (u32
) offset
, data
);
702 int qlcnic_83xx_get_port_info(struct qlcnic_adapter
*adapter
)
704 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
707 status
= qlcnic_83xx_get_port_config(adapter
);
709 dev_err(&adapter
->pdev
->dev
,
710 "Get Port Info failed\n");
713 if (ahw
->port_config
& QLC_83XX_10G_CAPABLE
) {
714 ahw
->port_type
= QLCNIC_XGBE
;
715 } else if (ahw
->port_config
& QLC_83XX_10_CAPABLE
||
716 ahw
->port_config
& QLC_83XX_100_CAPABLE
||
717 ahw
->port_config
& QLC_83XX_1G_CAPABLE
) {
718 ahw
->port_type
= QLCNIC_GBE
;
720 ahw
->port_type
= QLCNIC_XGBE
;
723 if (QLC_83XX_AUTONEG(ahw
->port_config
))
724 ahw
->link_autoneg
= AUTONEG_ENABLE
;
730 static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter
*adapter
)
732 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
733 u16 act_pci_fn
= ahw
->total_nic_func
;
736 ahw
->max_mc_count
= QLC_83XX_MAX_MC_COUNT
;
738 count
= (QLC_83XX_MAX_UC_COUNT
- QLC_83XX_MAX_MC_COUNT
) /
741 count
= (QLC_83XX_LB_MAX_FILTERS
- QLC_83XX_MAX_MC_COUNT
) /
743 ahw
->max_uc_count
= count
;
746 void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter
*adapter
)
750 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
751 val
= BIT_2
| ((adapter
->ahw
->num_msix
- 1) << 8);
755 QLCWRX(adapter
->ahw
, QLCNIC_MBX_INTR_ENBL
, val
);
756 qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter
);
759 void qlcnic_83xx_check_vf(struct qlcnic_adapter
*adapter
,
760 const struct pci_device_id
*ent
)
762 u32 op_mode
, priv_level
;
763 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
765 ahw
->fw_hal_version
= 2;
766 qlcnic_get_func_no(adapter
);
768 if (qlcnic_sriov_vf_check(adapter
)) {
769 qlcnic_sriov_vf_set_ops(adapter
);
773 /* Determine function privilege level */
774 op_mode
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_OP_MODE
);
775 if (op_mode
== QLC_83XX_DEFAULT_OPMODE
)
776 priv_level
= QLCNIC_MGMT_FUNC
;
778 priv_level
= QLC_83XX_GET_FUNC_PRIVILEGE(op_mode
,
781 if (priv_level
== QLCNIC_NON_PRIV_FUNC
) {
782 ahw
->op_mode
= QLCNIC_NON_PRIV_FUNC
;
783 dev_info(&adapter
->pdev
->dev
,
784 "HAL Version: %d Non Privileged function\n",
785 ahw
->fw_hal_version
);
786 adapter
->nic_ops
= &qlcnic_vf_ops
;
788 if (pci_find_ext_capability(adapter
->pdev
,
789 PCI_EXT_CAP_ID_SRIOV
))
790 set_bit(__QLCNIC_SRIOV_CAPABLE
, &adapter
->state
);
791 adapter
->nic_ops
= &qlcnic_83xx_ops
;
795 static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter
*adapter
,
797 static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter
*adapter
,
800 void qlcnic_dump_mbx(struct qlcnic_adapter
*adapter
,
801 struct qlcnic_cmd_args
*cmd
)
805 if (cmd
->op_type
== QLC_83XX_MBX_POST_BC_OP
)
808 dev_info(&adapter
->pdev
->dev
,
809 "Host MBX regs(%d)\n", cmd
->req
.num
);
810 for (i
= 0; i
< cmd
->req
.num
; i
++) {
813 pr_info("%08x ", cmd
->req
.arg
[i
]);
816 dev_info(&adapter
->pdev
->dev
,
817 "FW MBX regs(%d)\n", cmd
->rsp
.num
);
818 for (i
= 0; i
< cmd
->rsp
.num
; i
++) {
821 pr_info("%08x ", cmd
->rsp
.arg
[i
]);
826 static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter
*adapter
,
827 struct qlcnic_cmd_args
*cmd
)
829 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
830 int opcode
= LSW(cmd
->req
.arg
[0]);
831 unsigned long max_loops
;
833 max_loops
= cmd
->total_cmds
* QLC_83XX_MBX_CMD_LOOP
;
835 for (; max_loops
; max_loops
--) {
836 if (atomic_read(&cmd
->rsp_status
) ==
837 QLC_83XX_MBX_RESPONSE_ARRIVED
)
843 dev_err(&adapter
->pdev
->dev
,
844 "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
845 __func__
, opcode
, cmd
->type
, ahw
->pci_func
, ahw
->op_mode
);
846 flush_workqueue(ahw
->mailbox
->work_q
);
850 int qlcnic_83xx_issue_cmd(struct qlcnic_adapter
*adapter
,
851 struct qlcnic_cmd_args
*cmd
)
853 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
854 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
855 int cmd_type
, err
, opcode
;
856 unsigned long timeout
;
861 opcode
= LSW(cmd
->req
.arg
[0]);
862 cmd_type
= cmd
->type
;
863 err
= mbx
->ops
->enqueue_cmd(adapter
, cmd
, &timeout
);
865 dev_err(&adapter
->pdev
->dev
,
866 "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
867 __func__
, opcode
, cmd
->type
, ahw
->pci_func
,
873 case QLC_83XX_MBX_CMD_WAIT
:
874 if (!wait_for_completion_timeout(&cmd
->completion
, timeout
)) {
875 dev_err(&adapter
->pdev
->dev
,
876 "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
877 __func__
, opcode
, cmd_type
, ahw
->pci_func
,
879 flush_workqueue(mbx
->work_q
);
882 case QLC_83XX_MBX_CMD_NO_WAIT
:
884 case QLC_83XX_MBX_CMD_BUSY_WAIT
:
885 qlcnic_83xx_poll_for_mbx_completion(adapter
, cmd
);
888 dev_err(&adapter
->pdev
->dev
,
889 "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
890 __func__
, opcode
, cmd_type
, ahw
->pci_func
,
892 qlcnic_83xx_detach_mailbox_work(adapter
);
895 return cmd
->rsp_opcode
;
898 int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args
*mbx
,
899 struct qlcnic_adapter
*adapter
, u32 type
)
903 const struct qlcnic_mailbox_metadata
*mbx_tbl
;
905 memset(mbx
, 0, sizeof(struct qlcnic_cmd_args
));
906 mbx_tbl
= qlcnic_83xx_mbx_tbl
;
907 size
= ARRAY_SIZE(qlcnic_83xx_mbx_tbl
);
908 for (i
= 0; i
< size
; i
++) {
909 if (type
== mbx_tbl
[i
].cmd
) {
910 mbx
->op_type
= QLC_83XX_FW_MBX_CMD
;
911 mbx
->req
.num
= mbx_tbl
[i
].in_args
;
912 mbx
->rsp
.num
= mbx_tbl
[i
].out_args
;
913 mbx
->req
.arg
= kcalloc(mbx
->req
.num
, sizeof(u32
),
917 mbx
->rsp
.arg
= kcalloc(mbx
->rsp
.num
, sizeof(u32
),
924 temp
= adapter
->ahw
->fw_hal_version
<< 29;
925 mbx
->req
.arg
[0] = (type
| (mbx
->req
.num
<< 16) | temp
);
931 dev_err(&adapter
->pdev
->dev
, "%s: Invalid mailbox command opcode 0x%x\n",
936 void qlcnic_83xx_idc_aen_work(struct work_struct
*work
)
938 struct qlcnic_adapter
*adapter
;
939 struct qlcnic_cmd_args cmd
;
942 adapter
= container_of(work
, struct qlcnic_adapter
, idc_aen_work
.work
);
943 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_IDC_ACK
);
947 for (i
= 1; i
< QLC_83XX_MBX_AEN_CNT
; i
++)
948 cmd
.req
.arg
[i
] = adapter
->ahw
->mbox_aen
[i
];
950 err
= qlcnic_issue_cmd(adapter
, &cmd
);
952 dev_info(&adapter
->pdev
->dev
,
953 "%s: Mailbox IDC ACK failed.\n", __func__
);
954 qlcnic_free_mbx_args(&cmd
);
957 static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter
*adapter
,
960 dev_dbg(&adapter
->pdev
->dev
, "Completion AEN:0x%x.\n",
961 QLCNIC_MBX_RSP(data
[0]));
962 clear_bit(QLC_83XX_IDC_COMP_AEN
, &adapter
->ahw
->idc
.status
);
966 static void __qlcnic_83xx_process_aen(struct qlcnic_adapter
*adapter
)
968 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
969 u32 event
[QLC_83XX_MBX_AEN_CNT
];
972 for (i
= 0; i
< QLC_83XX_MBX_AEN_CNT
; i
++)
973 event
[i
] = readl(QLCNIC_MBX_FW(ahw
, i
));
975 switch (QLCNIC_MBX_RSP(event
[0])) {
977 case QLCNIC_MBX_LINK_EVENT
:
978 qlcnic_83xx_handle_link_aen(adapter
, event
);
980 case QLCNIC_MBX_COMP_EVENT
:
981 qlcnic_83xx_handle_idc_comp_aen(adapter
, event
);
983 case QLCNIC_MBX_REQUEST_EVENT
:
984 for (i
= 0; i
< QLC_83XX_MBX_AEN_CNT
; i
++)
985 adapter
->ahw
->mbox_aen
[i
] = QLCNIC_MBX_RSP(event
[i
]);
986 queue_delayed_work(adapter
->qlcnic_wq
,
987 &adapter
->idc_aen_work
, 0);
989 case QLCNIC_MBX_TIME_EXTEND_EVENT
:
990 ahw
->extend_lb_time
= event
[1] >> 8 & 0xf;
992 case QLCNIC_MBX_BC_EVENT
:
993 qlcnic_sriov_handle_bc_event(adapter
, event
[1]);
995 case QLCNIC_MBX_SFP_INSERT_EVENT
:
996 dev_info(&adapter
->pdev
->dev
, "SFP+ Insert AEN:0x%x.\n",
997 QLCNIC_MBX_RSP(event
[0]));
999 case QLCNIC_MBX_SFP_REMOVE_EVENT
:
1000 dev_info(&adapter
->pdev
->dev
, "SFP Removed AEN:0x%x.\n",
1001 QLCNIC_MBX_RSP(event
[0]));
1003 case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT
:
1004 qlcnic_dcb_aen_handler(adapter
->dcb
, (void *)&event
[1]);
1007 dev_dbg(&adapter
->pdev
->dev
, "Unsupported AEN:0x%x.\n",
1008 QLCNIC_MBX_RSP(event
[0]));
1012 QLCWRX(ahw
, QLCNIC_FW_MBX_CTRL
, QLCNIC_CLR_OWNER
);
1015 static void qlcnic_83xx_process_aen(struct qlcnic_adapter
*adapter
)
1017 u32 resp
, event
, rsp_status
= QLC_83XX_MBX_RESPONSE_ARRIVED
;
1018 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1019 struct qlcnic_mailbox
*mbx
= ahw
->mailbox
;
1020 unsigned long flags
;
1022 spin_lock_irqsave(&mbx
->aen_lock
, flags
);
1023 resp
= QLCRDX(ahw
, QLCNIC_FW_MBX_CTRL
);
1024 if (resp
& QLCNIC_SET_OWNER
) {
1025 event
= readl(QLCNIC_MBX_FW(ahw
, 0));
1026 if (event
& QLCNIC_MBX_ASYNC_EVENT
) {
1027 __qlcnic_83xx_process_aen(adapter
);
1029 if (mbx
->rsp_status
!= rsp_status
)
1030 qlcnic_83xx_notify_mbx_response(mbx
);
1033 spin_unlock_irqrestore(&mbx
->aen_lock
, flags
);
1036 static void qlcnic_83xx_mbx_poll_work(struct work_struct
*work
)
1038 struct qlcnic_adapter
*adapter
;
1040 adapter
= container_of(work
, struct qlcnic_adapter
, mbx_poll_work
.work
);
1042 if (!test_bit(__QLCNIC_MBX_POLL_ENABLE
, &adapter
->state
))
1045 qlcnic_83xx_process_aen(adapter
);
1046 queue_delayed_work(adapter
->qlcnic_wq
, &adapter
->mbx_poll_work
,
1050 void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter
*adapter
)
1052 if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE
, &adapter
->state
))
1055 INIT_DELAYED_WORK(&adapter
->mbx_poll_work
, qlcnic_83xx_mbx_poll_work
);
1056 queue_delayed_work(adapter
->qlcnic_wq
, &adapter
->mbx_poll_work
, 0);
1059 void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter
*adapter
)
1061 if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE
, &adapter
->state
))
1063 cancel_delayed_work_sync(&adapter
->mbx_poll_work
);
1066 static int qlcnic_83xx_add_rings(struct qlcnic_adapter
*adapter
)
1068 int index
, i
, err
, sds_mbx_size
;
1069 u32
*buf
, intrpt_id
, intr_mask
;
1072 struct qlcnic_cmd_args cmd
;
1073 struct qlcnic_host_sds_ring
*sds
;
1074 struct qlcnic_sds_mbx sds_mbx
;
1075 struct qlcnic_add_rings_mbx_out
*mbx_out
;
1076 struct qlcnic_recv_context
*recv_ctx
= adapter
->recv_ctx
;
1077 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1079 sds_mbx_size
= sizeof(struct qlcnic_sds_mbx
);
1080 context_id
= recv_ctx
->context_id
;
1081 num_sds
= adapter
->drv_sds_rings
- QLCNIC_MAX_SDS_RINGS
;
1082 ahw
->hw_ops
->alloc_mbx_args(&cmd
, adapter
,
1083 QLCNIC_CMD_ADD_RCV_RINGS
);
1084 cmd
.req
.arg
[1] = 0 | (num_sds
<< 8) | (context_id
<< 16);
1086 /* set up status rings, mbx 2-81 */
1088 for (i
= 8; i
< adapter
->drv_sds_rings
; i
++) {
1089 memset(&sds_mbx
, 0, sds_mbx_size
);
1090 sds
= &recv_ctx
->sds_rings
[i
];
1092 memset(sds
->desc_head
, 0, STATUS_DESC_RINGSIZE(sds
));
1093 sds_mbx
.phy_addr_low
= LSD(sds
->phys_addr
);
1094 sds_mbx
.phy_addr_high
= MSD(sds
->phys_addr
);
1095 sds_mbx
.sds_ring_size
= sds
->num_desc
;
1097 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
1098 intrpt_id
= ahw
->intr_tbl
[i
].id
;
1100 intrpt_id
= QLCRDX(ahw
, QLCNIC_DEF_INT_ID
);
1102 if (adapter
->ahw
->diag_test
!= QLCNIC_LOOPBACK_TEST
)
1103 sds_mbx
.intrpt_id
= intrpt_id
;
1105 sds_mbx
.intrpt_id
= 0xffff;
1106 sds_mbx
.intrpt_val
= 0;
1107 buf
= &cmd
.req
.arg
[index
];
1108 memcpy(buf
, &sds_mbx
, sds_mbx_size
);
1109 index
+= sds_mbx_size
/ sizeof(u32
);
1112 /* send the mailbox command */
1113 err
= ahw
->hw_ops
->mbx_cmd(adapter
, &cmd
);
1115 dev_err(&adapter
->pdev
->dev
,
1116 "Failed to add rings %d\n", err
);
1120 mbx_out
= (struct qlcnic_add_rings_mbx_out
*)&cmd
.rsp
.arg
[1];
1122 /* status descriptor ring */
1123 for (i
= 8; i
< adapter
->drv_sds_rings
; i
++) {
1124 sds
= &recv_ctx
->sds_rings
[i
];
1125 sds
->crb_sts_consumer
= ahw
->pci_base0
+
1126 mbx_out
->host_csmr
[index
];
1127 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
1128 intr_mask
= ahw
->intr_tbl
[i
].src
;
1130 intr_mask
= QLCRDX(ahw
, QLCNIC_DEF_INT_MASK
);
1132 sds
->crb_intr_mask
= ahw
->pci_base0
+ intr_mask
;
1136 qlcnic_free_mbx_args(&cmd
);
1140 void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter
*adapter
)
1144 struct qlcnic_cmd_args cmd
;
1145 struct qlcnic_recv_context
*recv_ctx
= adapter
->recv_ctx
;
1147 if (qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_DESTROY_RX_CTX
))
1150 if (qlcnic_sriov_pf_check(adapter
) || qlcnic_sriov_vf_check(adapter
))
1151 cmd
.req
.arg
[0] |= (0x3 << 29);
1153 if (qlcnic_sriov_pf_check(adapter
))
1154 qlcnic_pf_set_interface_id_del_rx_ctx(adapter
, &temp
);
1156 cmd
.req
.arg
[1] = recv_ctx
->context_id
| temp
;
1157 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1159 dev_err(&adapter
->pdev
->dev
,
1160 "Failed to destroy rx ctx in firmware\n");
1162 recv_ctx
->state
= QLCNIC_HOST_CTX_STATE_FREED
;
1163 qlcnic_free_mbx_args(&cmd
);
1166 int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter
*adapter
)
1168 int i
, err
, index
, sds_mbx_size
, rds_mbx_size
;
1169 u8 num_sds
, num_rds
;
1170 u32
*buf
, intrpt_id
, intr_mask
, cap
= 0;
1171 struct qlcnic_host_sds_ring
*sds
;
1172 struct qlcnic_host_rds_ring
*rds
;
1173 struct qlcnic_sds_mbx sds_mbx
;
1174 struct qlcnic_rds_mbx rds_mbx
;
1175 struct qlcnic_cmd_args cmd
;
1176 struct qlcnic_rcv_mbx_out
*mbx_out
;
1177 struct qlcnic_recv_context
*recv_ctx
= adapter
->recv_ctx
;
1178 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1179 num_rds
= adapter
->max_rds_rings
;
1181 if (adapter
->drv_sds_rings
<= QLCNIC_MAX_SDS_RINGS
)
1182 num_sds
= adapter
->drv_sds_rings
;
1184 num_sds
= QLCNIC_MAX_SDS_RINGS
;
1186 sds_mbx_size
= sizeof(struct qlcnic_sds_mbx
);
1187 rds_mbx_size
= sizeof(struct qlcnic_rds_mbx
);
1188 cap
= QLCNIC_CAP0_LEGACY_CONTEXT
;
1190 if (adapter
->flags
& QLCNIC_FW_LRO_MSS_CAP
)
1191 cap
|= QLC_83XX_FW_CAP_LRO_MSS
;
1193 /* set mailbox hdr and capabilities */
1194 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1195 QLCNIC_CMD_CREATE_RX_CTX
);
1199 if (qlcnic_sriov_pf_check(adapter
) || qlcnic_sriov_vf_check(adapter
))
1200 cmd
.req
.arg
[0] |= (0x3 << 29);
1202 cmd
.req
.arg
[1] = cap
;
1203 cmd
.req
.arg
[5] = 1 | (num_rds
<< 5) | (num_sds
<< 8) |
1204 (QLC_83XX_HOST_RDS_MODE_UNIQUE
<< 16);
1206 if (qlcnic_sriov_pf_check(adapter
))
1207 qlcnic_pf_set_interface_id_create_rx_ctx(adapter
,
1209 /* set up status rings, mbx 8-57/87 */
1210 index
= QLC_83XX_HOST_SDS_MBX_IDX
;
1211 for (i
= 0; i
< num_sds
; i
++) {
1212 memset(&sds_mbx
, 0, sds_mbx_size
);
1213 sds
= &recv_ctx
->sds_rings
[i
];
1215 memset(sds
->desc_head
, 0, STATUS_DESC_RINGSIZE(sds
));
1216 sds_mbx
.phy_addr_low
= LSD(sds
->phys_addr
);
1217 sds_mbx
.phy_addr_high
= MSD(sds
->phys_addr
);
1218 sds_mbx
.sds_ring_size
= sds
->num_desc
;
1219 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
1220 intrpt_id
= ahw
->intr_tbl
[i
].id
;
1222 intrpt_id
= QLCRDX(ahw
, QLCNIC_DEF_INT_ID
);
1223 if (adapter
->ahw
->diag_test
!= QLCNIC_LOOPBACK_TEST
)
1224 sds_mbx
.intrpt_id
= intrpt_id
;
1226 sds_mbx
.intrpt_id
= 0xffff;
1227 sds_mbx
.intrpt_val
= 0;
1228 buf
= &cmd
.req
.arg
[index
];
1229 memcpy(buf
, &sds_mbx
, sds_mbx_size
);
1230 index
+= sds_mbx_size
/ sizeof(u32
);
1232 /* set up receive rings, mbx 88-111/135 */
1233 index
= QLCNIC_HOST_RDS_MBX_IDX
;
1234 rds
= &recv_ctx
->rds_rings
[0];
1236 memset(&rds_mbx
, 0, rds_mbx_size
);
1237 rds_mbx
.phy_addr_reg_low
= LSD(rds
->phys_addr
);
1238 rds_mbx
.phy_addr_reg_high
= MSD(rds
->phys_addr
);
1239 rds_mbx
.reg_ring_sz
= rds
->dma_size
;
1240 rds_mbx
.reg_ring_len
= rds
->num_desc
;
1242 rds
= &recv_ctx
->rds_rings
[1];
1244 rds_mbx
.phy_addr_jmb_low
= LSD(rds
->phys_addr
);
1245 rds_mbx
.phy_addr_jmb_high
= MSD(rds
->phys_addr
);
1246 rds_mbx
.jmb_ring_sz
= rds
->dma_size
;
1247 rds_mbx
.jmb_ring_len
= rds
->num_desc
;
1248 buf
= &cmd
.req
.arg
[index
];
1249 memcpy(buf
, &rds_mbx
, rds_mbx_size
);
1251 /* send the mailbox command */
1252 err
= ahw
->hw_ops
->mbx_cmd(adapter
, &cmd
);
1254 dev_err(&adapter
->pdev
->dev
,
1255 "Failed to create Rx ctx in firmware%d\n", err
);
1258 mbx_out
= (struct qlcnic_rcv_mbx_out
*)&cmd
.rsp
.arg
[1];
1259 recv_ctx
->context_id
= mbx_out
->ctx_id
;
1260 recv_ctx
->state
= mbx_out
->state
;
1261 recv_ctx
->virt_port
= mbx_out
->vport_id
;
1262 dev_info(&adapter
->pdev
->dev
, "Rx Context[%d] Created, state:0x%x\n",
1263 recv_ctx
->context_id
, recv_ctx
->state
);
1264 /* Receive descriptor ring */
1266 rds
= &recv_ctx
->rds_rings
[0];
1267 rds
->crb_rcv_producer
= ahw
->pci_base0
+
1268 mbx_out
->host_prod
[0].reg_buf
;
1270 rds
= &recv_ctx
->rds_rings
[1];
1271 rds
->crb_rcv_producer
= ahw
->pci_base0
+
1272 mbx_out
->host_prod
[0].jmb_buf
;
1273 /* status descriptor ring */
1274 for (i
= 0; i
< num_sds
; i
++) {
1275 sds
= &recv_ctx
->sds_rings
[i
];
1276 sds
->crb_sts_consumer
= ahw
->pci_base0
+
1277 mbx_out
->host_csmr
[i
];
1278 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
1279 intr_mask
= ahw
->intr_tbl
[i
].src
;
1281 intr_mask
= QLCRDX(ahw
, QLCNIC_DEF_INT_MASK
);
1282 sds
->crb_intr_mask
= ahw
->pci_base0
+ intr_mask
;
1285 if (adapter
->drv_sds_rings
> QLCNIC_MAX_SDS_RINGS
)
1286 err
= qlcnic_83xx_add_rings(adapter
);
1288 qlcnic_free_mbx_args(&cmd
);
1292 void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter
*adapter
,
1293 struct qlcnic_host_tx_ring
*tx_ring
)
1295 struct qlcnic_cmd_args cmd
;
1298 if (qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_DESTROY_TX_CTX
))
1301 if (qlcnic_sriov_pf_check(adapter
) || qlcnic_sriov_vf_check(adapter
))
1302 cmd
.req
.arg
[0] |= (0x3 << 29);
1304 if (qlcnic_sriov_pf_check(adapter
))
1305 qlcnic_pf_set_interface_id_del_tx_ctx(adapter
, &temp
);
1307 cmd
.req
.arg
[1] = tx_ring
->ctx_id
| temp
;
1308 if (qlcnic_issue_cmd(adapter
, &cmd
))
1309 dev_err(&adapter
->pdev
->dev
,
1310 "Failed to destroy tx ctx in firmware\n");
1311 qlcnic_free_mbx_args(&cmd
);
1314 int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter
*adapter
,
1315 struct qlcnic_host_tx_ring
*tx
, int ring
)
1319 u32
*buf
, intr_mask
, temp
= 0;
1320 struct qlcnic_cmd_args cmd
;
1321 struct qlcnic_tx_mbx mbx
;
1322 struct qlcnic_tx_mbx_out
*mbx_out
;
1323 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1326 /* Reset host resources */
1328 tx
->sw_consumer
= 0;
1329 *(tx
->hw_consumer
) = 0;
1331 memset(&mbx
, 0, sizeof(struct qlcnic_tx_mbx
));
1333 /* setup mailbox inbox registerss */
1334 mbx
.phys_addr_low
= LSD(tx
->phys_addr
);
1335 mbx
.phys_addr_high
= MSD(tx
->phys_addr
);
1336 mbx
.cnsmr_index_low
= LSD(tx
->hw_cons_phys_addr
);
1337 mbx
.cnsmr_index_high
= MSD(tx
->hw_cons_phys_addr
);
1338 mbx
.size
= tx
->num_desc
;
1339 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
) {
1340 if (!(adapter
->flags
& QLCNIC_TX_INTR_SHARED
))
1341 msix_vector
= adapter
->drv_sds_rings
+ ring
;
1343 msix_vector
= adapter
->drv_sds_rings
- 1;
1344 msix_id
= ahw
->intr_tbl
[msix_vector
].id
;
1346 msix_id
= QLCRDX(ahw
, QLCNIC_DEF_INT_ID
);
1349 if (adapter
->ahw
->diag_test
!= QLCNIC_LOOPBACK_TEST
)
1350 mbx
.intr_id
= msix_id
;
1352 mbx
.intr_id
= 0xffff;
1355 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CREATE_TX_CTX
);
1359 if (qlcnic_sriov_pf_check(adapter
) || qlcnic_sriov_vf_check(adapter
))
1360 cmd
.req
.arg
[0] |= (0x3 << 29);
1362 if (qlcnic_sriov_pf_check(adapter
))
1363 qlcnic_pf_set_interface_id_create_tx_ctx(adapter
, &temp
);
1365 cmd
.req
.arg
[1] = QLCNIC_CAP0_LEGACY_CONTEXT
;
1366 cmd
.req
.arg
[5] = QLCNIC_SINGLE_RING
| temp
;
1368 buf
= &cmd
.req
.arg
[6];
1369 memcpy(buf
, &mbx
, sizeof(struct qlcnic_tx_mbx
));
1370 /* send the mailbox command*/
1371 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1373 netdev_err(adapter
->netdev
,
1374 "Failed to create Tx ctx in firmware 0x%x\n", err
);
1377 mbx_out
= (struct qlcnic_tx_mbx_out
*)&cmd
.rsp
.arg
[2];
1378 tx
->crb_cmd_producer
= ahw
->pci_base0
+ mbx_out
->host_prod
;
1379 tx
->ctx_id
= mbx_out
->ctx_id
;
1380 if ((adapter
->flags
& QLCNIC_MSIX_ENABLED
) &&
1381 !(adapter
->flags
& QLCNIC_TX_INTR_SHARED
)) {
1382 intr_mask
= ahw
->intr_tbl
[adapter
->drv_sds_rings
+ ring
].src
;
1383 tx
->crb_intr_mask
= ahw
->pci_base0
+ intr_mask
;
1385 netdev_info(adapter
->netdev
,
1386 "Tx Context[0x%x] Created, state:0x%x\n",
1387 tx
->ctx_id
, mbx_out
->state
);
1389 qlcnic_free_mbx_args(&cmd
);
1393 static int qlcnic_83xx_diag_alloc_res(struct net_device
*netdev
, int test
,
1396 struct qlcnic_adapter
*adapter
= netdev_priv(netdev
);
1397 struct qlcnic_host_sds_ring
*sds_ring
;
1398 struct qlcnic_host_rds_ring
*rds_ring
;
1399 u16 adapter_state
= adapter
->is_up
;
1403 netif_device_detach(netdev
);
1405 if (netif_running(netdev
))
1406 __qlcnic_down(adapter
, netdev
);
1408 qlcnic_detach(adapter
);
1410 adapter
->drv_sds_rings
= QLCNIC_SINGLE_RING
;
1411 adapter
->ahw
->diag_test
= test
;
1412 adapter
->ahw
->linkup
= 0;
1414 ret
= qlcnic_attach(adapter
);
1416 netif_device_attach(netdev
);
1420 ret
= qlcnic_fw_create_ctx(adapter
);
1422 qlcnic_detach(adapter
);
1423 if (adapter_state
== QLCNIC_ADAPTER_UP_MAGIC
) {
1424 adapter
->drv_sds_rings
= num_sds_ring
;
1425 qlcnic_attach(adapter
);
1427 netif_device_attach(netdev
);
1431 for (ring
= 0; ring
< adapter
->max_rds_rings
; ring
++) {
1432 rds_ring
= &adapter
->recv_ctx
->rds_rings
[ring
];
1433 qlcnic_post_rx_buffers(adapter
, rds_ring
, ring
);
1436 if (adapter
->ahw
->diag_test
== QLCNIC_INTERRUPT_TEST
) {
1437 for (ring
= 0; ring
< adapter
->drv_sds_rings
; ring
++) {
1438 sds_ring
= &adapter
->recv_ctx
->sds_rings
[ring
];
1439 qlcnic_enable_sds_intr(adapter
, sds_ring
);
1443 if (adapter
->ahw
->diag_test
== QLCNIC_LOOPBACK_TEST
) {
1444 adapter
->ahw
->loopback_state
= 0;
1445 adapter
->ahw
->hw_ops
->setup_link_event(adapter
, 1);
1448 set_bit(__QLCNIC_DEV_UP
, &adapter
->state
);
1452 static void qlcnic_83xx_diag_free_res(struct net_device
*netdev
,
1455 struct qlcnic_adapter
*adapter
= netdev_priv(netdev
);
1456 struct qlcnic_host_sds_ring
*sds_ring
;
1459 clear_bit(__QLCNIC_DEV_UP
, &adapter
->state
);
1460 if (adapter
->ahw
->diag_test
== QLCNIC_INTERRUPT_TEST
) {
1461 for (ring
= 0; ring
< adapter
->drv_sds_rings
; ring
++) {
1462 sds_ring
= &adapter
->recv_ctx
->sds_rings
[ring
];
1463 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
1464 qlcnic_disable_sds_intr(adapter
, sds_ring
);
1468 qlcnic_fw_destroy_ctx(adapter
);
1469 qlcnic_detach(adapter
);
1471 adapter
->ahw
->diag_test
= 0;
1472 adapter
->drv_sds_rings
= drv_sds_rings
;
1474 if (qlcnic_attach(adapter
))
1477 if (netif_running(netdev
))
1478 __qlcnic_up(adapter
, netdev
);
1481 netif_device_attach(netdev
);
1484 static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter
*adapter
)
1486 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1487 struct qlcnic_cmd_args cmd
;
1491 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_LED_CONFIG
);
1493 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1495 beacon_state
= cmd
.rsp
.arg
[4];
1496 if (beacon_state
== QLCNIC_BEACON_DISABLE
)
1497 ahw
->beacon_state
= QLC_83XX_BEACON_OFF
;
1498 else if (beacon_state
== QLC_83XX_ENABLE_BEACON
)
1499 ahw
->beacon_state
= QLC_83XX_BEACON_ON
;
1502 netdev_err(adapter
->netdev
, "Get beacon state failed, err=%d\n",
1506 qlcnic_free_mbx_args(&cmd
);
1511 int qlcnic_83xx_config_led(struct qlcnic_adapter
*adapter
, u32 state
,
1514 struct qlcnic_cmd_args cmd
;
1519 /* Get LED configuration */
1520 status
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1521 QLCNIC_CMD_GET_LED_CONFIG
);
1525 status
= qlcnic_issue_cmd(adapter
, &cmd
);
1527 dev_err(&adapter
->pdev
->dev
,
1528 "Get led config failed.\n");
1531 for (i
= 0; i
< 4; i
++)
1532 adapter
->ahw
->mbox_reg
[i
] = cmd
.rsp
.arg
[i
+1];
1534 qlcnic_free_mbx_args(&cmd
);
1535 /* Set LED Configuration */
1536 mbx_in
= (LSW(QLC_83XX_LED_CONFIG
) << 16) |
1537 LSW(QLC_83XX_LED_CONFIG
);
1538 status
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1539 QLCNIC_CMD_SET_LED_CONFIG
);
1543 cmd
.req
.arg
[1] = mbx_in
;
1544 cmd
.req
.arg
[2] = mbx_in
;
1545 cmd
.req
.arg
[3] = mbx_in
;
1547 cmd
.req
.arg
[4] = QLC_83XX_ENABLE_BEACON
;
1548 status
= qlcnic_issue_cmd(adapter
, &cmd
);
1550 dev_err(&adapter
->pdev
->dev
,
1551 "Set led config failed.\n");
1554 qlcnic_free_mbx_args(&cmd
);
1558 /* Restoring default LED configuration */
1559 status
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1560 QLCNIC_CMD_SET_LED_CONFIG
);
1564 cmd
.req
.arg
[1] = adapter
->ahw
->mbox_reg
[0];
1565 cmd
.req
.arg
[2] = adapter
->ahw
->mbox_reg
[1];
1566 cmd
.req
.arg
[3] = adapter
->ahw
->mbox_reg
[2];
1568 cmd
.req
.arg
[4] = adapter
->ahw
->mbox_reg
[3];
1569 status
= qlcnic_issue_cmd(adapter
, &cmd
);
1571 dev_err(&adapter
->pdev
->dev
,
1572 "Restoring led config failed.\n");
1573 qlcnic_free_mbx_args(&cmd
);
1578 int qlcnic_83xx_set_led(struct net_device
*netdev
,
1579 enum ethtool_phys_id_state state
)
1581 struct qlcnic_adapter
*adapter
= netdev_priv(netdev
);
1582 int err
= -EIO
, active
= 1;
1584 if (adapter
->ahw
->op_mode
== QLCNIC_NON_PRIV_FUNC
) {
1586 "LED test is not supported in non-privileged mode\n");
1591 case ETHTOOL_ID_ACTIVE
:
1592 if (test_and_set_bit(__QLCNIC_LED_ENABLE
, &adapter
->state
))
1595 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
))
1598 err
= qlcnic_83xx_config_led(adapter
, active
, 0);
1600 netdev_err(netdev
, "Failed to set LED blink state\n");
1602 case ETHTOOL_ID_INACTIVE
:
1605 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
))
1608 err
= qlcnic_83xx_config_led(adapter
, active
, 0);
1610 netdev_err(netdev
, "Failed to reset LED blink state\n");
1618 clear_bit(__QLCNIC_LED_ENABLE
, &adapter
->state
);
1623 void qlcnic_83xx_initialize_nic(struct qlcnic_adapter
*adapter
, int enable
)
1625 struct qlcnic_cmd_args cmd
;
1628 if (qlcnic_sriov_vf_check(adapter
))
1632 status
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1633 QLCNIC_CMD_INIT_NIC_FUNC
);
1635 status
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1636 QLCNIC_CMD_STOP_NIC_FUNC
);
1641 cmd
.req
.arg
[1] = QLC_REGISTER_LB_IDC
| QLC_INIT_FW_RESOURCES
;
1644 cmd
.req
.arg
[1] |= QLC_REGISTER_DCB_AEN
;
1646 status
= qlcnic_issue_cmd(adapter
, &cmd
);
1648 dev_err(&adapter
->pdev
->dev
,
1649 "Failed to %s in NIC IDC function event.\n",
1650 (enable
? "register" : "unregister"));
1652 qlcnic_free_mbx_args(&cmd
);
1655 static int qlcnic_83xx_set_port_config(struct qlcnic_adapter
*adapter
)
1657 struct qlcnic_cmd_args cmd
;
1660 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_SET_PORT_CONFIG
);
1664 cmd
.req
.arg
[1] = adapter
->ahw
->port_config
;
1665 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1667 dev_info(&adapter
->pdev
->dev
, "Set Port Config failed.\n");
1668 qlcnic_free_mbx_args(&cmd
);
1672 static int qlcnic_83xx_get_port_config(struct qlcnic_adapter
*adapter
)
1674 struct qlcnic_cmd_args cmd
;
1677 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_PORT_CONFIG
);
1681 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1683 dev_info(&adapter
->pdev
->dev
, "Get Port config failed\n");
1685 adapter
->ahw
->port_config
= cmd
.rsp
.arg
[1];
1686 qlcnic_free_mbx_args(&cmd
);
1690 int qlcnic_83xx_setup_link_event(struct qlcnic_adapter
*adapter
, int enable
)
1694 struct qlcnic_cmd_args cmd
;
1696 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_LINK_EVENT
);
1700 temp
= adapter
->recv_ctx
->context_id
<< 16;
1701 cmd
.req
.arg
[1] = (enable
? 1 : 0) | BIT_8
| temp
;
1702 err
= qlcnic_issue_cmd(adapter
, &cmd
);
1704 dev_info(&adapter
->pdev
->dev
,
1705 "Setup linkevent mailbox failed\n");
1706 qlcnic_free_mbx_args(&cmd
);
1710 static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter
*adapter
,
1713 if (qlcnic_sriov_pf_check(adapter
)) {
1714 qlcnic_alloc_lb_filters_mem(adapter
);
1715 qlcnic_pf_set_interface_id_promisc(adapter
, interface_id
);
1716 adapter
->rx_mac_learn
= true;
1718 if (!qlcnic_sriov_vf_check(adapter
))
1719 *interface_id
= adapter
->recv_ctx
->context_id
<< 16;
1723 int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter
*adapter
, u32 mode
)
1725 struct qlcnic_cmd_args
*cmd
= NULL
;
1729 if (adapter
->recv_ctx
->state
== QLCNIC_HOST_CTX_STATE_FREED
)
1732 cmd
= kzalloc(sizeof(*cmd
), GFP_ATOMIC
);
1736 err
= qlcnic_alloc_mbx_args(cmd
, adapter
,
1737 QLCNIC_CMD_CONFIGURE_MAC_RX_MODE
);
1741 cmd
->type
= QLC_83XX_MBX_CMD_NO_WAIT
;
1742 qlcnic_83xx_set_interface_id_promisc(adapter
, &temp
);
1744 if (qlcnic_84xx_check(adapter
) && qlcnic_sriov_pf_check(adapter
))
1745 mode
= VPORT_MISS_MODE_ACCEPT_ALL
;
1747 cmd
->req
.arg
[1] = mode
| temp
;
1748 err
= qlcnic_issue_cmd(adapter
, cmd
);
1752 qlcnic_free_mbx_args(cmd
);
1759 int qlcnic_83xx_loopback_test(struct net_device
*netdev
, u8 mode
)
1761 struct qlcnic_adapter
*adapter
= netdev_priv(netdev
);
1762 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1763 u8 drv_sds_rings
= adapter
->drv_sds_rings
;
1764 u8 drv_tx_rings
= adapter
->drv_tx_rings
;
1765 int ret
= 0, loop
= 0;
1767 if (ahw
->op_mode
== QLCNIC_NON_PRIV_FUNC
) {
1769 "Loopback test not supported in non privileged mode\n");
1773 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
)) {
1774 netdev_info(netdev
, "Device is resetting\n");
1778 if (qlcnic_get_diag_lock(adapter
)) {
1779 netdev_info(netdev
, "Device is in diagnostics mode\n");
1783 netdev_info(netdev
, "%s loopback test in progress\n",
1784 mode
== QLCNIC_ILB_MODE
? "internal" : "external");
1786 ret
= qlcnic_83xx_diag_alloc_res(netdev
, QLCNIC_LOOPBACK_TEST
,
1789 goto fail_diag_alloc
;
1791 ret
= qlcnic_83xx_set_lb_mode(adapter
, mode
);
1795 /* Poll for link up event before running traffic */
1797 msleep(QLC_83XX_LB_MSLEEP_COUNT
);
1799 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
)) {
1801 "Device is resetting, free LB test resources\n");
1805 if (loop
++ > QLC_83XX_LB_WAIT_COUNT
) {
1807 "Firmware didn't sent link up event to loopback request\n");
1809 qlcnic_83xx_clear_lb_mode(adapter
, mode
);
1812 } while ((adapter
->ahw
->linkup
&& ahw
->has_link_events
) != 1);
1814 ret
= qlcnic_do_lb_test(adapter
, mode
);
1816 qlcnic_83xx_clear_lb_mode(adapter
, mode
);
1819 qlcnic_83xx_diag_free_res(netdev
, drv_sds_rings
);
1822 adapter
->drv_sds_rings
= drv_sds_rings
;
1823 adapter
->drv_tx_rings
= drv_tx_rings
;
1824 qlcnic_release_diag_lock(adapter
);
1828 static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter
*adapter
,
1829 u32
*max_wait_count
)
1831 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1834 netdev_info(adapter
->netdev
, "Received loopback IDC time extend event for 0x%x seconds\n",
1835 ahw
->extend_lb_time
);
1836 temp
= ahw
->extend_lb_time
* 1000;
1837 *max_wait_count
+= temp
/ QLC_83XX_LB_MSLEEP_COUNT
;
1838 ahw
->extend_lb_time
= 0;
1841 static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter
*adapter
, u8 mode
)
1843 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1844 struct net_device
*netdev
= adapter
->netdev
;
1845 u32 config
, max_wait_count
;
1846 int status
= 0, loop
= 0;
1848 ahw
->extend_lb_time
= 0;
1849 max_wait_count
= QLC_83XX_LB_WAIT_COUNT
;
1850 status
= qlcnic_83xx_get_port_config(adapter
);
1854 config
= ahw
->port_config
;
1856 /* Check if port is already in loopback mode */
1857 if ((config
& QLC_83XX_CFG_LOOPBACK_HSS
) ||
1858 (config
& QLC_83XX_CFG_LOOPBACK_EXT
)) {
1860 "Port already in Loopback mode.\n");
1861 return -EINPROGRESS
;
1864 set_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1866 if (mode
== QLCNIC_ILB_MODE
)
1867 ahw
->port_config
|= QLC_83XX_CFG_LOOPBACK_HSS
;
1868 if (mode
== QLCNIC_ELB_MODE
)
1869 ahw
->port_config
|= QLC_83XX_CFG_LOOPBACK_EXT
;
1871 status
= qlcnic_83xx_set_port_config(adapter
);
1874 "Failed to Set Loopback Mode = 0x%x.\n",
1876 ahw
->port_config
= config
;
1877 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1881 /* Wait for Link and IDC Completion AEN */
1883 msleep(QLC_83XX_LB_MSLEEP_COUNT
);
1885 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
)) {
1887 "Device is resetting, free LB test resources\n");
1888 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1892 if (ahw
->extend_lb_time
)
1893 qlcnic_extend_lb_idc_cmpltn_wait(adapter
,
1896 if (loop
++ > max_wait_count
) {
1897 netdev_err(netdev
, "%s: Did not receive loopback IDC completion AEN\n",
1899 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1900 qlcnic_83xx_clear_lb_mode(adapter
, mode
);
1903 } while (test_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
));
1905 qlcnic_sre_macaddr_change(adapter
, adapter
->mac_addr
, 0,
1910 static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter
*adapter
, u8 mode
)
1912 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
1913 u32 config
= ahw
->port_config
, max_wait_count
;
1914 struct net_device
*netdev
= adapter
->netdev
;
1915 int status
= 0, loop
= 0;
1917 ahw
->extend_lb_time
= 0;
1918 max_wait_count
= QLC_83XX_LB_WAIT_COUNT
;
1919 set_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1920 if (mode
== QLCNIC_ILB_MODE
)
1921 ahw
->port_config
&= ~QLC_83XX_CFG_LOOPBACK_HSS
;
1922 if (mode
== QLCNIC_ELB_MODE
)
1923 ahw
->port_config
&= ~QLC_83XX_CFG_LOOPBACK_EXT
;
1925 status
= qlcnic_83xx_set_port_config(adapter
);
1928 "Failed to Clear Loopback Mode = 0x%x.\n",
1930 ahw
->port_config
= config
;
1931 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1935 /* Wait for Link and IDC Completion AEN */
1937 msleep(QLC_83XX_LB_MSLEEP_COUNT
);
1939 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
)) {
1941 "Device is resetting, free LB test resources\n");
1942 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1946 if (ahw
->extend_lb_time
)
1947 qlcnic_extend_lb_idc_cmpltn_wait(adapter
,
1950 if (loop
++ > max_wait_count
) {
1951 netdev_err(netdev
, "%s: Did not receive loopback IDC completion AEN\n",
1953 clear_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
);
1956 } while (test_bit(QLC_83XX_IDC_COMP_AEN
, &ahw
->idc
.status
));
1958 qlcnic_sre_macaddr_change(adapter
, adapter
->mac_addr
, 0,
1963 static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter
*adapter
,
1966 if (qlcnic_sriov_pf_check(adapter
)) {
1967 qlcnic_pf_set_interface_id_ipaddr(adapter
, interface_id
);
1969 if (!qlcnic_sriov_vf_check(adapter
))
1970 *interface_id
= adapter
->recv_ctx
->context_id
<< 16;
1974 void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter
*adapter
, __be32 ip
,
1978 u32 temp
= 0, temp_ip
;
1979 struct qlcnic_cmd_args cmd
;
1981 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
1982 QLCNIC_CMD_CONFIGURE_IP_ADDR
);
1986 qlcnic_83xx_set_interface_id_ipaddr(adapter
, &temp
);
1988 if (mode
== QLCNIC_IP_UP
)
1989 cmd
.req
.arg
[1] = 1 | temp
;
1991 cmd
.req
.arg
[1] = 2 | temp
;
1994 * Adapter needs IP address in network byte order.
1995 * But hardware mailbox registers go through writel(), hence IP address
1996 * gets swapped on big endian architecture.
1997 * To negate swapping of writel() on big endian architecture
1998 * use swab32(value).
2001 temp_ip
= swab32(ntohl(ip
));
2002 memcpy(&cmd
.req
.arg
[2], &temp_ip
, sizeof(u32
));
2003 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2004 if (err
!= QLCNIC_RCODE_SUCCESS
)
2005 dev_err(&adapter
->netdev
->dev
,
2006 "could not notify %s IP 0x%x request\n",
2007 (mode
== QLCNIC_IP_UP
) ? "Add" : "Remove", ip
);
2009 qlcnic_free_mbx_args(&cmd
);
2012 int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter
*adapter
, int mode
)
2016 struct qlcnic_cmd_args cmd
;
2019 lro_bit_mask
= (mode
? (BIT_0
| BIT_1
| BIT_2
| BIT_3
) : 0);
2021 if (adapter
->recv_ctx
->state
== QLCNIC_HOST_CTX_STATE_FREED
)
2024 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CONFIGURE_HW_LRO
);
2028 temp
= adapter
->recv_ctx
->context_id
<< 16;
2029 arg1
= lro_bit_mask
| temp
;
2030 cmd
.req
.arg
[1] = arg1
;
2032 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2034 dev_info(&adapter
->pdev
->dev
, "LRO config failed\n");
2035 qlcnic_free_mbx_args(&cmd
);
2040 int qlcnic_83xx_config_rss(struct qlcnic_adapter
*adapter
, int enable
)
2044 struct qlcnic_cmd_args cmd
;
2045 const u64 key
[] = { 0xbeac01fa6a42b73bULL
, 0x8030f20c77cb2da3ULL
,
2046 0xae7b30b4d0ca2bcbULL
, 0x43a38fb04167253dULL
,
2047 0x255b0ec26d5a56daULL
};
2049 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CONFIGURE_RSS
);
2055 * 5-4: hash_type_ipv4
2056 * 7-6: hash_type_ipv6
2058 * 9: use indirection table
2059 * 16-31: indirection table mask
2061 word
= ((u32
)(RSS_HASHTYPE_IP_TCP
& 0x3) << 4) |
2062 ((u32
)(RSS_HASHTYPE_IP_TCP
& 0x3) << 6) |
2063 ((u32
)(enable
& 0x1) << 8) |
2065 cmd
.req
.arg
[1] = (adapter
->recv_ctx
->context_id
);
2066 cmd
.req
.arg
[2] = word
;
2067 memcpy(&cmd
.req
.arg
[4], key
, sizeof(key
));
2069 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2072 dev_info(&adapter
->pdev
->dev
, "RSS config failed\n");
2073 qlcnic_free_mbx_args(&cmd
);
2079 static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter
*adapter
,
2082 if (qlcnic_sriov_pf_check(adapter
)) {
2083 qlcnic_pf_set_interface_id_macaddr(adapter
, interface_id
);
2085 if (!qlcnic_sriov_vf_check(adapter
))
2086 *interface_id
= adapter
->recv_ctx
->context_id
<< 16;
2090 int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter
*adapter
, u8
*addr
,
2093 struct qlcnic_cmd_args
*cmd
= NULL
;
2094 struct qlcnic_macvlan_mbx mv
;
2098 if (adapter
->recv_ctx
->state
== QLCNIC_HOST_CTX_STATE_FREED
)
2101 cmd
= kzalloc(sizeof(*cmd
), GFP_ATOMIC
);
2105 err
= qlcnic_alloc_mbx_args(cmd
, adapter
, QLCNIC_CMD_CONFIG_MAC_VLAN
);
2109 cmd
->type
= QLC_83XX_MBX_CMD_NO_WAIT
;
2112 op
= (op
== QLCNIC_MAC_ADD
|| op
== QLCNIC_MAC_VLAN_ADD
) ?
2113 QLCNIC_MAC_VLAN_ADD
: QLCNIC_MAC_VLAN_DEL
;
2115 cmd
->req
.arg
[1] = op
| (1 << 8);
2116 qlcnic_83xx_set_interface_id_macaddr(adapter
, &temp
);
2117 cmd
->req
.arg
[1] |= temp
;
2119 mv
.mac_addr0
= addr
[0];
2120 mv
.mac_addr1
= addr
[1];
2121 mv
.mac_addr2
= addr
[2];
2122 mv
.mac_addr3
= addr
[3];
2123 mv
.mac_addr4
= addr
[4];
2124 mv
.mac_addr5
= addr
[5];
2125 buf
= &cmd
->req
.arg
[2];
2126 memcpy(buf
, &mv
, sizeof(struct qlcnic_macvlan_mbx
));
2127 err
= qlcnic_issue_cmd(adapter
, cmd
);
2131 qlcnic_free_mbx_args(cmd
);
2137 void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter
*adapter
, u64
*addr
,
2139 struct qlcnic_host_tx_ring
*tx_ring
)
2142 memcpy(&mac
, addr
, ETH_ALEN
);
2143 qlcnic_83xx_sre_macaddr_change(adapter
, mac
, vlan_id
, QLCNIC_MAC_ADD
);
2146 static void qlcnic_83xx_configure_mac(struct qlcnic_adapter
*adapter
, u8
*mac
,
2147 u8 type
, struct qlcnic_cmd_args
*cmd
)
2150 case QLCNIC_SET_STATION_MAC
:
2151 case QLCNIC_SET_FAC_DEF_MAC
:
2152 memcpy(&cmd
->req
.arg
[2], mac
, sizeof(u32
));
2153 memcpy(&cmd
->req
.arg
[3], &mac
[4], sizeof(u16
));
2156 cmd
->req
.arg
[1] = type
;
2159 int qlcnic_83xx_get_mac_address(struct qlcnic_adapter
*adapter
, u8
*mac
,
2163 struct qlcnic_cmd_args cmd
;
2164 u32 mac_low
, mac_high
;
2166 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_MAC_ADDRESS
);
2170 qlcnic_83xx_configure_mac(adapter
, mac
, QLCNIC_GET_CURRENT_MAC
, &cmd
);
2171 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2173 if (err
== QLCNIC_RCODE_SUCCESS
) {
2174 mac_low
= cmd
.rsp
.arg
[1];
2175 mac_high
= cmd
.rsp
.arg
[2];
2177 for (i
= 0; i
< 2; i
++)
2178 mac
[i
] = (u8
) (mac_high
>> ((1 - i
) * 8));
2179 for (i
= 2; i
< 6; i
++)
2180 mac
[i
] = (u8
) (mac_low
>> ((5 - i
) * 8));
2182 dev_err(&adapter
->pdev
->dev
, "Failed to get mac address%d\n",
2186 qlcnic_free_mbx_args(&cmd
);
2190 static int qlcnic_83xx_set_rx_intr_coal(struct qlcnic_adapter
*adapter
)
2192 struct qlcnic_nic_intr_coalesce
*coal
= &adapter
->ahw
->coal
;
2193 struct qlcnic_cmd_args cmd
;
2197 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CONFIG_INTR_COAL
);
2201 temp
= adapter
->recv_ctx
->context_id
;
2202 cmd
.req
.arg
[1] = QLCNIC_INTR_COAL_TYPE_RX
| temp
<< 16;
2203 temp
= coal
->rx_time_us
;
2204 cmd
.req
.arg
[2] = coal
->rx_packets
| temp
<< 16;
2205 cmd
.req
.arg
[3] = coal
->flag
;
2207 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2208 if (err
!= QLCNIC_RCODE_SUCCESS
)
2209 netdev_err(adapter
->netdev
,
2210 "failed to set interrupt coalescing parameters\n");
2212 qlcnic_free_mbx_args(&cmd
);
2217 static int qlcnic_83xx_set_tx_intr_coal(struct qlcnic_adapter
*adapter
)
2219 struct qlcnic_nic_intr_coalesce
*coal
= &adapter
->ahw
->coal
;
2220 struct qlcnic_cmd_args cmd
;
2224 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CONFIG_INTR_COAL
);
2228 temp
= adapter
->tx_ring
->ctx_id
;
2229 cmd
.req
.arg
[1] = QLCNIC_INTR_COAL_TYPE_TX
| temp
<< 16;
2230 temp
= coal
->tx_time_us
;
2231 cmd
.req
.arg
[2] = coal
->tx_packets
| temp
<< 16;
2232 cmd
.req
.arg
[3] = coal
->flag
;
2234 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2235 if (err
!= QLCNIC_RCODE_SUCCESS
)
2236 netdev_err(adapter
->netdev
,
2237 "failed to set interrupt coalescing parameters\n");
2239 qlcnic_free_mbx_args(&cmd
);
2244 int qlcnic_83xx_set_rx_tx_intr_coal(struct qlcnic_adapter
*adapter
)
2248 err
= qlcnic_83xx_set_rx_intr_coal(adapter
);
2250 netdev_err(adapter
->netdev
,
2251 "failed to set Rx coalescing parameters\n");
2253 err
= qlcnic_83xx_set_tx_intr_coal(adapter
);
2255 netdev_err(adapter
->netdev
,
2256 "failed to set Tx coalescing parameters\n");
2261 int qlcnic_83xx_config_intr_coal(struct qlcnic_adapter
*adapter
,
2262 struct ethtool_coalesce
*ethcoal
)
2264 struct qlcnic_nic_intr_coalesce
*coal
= &adapter
->ahw
->coal
;
2265 u32 rx_coalesce_usecs
, rx_max_frames
;
2266 u32 tx_coalesce_usecs
, tx_max_frames
;
2269 if (adapter
->recv_ctx
->state
== QLCNIC_HOST_CTX_STATE_FREED
)
2272 tx_coalesce_usecs
= ethcoal
->tx_coalesce_usecs
;
2273 tx_max_frames
= ethcoal
->tx_max_coalesced_frames
;
2274 rx_coalesce_usecs
= ethcoal
->rx_coalesce_usecs
;
2275 rx_max_frames
= ethcoal
->rx_max_coalesced_frames
;
2276 coal
->flag
= QLCNIC_INTR_DEFAULT
;
2278 if ((coal
->rx_time_us
== rx_coalesce_usecs
) &&
2279 (coal
->rx_packets
== rx_max_frames
)) {
2280 coal
->type
= QLCNIC_INTR_COAL_TYPE_TX
;
2281 coal
->tx_time_us
= tx_coalesce_usecs
;
2282 coal
->tx_packets
= tx_max_frames
;
2283 } else if ((coal
->tx_time_us
== tx_coalesce_usecs
) &&
2284 (coal
->tx_packets
== tx_max_frames
)) {
2285 coal
->type
= QLCNIC_INTR_COAL_TYPE_RX
;
2286 coal
->rx_time_us
= rx_coalesce_usecs
;
2287 coal
->rx_packets
= rx_max_frames
;
2289 coal
->type
= QLCNIC_INTR_COAL_TYPE_RX_TX
;
2290 coal
->rx_time_us
= rx_coalesce_usecs
;
2291 coal
->rx_packets
= rx_max_frames
;
2292 coal
->tx_time_us
= tx_coalesce_usecs
;
2293 coal
->tx_packets
= tx_max_frames
;
2296 switch (coal
->type
) {
2297 case QLCNIC_INTR_COAL_TYPE_RX
:
2298 err
= qlcnic_83xx_set_rx_intr_coal(adapter
);
2300 case QLCNIC_INTR_COAL_TYPE_TX
:
2301 err
= qlcnic_83xx_set_tx_intr_coal(adapter
);
2303 case QLCNIC_INTR_COAL_TYPE_RX_TX
:
2304 err
= qlcnic_83xx_set_rx_tx_intr_coal(adapter
);
2308 netdev_err(adapter
->netdev
,
2309 "Invalid Interrupt coalescing type\n");
2316 static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter
*adapter
,
2319 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
2320 u8 link_status
, duplex
;
2322 link_status
= LSB(data
[3]) & 1;
2324 ahw
->link_speed
= MSW(data
[2]);
2325 duplex
= LSB(MSW(data
[3]));
2327 ahw
->link_duplex
= DUPLEX_FULL
;
2329 ahw
->link_duplex
= DUPLEX_HALF
;
2331 ahw
->link_speed
= SPEED_UNKNOWN
;
2332 ahw
->link_duplex
= DUPLEX_UNKNOWN
;
2335 ahw
->link_autoneg
= MSB(MSW(data
[3]));
2336 ahw
->module_type
= MSB(LSW(data
[3]));
2337 ahw
->has_link_events
= 1;
2338 ahw
->lb_mode
= data
[4] & QLCNIC_LB_MODE_MASK
;
2339 qlcnic_advert_link_change(adapter
, link_status
);
2342 static irqreturn_t
qlcnic_83xx_handle_aen(int irq
, void *data
)
2344 u32 mask
, resp
, event
, rsp_status
= QLC_83XX_MBX_RESPONSE_ARRIVED
;
2345 struct qlcnic_adapter
*adapter
= data
;
2346 struct qlcnic_mailbox
*mbx
;
2347 unsigned long flags
;
2349 mbx
= adapter
->ahw
->mailbox
;
2350 spin_lock_irqsave(&mbx
->aen_lock
, flags
);
2351 resp
= QLCRDX(adapter
->ahw
, QLCNIC_FW_MBX_CTRL
);
2352 if (!(resp
& QLCNIC_SET_OWNER
))
2355 event
= readl(QLCNIC_MBX_FW(adapter
->ahw
, 0));
2356 if (event
& QLCNIC_MBX_ASYNC_EVENT
) {
2357 __qlcnic_83xx_process_aen(adapter
);
2359 if (mbx
->rsp_status
!= rsp_status
)
2360 qlcnic_83xx_notify_mbx_response(mbx
);
2362 adapter
->stats
.mbx_spurious_intr
++;
2366 mask
= QLCRDX(adapter
->ahw
, QLCNIC_DEF_INT_MASK
);
2367 writel(0, adapter
->ahw
->pci_base0
+ mask
);
2368 spin_unlock_irqrestore(&mbx
->aen_lock
, flags
);
2372 int qlcnic_83xx_set_nic_info(struct qlcnic_adapter
*adapter
,
2373 struct qlcnic_info
*nic
)
2376 struct qlcnic_cmd_args cmd
;
2378 if (adapter
->ahw
->op_mode
!= QLCNIC_MGMT_FUNC
) {
2379 dev_err(&adapter
->pdev
->dev
,
2380 "%s: Error, invoked by non management func\n",
2385 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_SET_NIC_INFO
);
2389 cmd
.req
.arg
[1] = (nic
->pci_func
<< 16);
2390 cmd
.req
.arg
[2] = 0x1 << 16;
2391 cmd
.req
.arg
[3] = nic
->phys_port
| (nic
->switch_mode
<< 16);
2392 cmd
.req
.arg
[4] = nic
->capabilities
;
2393 cmd
.req
.arg
[5] = (nic
->max_mac_filters
& 0xFF) | ((nic
->max_mtu
) << 16);
2394 cmd
.req
.arg
[6] = (nic
->max_tx_ques
) | ((nic
->max_rx_ques
) << 16);
2395 cmd
.req
.arg
[7] = (nic
->min_tx_bw
) | ((nic
->max_tx_bw
) << 16);
2396 for (i
= 8; i
< 32; i
++)
2399 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2401 if (err
!= QLCNIC_RCODE_SUCCESS
) {
2402 dev_err(&adapter
->pdev
->dev
, "Failed to set nic info%d\n",
2407 qlcnic_free_mbx_args(&cmd
);
2412 int qlcnic_83xx_get_nic_info(struct qlcnic_adapter
*adapter
,
2413 struct qlcnic_info
*npar_info
, u8 func_id
)
2418 struct qlcnic_cmd_args cmd
;
2419 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
2421 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_NIC_INFO
);
2425 if (func_id
!= ahw
->pci_func
) {
2426 temp
= func_id
<< 16;
2427 cmd
.req
.arg
[1] = op
| BIT_31
| temp
;
2429 cmd
.req
.arg
[1] = ahw
->pci_func
<< 16;
2431 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2433 dev_info(&adapter
->pdev
->dev
,
2434 "Failed to get nic info %d\n", err
);
2438 npar_info
->op_type
= cmd
.rsp
.arg
[1];
2439 npar_info
->pci_func
= cmd
.rsp
.arg
[2] & 0xFFFF;
2440 npar_info
->op_mode
= (cmd
.rsp
.arg
[2] & 0xFFFF0000) >> 16;
2441 npar_info
->phys_port
= cmd
.rsp
.arg
[3] & 0xFFFF;
2442 npar_info
->switch_mode
= (cmd
.rsp
.arg
[3] & 0xFFFF0000) >> 16;
2443 npar_info
->capabilities
= cmd
.rsp
.arg
[4];
2444 npar_info
->max_mac_filters
= cmd
.rsp
.arg
[5] & 0xFF;
2445 npar_info
->max_mtu
= (cmd
.rsp
.arg
[5] & 0xFFFF0000) >> 16;
2446 npar_info
->max_tx_ques
= cmd
.rsp
.arg
[6] & 0xFFFF;
2447 npar_info
->max_rx_ques
= (cmd
.rsp
.arg
[6] & 0xFFFF0000) >> 16;
2448 npar_info
->min_tx_bw
= cmd
.rsp
.arg
[7] & 0xFFFF;
2449 npar_info
->max_tx_bw
= (cmd
.rsp
.arg
[7] & 0xFFFF0000) >> 16;
2450 if (cmd
.rsp
.arg
[8] & 0x1)
2451 npar_info
->max_bw_reg_offset
= (cmd
.rsp
.arg
[8] & 0x7FFE) >> 1;
2452 if (cmd
.rsp
.arg
[8] & 0x10000) {
2453 temp
= (cmd
.rsp
.arg
[8] & 0x7FFE0000) >> 17;
2454 npar_info
->max_linkspeed_reg_offset
= temp
;
2457 memcpy(ahw
->extra_capability
, &cmd
.rsp
.arg
[16],
2458 sizeof(ahw
->extra_capability
));
2461 qlcnic_free_mbx_args(&cmd
);
2465 int qlcnic_get_pci_func_type(struct qlcnic_adapter
*adapter
, u16 type
,
2466 u16
*nic
, u16
*fcoe
, u16
*iscsi
)
2468 struct device
*dev
= &adapter
->pdev
->dev
;
2472 case QLCNIC_TYPE_NIC
:
2475 case QLCNIC_TYPE_FCOE
:
2478 case QLCNIC_TYPE_ISCSI
:
2482 dev_err(dev
, "%s: Unknown PCI type[%x]\n",
2490 int qlcnic_83xx_get_pci_info(struct qlcnic_adapter
*adapter
,
2491 struct qlcnic_pci_info
*pci_info
)
2493 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
2494 struct device
*dev
= &adapter
->pdev
->dev
;
2495 u16 nic
= 0, fcoe
= 0, iscsi
= 0;
2496 struct qlcnic_cmd_args cmd
;
2497 int i
, err
= 0, j
= 0;
2500 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_PCI_INFO
);
2504 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2506 ahw
->total_nic_func
= 0;
2507 if (err
== QLCNIC_RCODE_SUCCESS
) {
2508 ahw
->max_pci_func
= cmd
.rsp
.arg
[1] & 0xFF;
2509 for (i
= 2, j
= 0; j
< ahw
->max_vnic_func
; j
++, pci_info
++) {
2510 pci_info
->id
= cmd
.rsp
.arg
[i
] & 0xFFFF;
2511 pci_info
->active
= (cmd
.rsp
.arg
[i
] & 0xFFFF0000) >> 16;
2513 if (!pci_info
->active
) {
2514 i
+= QLC_SKIP_INACTIVE_PCI_REGS
;
2517 pci_info
->type
= cmd
.rsp
.arg
[i
] & 0xFFFF;
2518 err
= qlcnic_get_pci_func_type(adapter
, pci_info
->type
,
2519 &nic
, &fcoe
, &iscsi
);
2520 temp
= (cmd
.rsp
.arg
[i
] & 0xFFFF0000) >> 16;
2521 pci_info
->default_port
= temp
;
2523 pci_info
->tx_min_bw
= cmd
.rsp
.arg
[i
] & 0xFFFF;
2524 temp
= (cmd
.rsp
.arg
[i
] & 0xFFFF0000) >> 16;
2525 pci_info
->tx_max_bw
= temp
;
2527 memcpy(pci_info
->mac
, &cmd
.rsp
.arg
[i
], ETH_ALEN
- 2);
2529 memcpy(pci_info
->mac
+ sizeof(u32
), &cmd
.rsp
.arg
[i
], 2);
2533 dev_err(dev
, "Failed to get PCI Info, error = %d\n", err
);
2537 ahw
->total_nic_func
= nic
;
2538 ahw
->total_pci_func
= nic
+ fcoe
+ iscsi
;
2539 if (ahw
->total_nic_func
== 0 || ahw
->total_pci_func
== 0) {
2540 dev_err(dev
, "%s: Invalid function count: total nic func[%x], total pci func[%x]\n",
2541 __func__
, ahw
->total_nic_func
, ahw
->total_pci_func
);
2544 qlcnic_free_mbx_args(&cmd
);
2549 int qlcnic_83xx_config_intrpt(struct qlcnic_adapter
*adapter
, bool op_type
)
2553 u32 val
, temp
, type
;
2554 struct qlcnic_cmd_args cmd
;
2556 max_ints
= adapter
->ahw
->num_msix
- 1;
2557 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_CONFIG_INTRPT
);
2561 cmd
.req
.arg
[1] = max_ints
;
2563 if (qlcnic_sriov_vf_check(adapter
))
2564 cmd
.req
.arg
[1] |= (adapter
->ahw
->pci_func
<< 8) | BIT_16
;
2566 for (i
= 0, index
= 2; i
< max_ints
; i
++) {
2567 type
= op_type
? QLCNIC_INTRPT_ADD
: QLCNIC_INTRPT_DEL
;
2568 val
= type
| (adapter
->ahw
->intr_tbl
[i
].type
<< 4);
2569 if (adapter
->ahw
->intr_tbl
[i
].type
== QLCNIC_INTRPT_MSIX
)
2570 val
|= (adapter
->ahw
->intr_tbl
[i
].id
<< 16);
2571 cmd
.req
.arg
[index
++] = val
;
2573 err
= qlcnic_issue_cmd(adapter
, &cmd
);
2575 dev_err(&adapter
->pdev
->dev
,
2576 "Failed to configure interrupts 0x%x\n", err
);
2580 max_ints
= cmd
.rsp
.arg
[1];
2581 for (i
= 0, index
= 2; i
< max_ints
; i
++, index
+= 2) {
2582 val
= cmd
.rsp
.arg
[index
];
2584 dev_info(&adapter
->pdev
->dev
,
2585 "Can't configure interrupt %d\n",
2586 adapter
->ahw
->intr_tbl
[i
].id
);
2590 adapter
->ahw
->intr_tbl
[i
].id
= MSW(val
);
2591 adapter
->ahw
->intr_tbl
[i
].enabled
= 1;
2592 temp
= cmd
.rsp
.arg
[index
+ 1];
2593 adapter
->ahw
->intr_tbl
[i
].src
= temp
;
2595 adapter
->ahw
->intr_tbl
[i
].id
= i
;
2596 adapter
->ahw
->intr_tbl
[i
].enabled
= 0;
2597 adapter
->ahw
->intr_tbl
[i
].src
= 0;
2601 qlcnic_free_mbx_args(&cmd
);
2605 int qlcnic_83xx_lock_flash(struct qlcnic_adapter
*adapter
)
2607 int id
, timeout
= 0;
2610 while (status
== 0) {
2611 status
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FLASH_LOCK
);
2615 if (++timeout
>= QLC_83XX_FLASH_LOCK_TIMEOUT
) {
2616 id
= QLC_SHARED_REG_RD32(adapter
,
2617 QLCNIC_FLASH_LOCK_OWNER
);
2618 dev_err(&adapter
->pdev
->dev
,
2619 "%s: failed, lock held by %d\n", __func__
, id
);
2622 usleep_range(1000, 2000);
2625 QLC_SHARED_REG_WR32(adapter
, QLCNIC_FLASH_LOCK_OWNER
, adapter
->portnum
);
2629 void qlcnic_83xx_unlock_flash(struct qlcnic_adapter
*adapter
)
2631 QLC_SHARED_REG_RD32(adapter
, QLCNIC_FLASH_UNLOCK
);
2632 QLC_SHARED_REG_WR32(adapter
, QLCNIC_FLASH_LOCK_OWNER
, 0xFF);
2635 int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter
*adapter
,
2636 u32 flash_addr
, u8
*p_data
,
2639 u32 word
, range
, flash_offset
, addr
= flash_addr
, ret
;
2640 ulong indirect_add
, direct_window
;
2643 flash_offset
= addr
& (QLCNIC_FLASH_SECTOR_SIZE
- 1);
2645 dev_err(&adapter
->pdev
->dev
, "Illegal addr = 0x%x\n", addr
);
2649 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_DIRECT_WINDOW
,
2650 (addr
& 0xFFFF0000));
2652 range
= flash_offset
+ (count
* sizeof(u32
));
2653 /* Check if data is spread across multiple sectors */
2654 if (range
> (QLCNIC_FLASH_SECTOR_SIZE
- 1)) {
2656 /* Multi sector read */
2657 for (i
= 0; i
< count
; i
++) {
2658 indirect_add
= QLC_83XX_FLASH_DIRECT_DATA(addr
);
2659 ret
= QLCRD32(adapter
, indirect_add
, &err
);
2664 *(u32
*)p_data
= word
;
2665 p_data
= p_data
+ 4;
2667 flash_offset
= flash_offset
+ 4;
2669 if (flash_offset
> (QLCNIC_FLASH_SECTOR_SIZE
- 1)) {
2670 direct_window
= QLC_83XX_FLASH_DIRECT_WINDOW
;
2671 /* This write is needed once for each sector */
2672 qlcnic_83xx_wrt_reg_indirect(adapter
,
2679 /* Single sector read */
2680 for (i
= 0; i
< count
; i
++) {
2681 indirect_add
= QLC_83XX_FLASH_DIRECT_DATA(addr
);
2682 ret
= QLCRD32(adapter
, indirect_add
, &err
);
2687 *(u32
*)p_data
= word
;
2688 p_data
= p_data
+ 4;
2696 static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter
*adapter
)
2699 int retries
= QLC_83XX_FLASH_READ_RETRY_COUNT
;
2703 status
= QLCRD32(adapter
, QLC_83XX_FLASH_STATUS
, &err
);
2707 if ((status
& QLC_83XX_FLASH_STATUS_READY
) ==
2708 QLC_83XX_FLASH_STATUS_READY
)
2711 usleep_range(1000, 1100);
2712 } while (--retries
);
2720 int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter
*adapter
)
2724 cmd
= adapter
->ahw
->fdt
.write_statusreg_cmd
;
2725 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2726 (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG
| cmd
));
2727 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
,
2728 adapter
->ahw
->fdt
.write_enable_bits
);
2729 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2730 QLC_83XX_FLASH_SECOND_ERASE_MS_VAL
);
2731 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2738 int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter
*adapter
)
2742 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2743 (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG
|
2744 adapter
->ahw
->fdt
.write_statusreg_cmd
));
2745 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
,
2746 adapter
->ahw
->fdt
.write_disable_bits
);
2747 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2748 QLC_83XX_FLASH_SECOND_ERASE_MS_VAL
);
2749 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2756 int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter
*adapter
)
2761 if (qlcnic_83xx_lock_flash(adapter
))
2764 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2765 QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL
);
2766 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2767 QLC_83XX_FLASH_READ_CTRL
);
2768 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2770 qlcnic_83xx_unlock_flash(adapter
);
2774 mfg_id
= QLCRD32(adapter
, QLC_83XX_FLASH_RDDATA
, &err
);
2776 qlcnic_83xx_unlock_flash(adapter
);
2780 adapter
->flash_mfg_id
= (mfg_id
& 0xFF);
2781 qlcnic_83xx_unlock_flash(adapter
);
2786 int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter
*adapter
)
2788 int count
, fdt_size
, ret
= 0;
2790 fdt_size
= sizeof(struct qlcnic_fdt
);
2791 count
= fdt_size
/ sizeof(u32
);
2793 if (qlcnic_83xx_lock_flash(adapter
))
2796 memset(&adapter
->ahw
->fdt
, 0, fdt_size
);
2797 ret
= qlcnic_83xx_lockless_flash_read32(adapter
, QLCNIC_FDT_LOCATION
,
2798 (u8
*)&adapter
->ahw
->fdt
,
2800 qlcnic_swap32_buffer((u32
*)&adapter
->ahw
->fdt
, count
);
2801 qlcnic_83xx_unlock_flash(adapter
);
2805 int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter
*adapter
,
2806 u32 sector_start_addr
)
2808 u32 reversed_addr
, addr1
, addr2
, cmd
;
2811 if (qlcnic_83xx_lock_flash(adapter
) != 0)
2814 if (adapter
->ahw
->fdt
.mfg_id
== adapter
->flash_mfg_id
) {
2815 ret
= qlcnic_83xx_enable_flash_write(adapter
);
2817 qlcnic_83xx_unlock_flash(adapter
);
2818 dev_err(&adapter
->pdev
->dev
,
2819 "%s failed at %d\n",
2820 __func__
, __LINE__
);
2825 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2827 qlcnic_83xx_unlock_flash(adapter
);
2828 dev_err(&adapter
->pdev
->dev
,
2829 "%s: failed at %d\n", __func__
, __LINE__
);
2833 addr1
= (sector_start_addr
& 0xFF) << 16;
2834 addr2
= (sector_start_addr
& 0xFF0000) >> 16;
2835 reversed_addr
= addr1
| addr2
| (sector_start_addr
& 0xFF00);
2837 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
,
2839 cmd
= QLC_83XX_FLASH_FDT_ERASE_DEF_SIG
| adapter
->ahw
->fdt
.erase_cmd
;
2840 if (adapter
->ahw
->fdt
.mfg_id
== adapter
->flash_mfg_id
)
2841 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
, cmd
);
2843 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2844 QLC_83XX_FLASH_OEM_ERASE_SIG
);
2845 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2846 QLC_83XX_FLASH_LAST_ERASE_MS_VAL
);
2848 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2850 qlcnic_83xx_unlock_flash(adapter
);
2851 dev_err(&adapter
->pdev
->dev
,
2852 "%s: failed at %d\n", __func__
, __LINE__
);
2856 if (adapter
->ahw
->fdt
.mfg_id
== adapter
->flash_mfg_id
) {
2857 ret
= qlcnic_83xx_disable_flash_write(adapter
);
2859 qlcnic_83xx_unlock_flash(adapter
);
2860 dev_err(&adapter
->pdev
->dev
,
2861 "%s: failed at %d\n", __func__
, __LINE__
);
2866 qlcnic_83xx_unlock_flash(adapter
);
2871 int qlcnic_83xx_flash_write32(struct qlcnic_adapter
*adapter
, u32 addr
,
2875 u32 addr1
= 0x00800000 | (addr
>> 2);
2877 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
, addr1
);
2878 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
, *p_data
);
2879 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2880 QLC_83XX_FLASH_LAST_ERASE_MS_VAL
);
2881 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2883 dev_err(&adapter
->pdev
->dev
,
2884 "%s: failed at %d\n", __func__
, __LINE__
);
2891 int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter
*adapter
, u32 addr
,
2892 u32
*p_data
, int count
)
2895 int ret
= -EIO
, err
= 0;
2897 if ((count
< QLC_83XX_FLASH_WRITE_MIN
) ||
2898 (count
> QLC_83XX_FLASH_WRITE_MAX
)) {
2899 dev_err(&adapter
->pdev
->dev
,
2900 "%s: Invalid word count\n", __func__
);
2904 temp
= QLCRD32(adapter
, QLC_83XX_FLASH_SPI_CONTROL
, &err
);
2908 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_SPI_CONTROL
,
2909 (temp
| QLC_83XX_FLASH_SPI_CTRL
));
2910 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2911 QLC_83XX_FLASH_ADDR_TEMP_VAL
);
2913 /* First DWORD write */
2914 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
, *p_data
++);
2915 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2916 QLC_83XX_FLASH_FIRST_MS_PATTERN
);
2917 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2919 dev_err(&adapter
->pdev
->dev
,
2920 "%s: failed at %d\n", __func__
, __LINE__
);
2925 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2926 QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL
);
2927 /* Second to N-1 DWORD writes */
2928 while (count
!= 1) {
2929 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
,
2931 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2932 QLC_83XX_FLASH_SECOND_MS_PATTERN
);
2933 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2935 dev_err(&adapter
->pdev
->dev
,
2936 "%s: failed at %d\n", __func__
, __LINE__
);
2942 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
2943 QLC_83XX_FLASH_ADDR_TEMP_VAL
|
2945 /* Last DWORD write */
2946 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_WRDATA
, *p_data
++);
2947 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
2948 QLC_83XX_FLASH_LAST_MS_PATTERN
);
2949 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
2951 dev_err(&adapter
->pdev
->dev
,
2952 "%s: failed at %d\n", __func__
, __LINE__
);
2956 ret
= QLCRD32(adapter
, QLC_83XX_FLASH_SPI_STATUS
, &err
);
2960 if ((ret
& QLC_83XX_FLASH_SPI_CTRL
) == QLC_83XX_FLASH_SPI_CTRL
) {
2961 dev_err(&adapter
->pdev
->dev
, "%s: failed at %d\n",
2962 __func__
, __LINE__
);
2963 /* Operation failed, clear error bit */
2964 temp
= QLCRD32(adapter
, QLC_83XX_FLASH_SPI_CONTROL
, &err
);
2968 qlcnic_83xx_wrt_reg_indirect(adapter
,
2969 QLC_83XX_FLASH_SPI_CONTROL
,
2970 (temp
| QLC_83XX_FLASH_SPI_CTRL
));
2976 static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter
*adapter
)
2980 val
= QLCRDX(adapter
->ahw
, QLC_83XX_RECOVER_DRV_LOCK
);
2982 /* Check if recovery need to be performed by the calling function */
2983 if ((val
& QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK
) == 0) {
2985 val
= val
| ((adapter
->portnum
<< 2) |
2986 QLC_83XX_NEED_DRV_LOCK_RECOVERY
);
2987 QLCWRX(adapter
->ahw
, QLC_83XX_RECOVER_DRV_LOCK
, val
);
2988 dev_info(&adapter
->pdev
->dev
,
2989 "%s: lock recovery initiated\n", __func__
);
2990 msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY
);
2991 val
= QLCRDX(adapter
->ahw
, QLC_83XX_RECOVER_DRV_LOCK
);
2992 id
= ((val
>> 2) & 0xF);
2993 if (id
== adapter
->portnum
) {
2994 val
= val
& ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK
;
2995 val
= val
| QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS
;
2996 QLCWRX(adapter
->ahw
, QLC_83XX_RECOVER_DRV_LOCK
, val
);
2997 /* Force release the lock */
2998 QLCRDX(adapter
->ahw
, QLC_83XX_DRV_UNLOCK
);
2999 /* Clear recovery bits */
3001 QLCWRX(adapter
->ahw
, QLC_83XX_RECOVER_DRV_LOCK
, val
);
3002 dev_info(&adapter
->pdev
->dev
,
3003 "%s: lock recovery completed\n", __func__
);
3005 dev_info(&adapter
->pdev
->dev
,
3006 "%s: func %d to resume lock recovery process\n",
3010 dev_info(&adapter
->pdev
->dev
,
3011 "%s: lock recovery initiated by other functions\n",
3016 int qlcnic_83xx_lock_driver(struct qlcnic_adapter
*adapter
)
3018 u32 lock_alive_counter
, val
, id
, i
= 0, status
= 0, temp
= 0;
3019 int max_attempt
= 0;
3021 while (status
== 0) {
3022 status
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_LOCK
);
3026 msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY
);
3030 temp
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
);
3032 if (i
== QLC_83XX_DRV_LOCK_WAIT_COUNTER
) {
3033 val
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
);
3036 dev_info(&adapter
->pdev
->dev
,
3037 "%s: lock to be recovered from %d\n",
3039 qlcnic_83xx_recover_driver_lock(adapter
);
3043 dev_err(&adapter
->pdev
->dev
,
3044 "%s: failed to get lock\n", __func__
);
3049 /* Force exit from while loop after few attempts */
3050 if (max_attempt
== QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT
) {
3051 dev_err(&adapter
->pdev
->dev
,
3052 "%s: failed to get lock\n", __func__
);
3057 val
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
);
3058 lock_alive_counter
= val
>> 8;
3059 lock_alive_counter
++;
3060 val
= lock_alive_counter
<< 8 | adapter
->portnum
;
3061 QLCWRX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
, val
);
3066 void qlcnic_83xx_unlock_driver(struct qlcnic_adapter
*adapter
)
3068 u32 val
, lock_alive_counter
, id
;
3070 val
= QLCRDX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
);
3072 lock_alive_counter
= val
>> 8;
3074 if (id
!= adapter
->portnum
)
3075 dev_err(&adapter
->pdev
->dev
,
3076 "%s:Warning func %d is unlocking lock owned by %d\n",
3077 __func__
, adapter
->portnum
, id
);
3079 val
= (lock_alive_counter
<< 8) | 0xFF;
3080 QLCWRX(adapter
->ahw
, QLC_83XX_DRV_LOCK_ID
, val
);
3081 QLCRDX(adapter
->ahw
, QLC_83XX_DRV_UNLOCK
);
3084 int qlcnic_ms_mem_write128(struct qlcnic_adapter
*adapter
, u64 addr
,
3085 u32
*data
, u32 count
)
3090 /* Check alignment */
3094 mutex_lock(&adapter
->ahw
->mem_lock
);
3095 qlcnic_ind_wr(adapter
, QLCNIC_MS_ADDR_HI
, 0);
3097 for (i
= 0; i
< count
; i
++, addr
+= 16) {
3098 if (!((ADDR_IN_RANGE(addr
, QLCNIC_ADDR_QDR_NET
,
3099 QLCNIC_ADDR_QDR_NET_MAX
)) ||
3100 (ADDR_IN_RANGE(addr
, QLCNIC_ADDR_DDR_NET
,
3101 QLCNIC_ADDR_DDR_NET_MAX
)))) {
3102 mutex_unlock(&adapter
->ahw
->mem_lock
);
3106 qlcnic_ind_wr(adapter
, QLCNIC_MS_ADDR_LO
, addr
);
3107 qlcnic_ind_wr(adapter
, QLCNIC_MS_WRTDATA_LO
, *data
++);
3108 qlcnic_ind_wr(adapter
, QLCNIC_MS_WRTDATA_HI
, *data
++);
3109 qlcnic_ind_wr(adapter
, QLCNIC_MS_WRTDATA_ULO
, *data
++);
3110 qlcnic_ind_wr(adapter
, QLCNIC_MS_WRTDATA_UHI
, *data
++);
3111 qlcnic_ind_wr(adapter
, QLCNIC_MS_CTRL
, QLCNIC_TA_WRITE_ENABLE
);
3112 qlcnic_ind_wr(adapter
, QLCNIC_MS_CTRL
, QLCNIC_TA_WRITE_START
);
3114 for (j
= 0; j
< MAX_CTL_CHECK
; j
++) {
3115 temp
= qlcnic_ind_rd(adapter
, QLCNIC_MS_CTRL
);
3117 if ((temp
& TA_CTL_BUSY
) == 0)
3121 /* Status check failure */
3122 if (j
>= MAX_CTL_CHECK
) {
3123 printk_ratelimited(KERN_WARNING
3124 "MS memory write failed\n");
3125 mutex_unlock(&adapter
->ahw
->mem_lock
);
3130 mutex_unlock(&adapter
->ahw
->mem_lock
);
3135 int qlcnic_83xx_flash_read32(struct qlcnic_adapter
*adapter
, u32 flash_addr
,
3136 u8
*p_data
, int count
)
3138 u32 word
, addr
= flash_addr
, ret
;
3139 ulong indirect_addr
;
3142 if (qlcnic_83xx_lock_flash(adapter
) != 0)
3146 dev_err(&adapter
->pdev
->dev
, "Illegal addr = 0x%x\n", addr
);
3147 qlcnic_83xx_unlock_flash(adapter
);
3151 for (i
= 0; i
< count
; i
++) {
3152 if (qlcnic_83xx_wrt_reg_indirect(adapter
,
3153 QLC_83XX_FLASH_DIRECT_WINDOW
,
3155 qlcnic_83xx_unlock_flash(adapter
);
3159 indirect_addr
= QLC_83XX_FLASH_DIRECT_DATA(addr
);
3160 ret
= QLCRD32(adapter
, indirect_addr
, &err
);
3165 *(u32
*)p_data
= word
;
3166 p_data
= p_data
+ 4;
3170 qlcnic_83xx_unlock_flash(adapter
);
3175 void qlcnic_83xx_get_port_type(struct qlcnic_adapter
*adapter
)
3177 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3178 struct qlcnic_cmd_args cmd
;
3182 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_LINK_STATUS
);
3186 err
= qlcnic_issue_cmd(adapter
, &cmd
);
3188 dev_info(&adapter
->pdev
->dev
,
3189 "Get Link Status Command failed: 0x%x\n", err
);
3192 config
= cmd
.rsp
.arg
[3];
3194 switch (QLC_83XX_SFP_MODULE_TYPE(config
)) {
3195 case QLC_83XX_MODULE_FIBRE_1000BASE_SX
:
3196 case QLC_83XX_MODULE_FIBRE_1000BASE_LX
:
3197 case QLC_83XX_MODULE_FIBRE_1000BASE_CX
:
3198 case QLC_83XX_MODULE_TP_1000BASE_T
:
3199 ahw
->port_type
= QLCNIC_GBE
;
3202 ahw
->port_type
= QLCNIC_XGBE
;
3206 qlcnic_free_mbx_args(&cmd
);
3209 int qlcnic_83xx_test_link(struct qlcnic_adapter
*adapter
)
3213 u32 config
= 0, state
;
3214 struct qlcnic_cmd_args cmd
;
3215 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3217 if (qlcnic_sriov_vf_check(adapter
))
3218 pci_func
= adapter
->portnum
;
3220 pci_func
= ahw
->pci_func
;
3222 state
= readl(ahw
->pci_base0
+ QLC_83XX_LINK_STATE(pci_func
));
3223 if (!QLC_83xx_FUNC_VAL(state
, pci_func
)) {
3224 dev_info(&adapter
->pdev
->dev
, "link state down\n");
3228 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_LINK_STATUS
);
3232 err
= qlcnic_issue_cmd(adapter
, &cmd
);
3234 dev_info(&adapter
->pdev
->dev
,
3235 "Get Link Status Command failed: 0x%x\n", err
);
3238 config
= cmd
.rsp
.arg
[1];
3239 switch (QLC_83XX_CURRENT_LINK_SPEED(config
)) {
3240 case QLC_83XX_10M_LINK
:
3241 ahw
->link_speed
= SPEED_10
;
3243 case QLC_83XX_100M_LINK
:
3244 ahw
->link_speed
= SPEED_100
;
3246 case QLC_83XX_1G_LINK
:
3247 ahw
->link_speed
= SPEED_1000
;
3249 case QLC_83XX_10G_LINK
:
3250 ahw
->link_speed
= SPEED_10000
;
3253 ahw
->link_speed
= 0;
3256 config
= cmd
.rsp
.arg
[3];
3257 switch (QLC_83XX_SFP_MODULE_TYPE(config
)) {
3258 case QLC_83XX_MODULE_FIBRE_10GBASE_LRM
:
3259 case QLC_83XX_MODULE_FIBRE_10GBASE_LR
:
3260 case QLC_83XX_MODULE_FIBRE_10GBASE_SR
:
3261 ahw
->supported_type
= PORT_FIBRE
;
3262 ahw
->port_type
= QLCNIC_XGBE
;
3264 case QLC_83XX_MODULE_FIBRE_1000BASE_SX
:
3265 case QLC_83XX_MODULE_FIBRE_1000BASE_LX
:
3266 case QLC_83XX_MODULE_FIBRE_1000BASE_CX
:
3267 ahw
->supported_type
= PORT_FIBRE
;
3268 ahw
->port_type
= QLCNIC_GBE
;
3270 case QLC_83XX_MODULE_TP_1000BASE_T
:
3271 ahw
->supported_type
= PORT_TP
;
3272 ahw
->port_type
= QLCNIC_GBE
;
3274 case QLC_83XX_MODULE_DA_10GE_PASSIVE_CP
:
3275 case QLC_83XX_MODULE_DA_10GE_ACTIVE_CP
:
3276 case QLC_83XX_MODULE_DA_10GE_LEGACY_CP
:
3277 case QLC_83XX_MODULE_DA_1GE_PASSIVE_CP
:
3278 ahw
->supported_type
= PORT_DA
;
3279 ahw
->port_type
= QLCNIC_XGBE
;
3282 ahw
->supported_type
= PORT_OTHER
;
3283 ahw
->port_type
= QLCNIC_XGBE
;
3289 qlcnic_free_mbx_args(&cmd
);
3293 int qlcnic_83xx_get_link_ksettings(struct qlcnic_adapter
*adapter
,
3294 struct ethtool_link_ksettings
*ecmd
)
3296 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3299 u32 supported
, advertising
;
3301 if (!test_bit(__QLCNIC_MAINTENANCE_MODE
, &adapter
->state
)) {
3302 /* Get port configuration info */
3303 status
= qlcnic_83xx_get_port_info(adapter
);
3304 /* Get Link Status related info */
3305 config
= qlcnic_83xx_test_link(adapter
);
3306 ahw
->module_type
= QLC_83XX_SFP_MODULE_TYPE(config
);
3309 /* hard code until there is a way to get it from flash */
3310 ahw
->board_type
= QLCNIC_BRDTYPE_83XX_10G
;
3312 if (netif_running(adapter
->netdev
) && ahw
->has_link_events
) {
3313 ecmd
->base
.speed
= ahw
->link_speed
;
3314 ecmd
->base
.duplex
= ahw
->link_duplex
;
3315 ecmd
->base
.autoneg
= ahw
->link_autoneg
;
3317 ecmd
->base
.speed
= SPEED_UNKNOWN
;
3318 ecmd
->base
.duplex
= DUPLEX_UNKNOWN
;
3319 ecmd
->base
.autoneg
= AUTONEG_DISABLE
;
3322 supported
= (SUPPORTED_10baseT_Full
|
3323 SUPPORTED_100baseT_Full
|
3324 SUPPORTED_1000baseT_Full
|
3325 SUPPORTED_10000baseT_Full
|
3328 ethtool_convert_link_mode_to_legacy_u32(&advertising
,
3329 ecmd
->link_modes
.advertising
);
3331 if (ecmd
->base
.autoneg
== AUTONEG_ENABLE
) {
3332 if (ahw
->port_config
& QLC_83XX_10_CAPABLE
)
3333 advertising
|= SUPPORTED_10baseT_Full
;
3334 if (ahw
->port_config
& QLC_83XX_100_CAPABLE
)
3335 advertising
|= SUPPORTED_100baseT_Full
;
3336 if (ahw
->port_config
& QLC_83XX_1G_CAPABLE
)
3337 advertising
|= SUPPORTED_1000baseT_Full
;
3338 if (ahw
->port_config
& QLC_83XX_10G_CAPABLE
)
3339 advertising
|= SUPPORTED_10000baseT_Full
;
3340 if (ahw
->port_config
& QLC_83XX_AUTONEG_ENABLE
)
3341 advertising
|= ADVERTISED_Autoneg
;
3343 switch (ahw
->link_speed
) {
3345 advertising
= SUPPORTED_10baseT_Full
;
3348 advertising
= SUPPORTED_100baseT_Full
;
3351 advertising
= SUPPORTED_1000baseT_Full
;
3354 advertising
= SUPPORTED_10000baseT_Full
;
3362 switch (ahw
->supported_type
) {
3364 supported
|= SUPPORTED_FIBRE
;
3365 advertising
|= ADVERTISED_FIBRE
;
3366 ecmd
->base
.port
= PORT_FIBRE
;
3369 supported
|= SUPPORTED_TP
;
3370 advertising
|= ADVERTISED_TP
;
3371 ecmd
->base
.port
= PORT_TP
;
3374 supported
|= SUPPORTED_FIBRE
;
3375 advertising
|= ADVERTISED_FIBRE
;
3376 ecmd
->base
.port
= PORT_DA
;
3379 supported
|= SUPPORTED_FIBRE
;
3380 advertising
|= ADVERTISED_FIBRE
;
3381 ecmd
->base
.port
= PORT_OTHER
;
3384 ecmd
->base
.phy_address
= ahw
->physical_port
;
3386 ethtool_convert_legacy_u32_to_link_mode(ecmd
->link_modes
.supported
,
3388 ethtool_convert_legacy_u32_to_link_mode(ecmd
->link_modes
.advertising
,
3394 int qlcnic_83xx_set_link_ksettings(struct qlcnic_adapter
*adapter
,
3395 const struct ethtool_link_ksettings
*ecmd
)
3397 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3398 u32 config
= adapter
->ahw
->port_config
;
3401 /* 83xx devices do not support Half duplex */
3402 if (ecmd
->base
.duplex
== DUPLEX_HALF
) {
3403 netdev_info(adapter
->netdev
,
3404 "Half duplex mode not supported\n");
3408 if (ecmd
->base
.autoneg
) {
3409 ahw
->port_config
|= QLC_83XX_AUTONEG_ENABLE
;
3410 ahw
->port_config
|= (QLC_83XX_100_CAPABLE
|
3411 QLC_83XX_1G_CAPABLE
|
3412 QLC_83XX_10G_CAPABLE
);
3413 } else { /* force speed */
3414 ahw
->port_config
&= ~QLC_83XX_AUTONEG_ENABLE
;
3415 switch (ecmd
->base
.speed
) {
3417 ahw
->port_config
&= ~(QLC_83XX_100_CAPABLE
|
3418 QLC_83XX_1G_CAPABLE
|
3419 QLC_83XX_10G_CAPABLE
);
3420 ahw
->port_config
|= QLC_83XX_10_CAPABLE
;
3423 ahw
->port_config
&= ~(QLC_83XX_10_CAPABLE
|
3424 QLC_83XX_1G_CAPABLE
|
3425 QLC_83XX_10G_CAPABLE
);
3426 ahw
->port_config
|= QLC_83XX_100_CAPABLE
;
3429 ahw
->port_config
&= ~(QLC_83XX_10_CAPABLE
|
3430 QLC_83XX_100_CAPABLE
|
3431 QLC_83XX_10G_CAPABLE
);
3432 ahw
->port_config
|= QLC_83XX_1G_CAPABLE
;
3435 ahw
->port_config
&= ~(QLC_83XX_10_CAPABLE
|
3436 QLC_83XX_100_CAPABLE
|
3437 QLC_83XX_1G_CAPABLE
);
3438 ahw
->port_config
|= QLC_83XX_10G_CAPABLE
;
3444 status
= qlcnic_83xx_set_port_config(adapter
);
3446 netdev_info(adapter
->netdev
,
3447 "Failed to Set Link Speed and autoneg.\n");
3448 ahw
->port_config
= config
;
3454 static inline u64
*qlcnic_83xx_copy_stats(struct qlcnic_cmd_args
*cmd
,
3455 u64
*data
, int index
)
3460 low
= cmd
->rsp
.arg
[index
];
3461 hi
= cmd
->rsp
.arg
[index
+ 1];
3462 val
= (((u64
) low
) | (((u64
) hi
) << 32));
3467 static u64
*qlcnic_83xx_fill_stats(struct qlcnic_adapter
*adapter
,
3468 struct qlcnic_cmd_args
*cmd
, u64
*data
,
3471 int err
, k
, total_regs
;
3474 err
= qlcnic_issue_cmd(adapter
, cmd
);
3475 if (err
!= QLCNIC_RCODE_SUCCESS
) {
3476 dev_info(&adapter
->pdev
->dev
,
3477 "Error in get statistics mailbox command\n");
3481 total_regs
= cmd
->rsp
.num
;
3483 case QLC_83XX_STAT_MAC
:
3484 /* fill in MAC tx counters */
3485 for (k
= 2; k
< 28; k
+= 2)
3486 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3487 /* skip 24 bytes of reserved area */
3488 /* fill in MAC rx counters */
3489 for (k
+= 6; k
< 60; k
+= 2)
3490 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3491 /* skip 24 bytes of reserved area */
3492 /* fill in MAC rx frame stats */
3493 for (k
+= 6; k
< 80; k
+= 2)
3494 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3495 /* fill in eSwitch stats */
3496 for (; k
< total_regs
; k
+= 2)
3497 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3499 case QLC_83XX_STAT_RX
:
3500 for (k
= 2; k
< 8; k
+= 2)
3501 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3502 /* skip 8 bytes of reserved data */
3503 for (k
+= 2; k
< 24; k
+= 2)
3504 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3505 /* skip 8 bytes containing RE1FBQ error data */
3506 for (k
+= 2; k
< total_regs
; k
+= 2)
3507 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3509 case QLC_83XX_STAT_TX
:
3510 for (k
= 2; k
< 10; k
+= 2)
3511 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3512 /* skip 8 bytes of reserved data */
3513 for (k
+= 2; k
< total_regs
; k
+= 2)
3514 data
= qlcnic_83xx_copy_stats(cmd
, data
, k
);
3517 dev_warn(&adapter
->pdev
->dev
, "Unknown get statistics mode\n");
3523 void qlcnic_83xx_get_stats(struct qlcnic_adapter
*adapter
, u64
*data
)
3525 struct qlcnic_cmd_args cmd
;
3526 struct net_device
*netdev
= adapter
->netdev
;
3529 ret
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_GET_STATISTICS
);
3533 cmd
.req
.arg
[1] = BIT_1
| (adapter
->tx_ring
->ctx_id
<< 16);
3534 cmd
.rsp
.num
= QLC_83XX_TX_STAT_REGS
;
3535 data
= qlcnic_83xx_fill_stats(adapter
, &cmd
, data
,
3536 QLC_83XX_STAT_TX
, &ret
);
3538 netdev_err(netdev
, "Error getting Tx stats\n");
3542 cmd
.req
.arg
[1] = BIT_2
| (adapter
->portnum
<< 16);
3543 cmd
.rsp
.num
= QLC_83XX_MAC_STAT_REGS
;
3544 memset(cmd
.rsp
.arg
, 0, sizeof(u32
) * cmd
.rsp
.num
);
3545 data
= qlcnic_83xx_fill_stats(adapter
, &cmd
, data
,
3546 QLC_83XX_STAT_MAC
, &ret
);
3548 netdev_err(netdev
, "Error getting MAC stats\n");
3552 cmd
.req
.arg
[1] = adapter
->recv_ctx
->context_id
<< 16;
3553 cmd
.rsp
.num
= QLC_83XX_RX_STAT_REGS
;
3554 memset(cmd
.rsp
.arg
, 0, sizeof(u32
) * cmd
.rsp
.num
);
3555 data
= qlcnic_83xx_fill_stats(adapter
, &cmd
, data
,
3556 QLC_83XX_STAT_RX
, &ret
);
3558 netdev_err(netdev
, "Error getting Rx stats\n");
3560 qlcnic_free_mbx_args(&cmd
);
3563 #define QLCNIC_83XX_ADD_PORT0 BIT_0
3564 #define QLCNIC_83XX_ADD_PORT1 BIT_1
3565 #define QLCNIC_83XX_EXTENDED_MEM_SIZE 13 /* In MB */
3566 int qlcnic_83xx_extend_md_capab(struct qlcnic_adapter
*adapter
)
3568 struct qlcnic_cmd_args cmd
;
3571 err
= qlcnic_alloc_mbx_args(&cmd
, adapter
,
3572 QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP
);
3576 cmd
.req
.arg
[1] = (QLCNIC_83XX_ADD_PORT0
| QLCNIC_83XX_ADD_PORT1
);
3577 cmd
.req
.arg
[2] = QLCNIC_83XX_EXTENDED_MEM_SIZE
;
3578 cmd
.req
.arg
[3] = QLCNIC_83XX_EXTENDED_MEM_SIZE
;
3580 err
= qlcnic_issue_cmd(adapter
, &cmd
);
3582 dev_err(&adapter
->pdev
->dev
,
3583 "failed to issue extend iSCSI minidump capability\n");
3588 int qlcnic_83xx_reg_test(struct qlcnic_adapter
*adapter
)
3590 u32 major
, minor
, sub
;
3592 major
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_MAJOR
);
3593 minor
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_MINOR
);
3594 sub
= QLC_SHARED_REG_RD32(adapter
, QLCNIC_FW_VERSION_SUB
);
3596 if (adapter
->fw_version
!= QLCNIC_VERSION_CODE(major
, minor
, sub
)) {
3597 dev_info(&adapter
->pdev
->dev
, "%s: Reg test failed\n",
3604 inline int qlcnic_83xx_get_regs_len(struct qlcnic_adapter
*adapter
)
3606 return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl
) *
3607 sizeof(*adapter
->ahw
->ext_reg_tbl
)) +
3608 (ARRAY_SIZE(qlcnic_83xx_reg_tbl
) *
3609 sizeof(*adapter
->ahw
->reg_tbl
));
3612 int qlcnic_83xx_get_registers(struct qlcnic_adapter
*adapter
, u32
*regs_buff
)
3616 for (i
= QLCNIC_DEV_INFO_SIZE
+ 1;
3617 j
< ARRAY_SIZE(qlcnic_83xx_reg_tbl
); i
++, j
++)
3618 regs_buff
[i
] = QLC_SHARED_REG_RD32(adapter
, j
);
3620 for (j
= 0; j
< ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl
); j
++)
3621 regs_buff
[i
++] = QLCRDX(adapter
->ahw
, j
);
3625 int qlcnic_83xx_interrupt_test(struct net_device
*netdev
)
3627 struct qlcnic_adapter
*adapter
= netdev_priv(netdev
);
3628 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3629 struct qlcnic_cmd_args cmd
;
3630 u8 val
, drv_sds_rings
= adapter
->drv_sds_rings
;
3631 u8 drv_tx_rings
= adapter
->drv_tx_rings
;
3636 if (test_bit(__QLCNIC_RESETTING
, &adapter
->state
)) {
3637 netdev_info(netdev
, "Device is resetting\n");
3641 if (qlcnic_get_diag_lock(adapter
)) {
3642 netdev_info(netdev
, "Device in diagnostics mode\n");
3646 ret
= qlcnic_83xx_diag_alloc_res(netdev
, QLCNIC_INTERRUPT_TEST
,
3652 ret
= qlcnic_alloc_mbx_args(&cmd
, adapter
, QLCNIC_CMD_INTRPT_TEST
);
3656 if (adapter
->flags
& QLCNIC_MSIX_ENABLED
)
3657 intrpt_id
= ahw
->intr_tbl
[0].id
;
3659 intrpt_id
= QLCRDX(ahw
, QLCNIC_DEF_INT_ID
);
3662 cmd
.req
.arg
[2] = intrpt_id
;
3663 cmd
.req
.arg
[3] = BIT_0
;
3665 ret
= qlcnic_issue_cmd(adapter
, &cmd
);
3666 data
= cmd
.rsp
.arg
[2];
3668 val
= LSB(MSW(data
));
3669 if (id
!= intrpt_id
)
3670 dev_info(&adapter
->pdev
->dev
,
3671 "Interrupt generated: 0x%x, requested:0x%x\n",
3674 dev_err(&adapter
->pdev
->dev
,
3675 "Interrupt test error: 0x%x\n", val
);
3680 ret
= !ahw
->diag_cnt
;
3683 qlcnic_free_mbx_args(&cmd
);
3684 qlcnic_83xx_diag_free_res(netdev
, drv_sds_rings
);
3687 adapter
->drv_sds_rings
= drv_sds_rings
;
3688 adapter
->drv_tx_rings
= drv_tx_rings
;
3689 qlcnic_release_diag_lock(adapter
);
3693 void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter
*adapter
,
3694 struct ethtool_pauseparam
*pause
)
3696 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3700 status
= qlcnic_83xx_get_port_config(adapter
);
3702 dev_err(&adapter
->pdev
->dev
,
3703 "%s: Get Pause Config failed\n", __func__
);
3706 config
= ahw
->port_config
;
3707 if (config
& QLC_83XX_CFG_STD_PAUSE
) {
3708 switch (MSW(config
)) {
3709 case QLC_83XX_TX_PAUSE
:
3710 pause
->tx_pause
= 1;
3712 case QLC_83XX_RX_PAUSE
:
3713 pause
->rx_pause
= 1;
3715 case QLC_83XX_TX_RX_PAUSE
:
3717 /* Backward compatibility for existing
3720 pause
->tx_pause
= 1;
3721 pause
->rx_pause
= 1;
3725 if (QLC_83XX_AUTONEG(config
))
3729 int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter
*adapter
,
3730 struct ethtool_pauseparam
*pause
)
3732 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3736 status
= qlcnic_83xx_get_port_config(adapter
);
3738 dev_err(&adapter
->pdev
->dev
,
3739 "%s: Get Pause Config failed.\n", __func__
);
3742 config
= ahw
->port_config
;
3744 if (ahw
->port_type
== QLCNIC_GBE
) {
3746 ahw
->port_config
|= QLC_83XX_ENABLE_AUTONEG
;
3747 if (!pause
->autoneg
)
3748 ahw
->port_config
&= ~QLC_83XX_ENABLE_AUTONEG
;
3749 } else if ((ahw
->port_type
== QLCNIC_XGBE
) && (pause
->autoneg
)) {
3753 if (!(config
& QLC_83XX_CFG_STD_PAUSE
))
3754 ahw
->port_config
|= QLC_83XX_CFG_STD_PAUSE
;
3756 if (pause
->rx_pause
&& pause
->tx_pause
) {
3757 ahw
->port_config
|= QLC_83XX_CFG_STD_TX_RX_PAUSE
;
3758 } else if (pause
->rx_pause
&& !pause
->tx_pause
) {
3759 ahw
->port_config
&= ~QLC_83XX_CFG_STD_TX_PAUSE
;
3760 ahw
->port_config
|= QLC_83XX_CFG_STD_RX_PAUSE
;
3761 } else if (pause
->tx_pause
&& !pause
->rx_pause
) {
3762 ahw
->port_config
&= ~QLC_83XX_CFG_STD_RX_PAUSE
;
3763 ahw
->port_config
|= QLC_83XX_CFG_STD_TX_PAUSE
;
3764 } else if (!pause
->rx_pause
&& !pause
->tx_pause
) {
3765 ahw
->port_config
&= ~(QLC_83XX_CFG_STD_TX_RX_PAUSE
|
3766 QLC_83XX_CFG_STD_PAUSE
);
3768 status
= qlcnic_83xx_set_port_config(adapter
);
3770 dev_err(&adapter
->pdev
->dev
,
3771 "%s: Set Pause Config failed.\n", __func__
);
3772 ahw
->port_config
= config
;
3777 static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter
*adapter
)
3782 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_ADDR
,
3783 QLC_83XX_FLASH_OEM_READ_SIG
);
3784 qlcnic_83xx_wrt_reg_indirect(adapter
, QLC_83XX_FLASH_CONTROL
,
3785 QLC_83XX_FLASH_READ_CTRL
);
3786 ret
= qlcnic_83xx_poll_flash_status_reg(adapter
);
3790 temp
= QLCRD32(adapter
, QLC_83XX_FLASH_RDDATA
, &err
);
3797 int qlcnic_83xx_flash_test(struct qlcnic_adapter
*adapter
)
3801 status
= qlcnic_83xx_read_flash_status_reg(adapter
);
3802 if (status
== -EIO
) {
3803 dev_info(&adapter
->pdev
->dev
, "%s: EEPROM test failed.\n",
3810 static int qlcnic_83xx_shutdown(struct pci_dev
*pdev
)
3812 struct qlcnic_adapter
*adapter
= pci_get_drvdata(pdev
);
3813 struct net_device
*netdev
= adapter
->netdev
;
3816 netif_device_detach(netdev
);
3817 qlcnic_cancel_idc_work(adapter
);
3819 if (netif_running(netdev
))
3820 qlcnic_down(adapter
, netdev
);
3822 qlcnic_83xx_disable_mbx_intr(adapter
);
3823 cancel_delayed_work_sync(&adapter
->idc_aen_work
);
3825 retval
= pci_save_state(pdev
);
3832 static int qlcnic_83xx_resume(struct qlcnic_adapter
*adapter
)
3834 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3835 struct qlc_83xx_idc
*idc
= &ahw
->idc
;
3838 err
= qlcnic_83xx_idc_init(adapter
);
3842 if (ahw
->nic_mode
== QLCNIC_VNIC_MODE
) {
3843 if (ahw
->op_mode
== QLCNIC_MGMT_FUNC
) {
3844 qlcnic_83xx_set_vnic_opmode(adapter
);
3846 err
= qlcnic_83xx_check_vnic_state(adapter
);
3852 err
= qlcnic_83xx_idc_reattach_driver(adapter
);
3856 qlcnic_schedule_work(adapter
, qlcnic_83xx_idc_poll_dev_state
,
3861 void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox
*mbx
)
3863 reinit_completion(&mbx
->completion
);
3864 set_bit(QLC_83XX_MBX_READY
, &mbx
->status
);
3867 void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox
*mbx
)
3872 destroy_workqueue(mbx
->work_q
);
3877 qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter
*adapter
,
3878 struct qlcnic_cmd_args
*cmd
)
3880 atomic_set(&cmd
->rsp_status
, QLC_83XX_MBX_RESPONSE_ARRIVED
);
3882 if (cmd
->type
== QLC_83XX_MBX_CMD_NO_WAIT
) {
3883 qlcnic_free_mbx_args(cmd
);
3887 complete(&cmd
->completion
);
3890 static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter
*adapter
)
3892 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
3893 struct list_head
*head
= &mbx
->cmd_q
;
3894 struct qlcnic_cmd_args
*cmd
= NULL
;
3896 spin_lock_bh(&mbx
->queue_lock
);
3898 while (!list_empty(head
)) {
3899 cmd
= list_entry(head
->next
, struct qlcnic_cmd_args
, list
);
3900 dev_info(&adapter
->pdev
->dev
, "%s: Mailbox command 0x%x\n",
3901 __func__
, cmd
->cmd_op
);
3902 list_del(&cmd
->list
);
3904 qlcnic_83xx_notify_cmd_completion(adapter
, cmd
);
3907 spin_unlock_bh(&mbx
->queue_lock
);
3910 static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter
*adapter
)
3912 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3913 struct qlcnic_mailbox
*mbx
= ahw
->mailbox
;
3916 if (!test_bit(QLC_83XX_MBX_READY
, &mbx
->status
))
3919 host_mbx_ctrl
= QLCRDX(ahw
, QLCNIC_HOST_MBX_CTRL
);
3920 if (host_mbx_ctrl
) {
3921 clear_bit(QLC_83XX_MBX_READY
, &mbx
->status
);
3922 ahw
->idc
.collect_dump
= 1;
3929 static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter
*adapter
,
3933 QLCWRX(adapter
->ahw
, QLCNIC_HOST_MBX_CTRL
, QLCNIC_SET_OWNER
);
3935 QLCWRX(adapter
->ahw
, QLCNIC_FW_MBX_CTRL
, QLCNIC_CLR_OWNER
);
3938 static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter
*adapter
,
3939 struct qlcnic_cmd_args
*cmd
)
3941 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
3943 spin_lock_bh(&mbx
->queue_lock
);
3945 list_del(&cmd
->list
);
3948 spin_unlock_bh(&mbx
->queue_lock
);
3950 qlcnic_83xx_notify_cmd_completion(adapter
, cmd
);
3953 static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter
*adapter
,
3954 struct qlcnic_cmd_args
*cmd
)
3956 u32 mbx_cmd
, fw_hal_version
, hdr_size
, total_size
, tmp
;
3957 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
3960 if (cmd
->op_type
!= QLC_83XX_MBX_POST_BC_OP
) {
3961 mbx_cmd
= cmd
->req
.arg
[0];
3962 writel(mbx_cmd
, QLCNIC_MBX_HOST(ahw
, 0));
3963 for (i
= 1; i
< cmd
->req
.num
; i
++)
3964 writel(cmd
->req
.arg
[i
], QLCNIC_MBX_HOST(ahw
, i
));
3966 fw_hal_version
= ahw
->fw_hal_version
;
3967 hdr_size
= sizeof(struct qlcnic_bc_hdr
) / sizeof(u32
);
3968 total_size
= cmd
->pay_size
+ hdr_size
;
3969 tmp
= QLCNIC_CMD_BC_EVENT_SETUP
| total_size
<< 16;
3970 mbx_cmd
= tmp
| fw_hal_version
<< 29;
3971 writel(mbx_cmd
, QLCNIC_MBX_HOST(ahw
, 0));
3973 /* Back channel specific operations bits */
3974 mbx_cmd
= 0x1 | 1 << 4;
3976 if (qlcnic_sriov_pf_check(adapter
))
3977 mbx_cmd
|= cmd
->func_num
<< 5;
3979 writel(mbx_cmd
, QLCNIC_MBX_HOST(ahw
, 1));
3981 for (i
= 2, j
= 0; j
< hdr_size
; i
++, j
++)
3982 writel(*(cmd
->hdr
++), QLCNIC_MBX_HOST(ahw
, i
));
3983 for (j
= 0; j
< cmd
->pay_size
; j
++, i
++)
3984 writel(*(cmd
->pay
++), QLCNIC_MBX_HOST(ahw
, i
));
3988 void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter
*adapter
)
3990 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
3995 clear_bit(QLC_83XX_MBX_READY
, &mbx
->status
);
3996 complete(&mbx
->completion
);
3997 cancel_work_sync(&mbx
->work
);
3998 flush_workqueue(mbx
->work_q
);
3999 qlcnic_83xx_flush_mbx_queue(adapter
);
4002 static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter
*adapter
,
4003 struct qlcnic_cmd_args
*cmd
,
4004 unsigned long *timeout
)
4006 struct qlcnic_mailbox
*mbx
= adapter
->ahw
->mailbox
;
4008 if (test_bit(QLC_83XX_MBX_READY
, &mbx
->status
)) {
4009 atomic_set(&cmd
->rsp_status
, QLC_83XX_MBX_RESPONSE_WAIT
);
4010 init_completion(&cmd
->completion
);
4011 cmd
->rsp_opcode
= QLC_83XX_MBX_RESPONSE_UNKNOWN
;
4013 spin_lock_bh(&mbx
->queue_lock
);
4015 list_add_tail(&cmd
->list
, &mbx
->cmd_q
);
4017 cmd
->total_cmds
= mbx
->num_cmds
;
4018 *timeout
= cmd
->total_cmds
* QLC_83XX_MBX_TIMEOUT
;
4019 queue_work(mbx
->work_q
, &mbx
->work
);
4021 spin_unlock_bh(&mbx
->queue_lock
);
4029 static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter
*adapter
,
4030 struct qlcnic_cmd_args
*cmd
)
4035 if (cmd
->cmd_op
== QLCNIC_CMD_CONFIG_MAC_VLAN
) {
4036 fw_data
= readl(QLCNIC_MBX_FW(adapter
->ahw
, 2));
4037 mac_cmd_rcode
= (u8
)fw_data
;
4038 if (mac_cmd_rcode
== QLC_83XX_NO_NIC_RESOURCE
||
4039 mac_cmd_rcode
== QLC_83XX_MAC_PRESENT
||
4040 mac_cmd_rcode
== QLC_83XX_MAC_ABSENT
) {
4041 cmd
->rsp_opcode
= QLCNIC_RCODE_SUCCESS
;
4042 return QLCNIC_RCODE_SUCCESS
;
4049 static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter
*adapter
,
4050 struct qlcnic_cmd_args
*cmd
)
4052 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
4053 struct device
*dev
= &adapter
->pdev
->dev
;
4057 fw_data
= readl(QLCNIC_MBX_FW(ahw
, 0));
4058 mbx_err_code
= QLCNIC_MBX_STATUS(fw_data
);
4059 qlcnic_83xx_get_mbx_data(adapter
, cmd
);
4061 switch (mbx_err_code
) {
4062 case QLCNIC_MBX_RSP_OK
:
4063 case QLCNIC_MBX_PORT_RSP_OK
:
4064 cmd
->rsp_opcode
= QLCNIC_RCODE_SUCCESS
;
4067 if (!qlcnic_83xx_check_mac_rcode(adapter
, cmd
))
4070 dev_err(dev
, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
4071 __func__
, cmd
->cmd_op
, cmd
->type
, ahw
->pci_func
,
4072 ahw
->op_mode
, mbx_err_code
);
4073 cmd
->rsp_opcode
= QLC_83XX_MBX_RESPONSE_FAILED
;
4074 qlcnic_dump_mbx(adapter
, cmd
);
4080 static inline void qlcnic_dump_mailbox_registers(struct qlcnic_adapter
*adapter
)
4082 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
4085 offset
= QLCRDX(ahw
, QLCNIC_DEF_INT_MASK
);
4086 dev_info(&adapter
->pdev
->dev
, "Mbx interrupt mask=0x%x, Mbx interrupt enable=0x%x, Host mbx control=0x%x, Fw mbx control=0x%x",
4087 readl(ahw
->pci_base0
+ offset
),
4088 QLCRDX(ahw
, QLCNIC_MBX_INTR_ENBL
),
4089 QLCRDX(ahw
, QLCNIC_HOST_MBX_CTRL
),
4090 QLCRDX(ahw
, QLCNIC_FW_MBX_CTRL
));
4093 static void qlcnic_83xx_mailbox_worker(struct work_struct
*work
)
4095 struct qlcnic_mailbox
*mbx
= container_of(work
, struct qlcnic_mailbox
,
4097 struct qlcnic_adapter
*adapter
= mbx
->adapter
;
4098 const struct qlcnic_mbx_ops
*mbx_ops
= mbx
->ops
;
4099 struct device
*dev
= &adapter
->pdev
->dev
;
4100 struct list_head
*head
= &mbx
->cmd_q
;
4101 struct qlcnic_hardware_context
*ahw
;
4102 struct qlcnic_cmd_args
*cmd
= NULL
;
4103 unsigned long flags
;
4108 if (qlcnic_83xx_check_mbx_status(adapter
)) {
4109 qlcnic_83xx_flush_mbx_queue(adapter
);
4113 spin_lock_irqsave(&mbx
->aen_lock
, flags
);
4114 mbx
->rsp_status
= QLC_83XX_MBX_RESPONSE_WAIT
;
4115 spin_unlock_irqrestore(&mbx
->aen_lock
, flags
);
4117 spin_lock_bh(&mbx
->queue_lock
);
4119 if (list_empty(head
)) {
4120 spin_unlock_bh(&mbx
->queue_lock
);
4123 cmd
= list_entry(head
->next
, struct qlcnic_cmd_args
, list
);
4125 spin_unlock_bh(&mbx
->queue_lock
);
4127 mbx_ops
->encode_cmd(adapter
, cmd
);
4128 mbx_ops
->nofity_fw(adapter
, QLC_83XX_MBX_REQUEST
);
4130 if (wait_for_completion_timeout(&mbx
->completion
,
4131 QLC_83XX_MBX_TIMEOUT
)) {
4132 mbx_ops
->decode_resp(adapter
, cmd
);
4133 mbx_ops
->nofity_fw(adapter
, QLC_83XX_MBX_COMPLETION
);
4135 dev_err(dev
, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
4136 __func__
, cmd
->cmd_op
, cmd
->type
, ahw
->pci_func
,
4138 clear_bit(QLC_83XX_MBX_READY
, &mbx
->status
);
4139 qlcnic_dump_mailbox_registers(adapter
);
4140 qlcnic_83xx_get_mbx_data(adapter
, cmd
);
4141 qlcnic_dump_mbx(adapter
, cmd
);
4142 qlcnic_83xx_idc_request_reset(adapter
,
4143 QLCNIC_FORCE_FW_DUMP_KEY
);
4144 cmd
->rsp_opcode
= QLCNIC_RCODE_TIMEOUT
;
4146 mbx_ops
->dequeue_cmd(adapter
, cmd
);
4150 static const struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops
= {
4151 .enqueue_cmd
= qlcnic_83xx_enqueue_mbx_cmd
,
4152 .dequeue_cmd
= qlcnic_83xx_dequeue_mbx_cmd
,
4153 .decode_resp
= qlcnic_83xx_decode_mbx_rsp
,
4154 .encode_cmd
= qlcnic_83xx_encode_mbx_cmd
,
4155 .nofity_fw
= qlcnic_83xx_signal_mbx_cmd
,
4158 int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter
*adapter
)
4160 struct qlcnic_hardware_context
*ahw
= adapter
->ahw
;
4161 struct qlcnic_mailbox
*mbx
;
4163 ahw
->mailbox
= kzalloc(sizeof(*mbx
), GFP_KERNEL
);
4168 mbx
->ops
= &qlcnic_83xx_mbx_ops
;
4169 mbx
->adapter
= adapter
;
4171 spin_lock_init(&mbx
->queue_lock
);
4172 spin_lock_init(&mbx
->aen_lock
);
4173 INIT_LIST_HEAD(&mbx
->cmd_q
);
4174 init_completion(&mbx
->completion
);
4176 mbx
->work_q
= create_singlethread_workqueue("qlcnic_mailbox");
4177 if (mbx
->work_q
== NULL
) {
4182 INIT_WORK(&mbx
->work
, qlcnic_83xx_mailbox_worker
);
4183 set_bit(QLC_83XX_MBX_READY
, &mbx
->status
);
4187 static pci_ers_result_t
qlcnic_83xx_io_error_detected(struct pci_dev
*pdev
,
4188 pci_channel_state_t state
)
4190 struct qlcnic_adapter
*adapter
= pci_get_drvdata(pdev
);
4192 if (state
== pci_channel_io_perm_failure
)
4193 return PCI_ERS_RESULT_DISCONNECT
;
4195 if (state
== pci_channel_io_normal
)
4196 return PCI_ERS_RESULT_RECOVERED
;
4198 set_bit(__QLCNIC_AER
, &adapter
->state
);
4199 set_bit(__QLCNIC_RESETTING
, &adapter
->state
);
4201 qlcnic_83xx_aer_stop_poll_work(adapter
);
4203 pci_save_state(pdev
);
4204 pci_disable_device(pdev
);
4206 return PCI_ERS_RESULT_NEED_RESET
;
4209 static pci_ers_result_t
qlcnic_83xx_io_slot_reset(struct pci_dev
*pdev
)
4211 struct qlcnic_adapter
*adapter
= pci_get_drvdata(pdev
);
4214 pdev
->error_state
= pci_channel_io_normal
;
4215 err
= pci_enable_device(pdev
);
4219 pci_set_power_state(pdev
, PCI_D0
);
4220 pci_set_master(pdev
);
4221 pci_restore_state(pdev
);
4223 err
= qlcnic_83xx_aer_reset(adapter
);
4225 return PCI_ERS_RESULT_RECOVERED
;
4227 clear_bit(__QLCNIC_AER
, &adapter
->state
);
4228 clear_bit(__QLCNIC_RESETTING
, &adapter
->state
);
4229 return PCI_ERS_RESULT_DISCONNECT
;
4232 static void qlcnic_83xx_io_resume(struct pci_dev
*pdev
)
4234 struct qlcnic_adapter
*adapter
= pci_get_drvdata(pdev
);
4236 if (test_and_clear_bit(__QLCNIC_AER
, &adapter
->state
))
4237 qlcnic_83xx_aer_start_poll_work(adapter
);