2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19 #include <linux/dma-mapping.h>
20 #include <linux/slab.h>
21 #include <linux/ath9k_platform.h>
22 #include <linux/module.h>
24 #include <linux/of_net.h>
25 #include <linux/relay.h>
26 #include <linux/dmi.h>
27 #include <net/ieee80211_radiotap.h>
31 struct ath9k_eeprom_ctx
{
32 struct completion complete
;
36 static char *dev_info
= "ath9k";
38 MODULE_AUTHOR("Atheros Communications");
39 MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
40 MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
41 MODULE_LICENSE("Dual BSD/GPL");
43 static unsigned int ath9k_debug
= ATH_DBG_DEFAULT
;
44 module_param_named(debug
, ath9k_debug
, uint
, 0);
45 MODULE_PARM_DESC(debug
, "Debugging mask");
47 int ath9k_modparam_nohwcrypt
;
48 module_param_named(nohwcrypt
, ath9k_modparam_nohwcrypt
, int, 0444);
49 MODULE_PARM_DESC(nohwcrypt
, "Disable hardware encryption");
52 module_param_named(blink
, ath9k_led_blink
, int, 0444);
53 MODULE_PARM_DESC(blink
, "Enable LED blink on activity");
55 static int ath9k_led_active_high
= -1;
56 module_param_named(led_active_high
, ath9k_led_active_high
, int, 0444);
57 MODULE_PARM_DESC(led_active_high
, "Invert LED polarity");
59 static int ath9k_btcoex_enable
;
60 module_param_named(btcoex_enable
, ath9k_btcoex_enable
, int, 0444);
61 MODULE_PARM_DESC(btcoex_enable
, "Enable wifi-BT coexistence");
63 static int ath9k_bt_ant_diversity
;
64 module_param_named(bt_ant_diversity
, ath9k_bt_ant_diversity
, int, 0444);
65 MODULE_PARM_DESC(bt_ant_diversity
, "Enable WLAN/BT RX antenna diversity");
67 static int ath9k_ps_enable
;
68 module_param_named(ps_enable
, ath9k_ps_enable
, int, 0444);
69 MODULE_PARM_DESC(ps_enable
, "Enable WLAN PowerSave");
71 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
73 int ath9k_use_chanctx
;
74 module_param_named(use_chanctx
, ath9k_use_chanctx
, int, 0444);
75 MODULE_PARM_DESC(use_chanctx
, "Enable channel context for concurrency");
77 #endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
80 module_param_named(use_msi
, ath9k_use_msi
, int, 0444);
81 MODULE_PARM_DESC(use_msi
, "Use MSI instead of INTx if possible");
83 bool is_ath9k_unloaded
;
85 #ifdef CONFIG_MAC80211_LEDS
86 static const struct ieee80211_tpt_blink ath9k_tpt_blink
[] = {
87 { .throughput
= 0 * 1024, .blink_time
= 334 },
88 { .throughput
= 1 * 1024, .blink_time
= 260 },
89 { .throughput
= 5 * 1024, .blink_time
= 220 },
90 { .throughput
= 10 * 1024, .blink_time
= 190 },
91 { .throughput
= 20 * 1024, .blink_time
= 170 },
92 { .throughput
= 50 * 1024, .blink_time
= 150 },
93 { .throughput
= 70 * 1024, .blink_time
= 130 },
94 { .throughput
= 100 * 1024, .blink_time
= 110 },
95 { .throughput
= 200 * 1024, .blink_time
= 80 },
96 { .throughput
= 300 * 1024, .blink_time
= 50 },
100 static int __init
set_use_msi(const struct dmi_system_id
*dmi
)
106 static const struct dmi_system_id ath9k_quirks
[] __initconst
= {
108 .callback
= set_use_msi
,
109 .ident
= "Dell Inspiron 24-3460",
111 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
112 DMI_MATCH(DMI_PRODUCT_NAME
, "Inspiron 24-3460"),
116 .callback
= set_use_msi
,
117 .ident
= "Dell Vostro 3262",
119 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
120 DMI_MATCH(DMI_PRODUCT_NAME
, "Vostro 3262"),
124 .callback
= set_use_msi
,
125 .ident
= "Dell Inspiron 3472",
127 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
128 DMI_MATCH(DMI_PRODUCT_NAME
, "Inspiron 3472"),
132 .callback
= set_use_msi
,
133 .ident
= "Dell Vostro 15-3572",
135 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
136 DMI_MATCH(DMI_PRODUCT_NAME
, "Vostro 15-3572"),
140 .callback
= set_use_msi
,
141 .ident
= "Dell Inspiron 14-3473",
143 DMI_MATCH(DMI_SYS_VENDOR
, "Dell Inc."),
144 DMI_MATCH(DMI_PRODUCT_NAME
, "Inspiron 14-3473"),
150 static void ath9k_deinit_softc(struct ath_softc
*sc
);
152 static void ath9k_op_ps_wakeup(struct ath_common
*common
)
154 ath9k_ps_wakeup((struct ath_softc
*) common
->priv
);
157 static void ath9k_op_ps_restore(struct ath_common
*common
)
159 ath9k_ps_restore((struct ath_softc
*) common
->priv
);
162 static const struct ath_ps_ops ath9k_ps_ops
= {
163 .wakeup
= ath9k_op_ps_wakeup
,
164 .restore
= ath9k_op_ps_restore
,
168 * Read and write, they both share the same lock. We do this to serialize
169 * reads and writes on Atheros 802.11n PCI devices only. This is required
170 * as the FIFO on these devices can only accept sanely 2 requests.
173 static void ath9k_iowrite32(void *hw_priv
, u32 val
, u32 reg_offset
)
175 struct ath_hw
*ah
= hw_priv
;
176 struct ath_common
*common
= ath9k_hw_common(ah
);
177 struct ath_softc
*sc
= (struct ath_softc
*) common
->priv
;
179 if (NR_CPUS
> 1 && ah
->config
.serialize_regmode
== SER_REG_MODE_ON
) {
181 spin_lock_irqsave(&sc
->sc_serial_rw
, flags
);
182 iowrite32(val
, sc
->mem
+ reg_offset
);
183 spin_unlock_irqrestore(&sc
->sc_serial_rw
, flags
);
185 iowrite32(val
, sc
->mem
+ reg_offset
);
188 static unsigned int ath9k_ioread32(void *hw_priv
, u32 reg_offset
)
190 struct ath_hw
*ah
= hw_priv
;
191 struct ath_common
*common
= ath9k_hw_common(ah
);
192 struct ath_softc
*sc
= (struct ath_softc
*) common
->priv
;
195 if (NR_CPUS
> 1 && ah
->config
.serialize_regmode
== SER_REG_MODE_ON
) {
197 spin_lock_irqsave(&sc
->sc_serial_rw
, flags
);
198 val
= ioread32(sc
->mem
+ reg_offset
);
199 spin_unlock_irqrestore(&sc
->sc_serial_rw
, flags
);
201 val
= ioread32(sc
->mem
+ reg_offset
);
205 static void ath9k_multi_ioread32(void *hw_priv
, u32
*addr
,
210 for (i
= 0; i
< count
; i
++)
211 val
[i
] = ath9k_ioread32(hw_priv
, addr
[i
]);
215 static unsigned int __ath9k_reg_rmw(struct ath_softc
*sc
, u32 reg_offset
,
220 val
= ioread32(sc
->mem
+ reg_offset
);
223 iowrite32(val
, sc
->mem
+ reg_offset
);
228 static unsigned int ath9k_reg_rmw(void *hw_priv
, u32 reg_offset
, u32 set
, u32 clr
)
230 struct ath_hw
*ah
= hw_priv
;
231 struct ath_common
*common
= ath9k_hw_common(ah
);
232 struct ath_softc
*sc
= (struct ath_softc
*) common
->priv
;
233 unsigned long uninitialized_var(flags
);
236 if (NR_CPUS
> 1 && ah
->config
.serialize_regmode
== SER_REG_MODE_ON
) {
237 spin_lock_irqsave(&sc
->sc_serial_rw
, flags
);
238 val
= __ath9k_reg_rmw(sc
, reg_offset
, set
, clr
);
239 spin_unlock_irqrestore(&sc
->sc_serial_rw
, flags
);
241 val
= __ath9k_reg_rmw(sc
, reg_offset
, set
, clr
);
246 /**************************/
248 /**************************/
250 static void ath9k_reg_notifier(struct wiphy
*wiphy
,
251 struct regulatory_request
*request
)
253 struct ieee80211_hw
*hw
= wiphy_to_ieee80211_hw(wiphy
);
254 struct ath_softc
*sc
= hw
->priv
;
255 struct ath_hw
*ah
= sc
->sc_ah
;
256 struct ath_regulatory
*reg
= ath9k_hw_regulatory(ah
);
258 ath_reg_notifier_apply(wiphy
, request
, reg
);
260 /* synchronize DFS detector if regulatory domain changed */
261 if (sc
->dfs_detector
!= NULL
)
262 sc
->dfs_detector
->set_dfs_domain(sc
->dfs_detector
,
263 request
->dfs_region
);
269 sc
->cur_chan
->txpower
= 2 * ah
->curchan
->chan
->max_power
;
271 ath9k_hw_set_txpowerlimit(ah
, sc
->cur_chan
->txpower
, false);
272 ath9k_cmn_update_txpow(ah
, sc
->cur_chan
->cur_txpower
,
273 sc
->cur_chan
->txpower
,
274 &sc
->cur_chan
->cur_txpower
);
275 ath9k_ps_restore(sc
);
279 * This function will allocate both the DMA descriptor structure, and the
280 * buffers it contains. These are used to contain the descriptors used
283 int ath_descdma_setup(struct ath_softc
*sc
, struct ath_descdma
*dd
,
284 struct list_head
*head
, const char *name
,
285 int nbuf
, int ndesc
, bool is_tx
)
287 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
289 int i
, bsize
, desc_len
;
291 ath_dbg(common
, CONFIG
, "%s DMA: %u buffers %u desc/buf\n",
294 INIT_LIST_HEAD(head
);
297 desc_len
= sc
->sc_ah
->caps
.tx_desc_len
;
299 desc_len
= sizeof(struct ath_desc
);
301 /* ath_desc must be a multiple of DWORDs */
302 if ((desc_len
% 4) != 0) {
303 ath_err(common
, "ath_desc not DWORD aligned\n");
304 BUG_ON((desc_len
% 4) != 0);
308 dd
->dd_desc_len
= desc_len
* nbuf
* ndesc
;
311 * Need additional DMA memory because we can't use
312 * descriptors that cross the 4K page boundary. Assume
313 * one skipped descriptor per 4K page.
315 if (!(sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_4KB_SPLITTRANS
)) {
317 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd
->dd_desc_len
);
320 while (ndesc_skipped
) {
321 dma_len
= ndesc_skipped
* desc_len
;
322 dd
->dd_desc_len
+= dma_len
;
324 ndesc_skipped
= ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len
);
328 /* allocate descriptors */
329 dd
->dd_desc
= dmam_alloc_coherent(sc
->dev
, dd
->dd_desc_len
,
330 &dd
->dd_desc_paddr
, GFP_KERNEL
);
335 ath_dbg(common
, CONFIG
, "%s DMA map: %p (%u) -> %llx (%u)\n",
336 name
, ds
, (u32
) dd
->dd_desc_len
,
337 ito64(dd
->dd_desc_paddr
), /*XXX*/(u32
) dd
->dd_desc_len
);
339 /* allocate buffers */
343 bsize
= sizeof(struct ath_buf
) * nbuf
;
344 bf
= devm_kzalloc(sc
->dev
, bsize
, GFP_KERNEL
);
348 for (i
= 0; i
< nbuf
; i
++, bf
++, ds
+= (desc_len
* ndesc
)) {
350 bf
->bf_daddr
= DS2PHYS(dd
, ds
);
352 if (!(sc
->sc_ah
->caps
.hw_caps
&
353 ATH9K_HW_CAP_4KB_SPLITTRANS
)) {
355 * Skip descriptor addresses which can cause 4KB
356 * boundary crossing (addr + length) with a 32 dword
359 while (ATH_DESC_4KB_BOUND_CHECK(bf
->bf_daddr
)) {
360 BUG_ON((caddr_t
) bf
->bf_desc
>=
361 ((caddr_t
) dd
->dd_desc
+
364 ds
+= (desc_len
* ndesc
);
366 bf
->bf_daddr
= DS2PHYS(dd
, ds
);
369 list_add_tail(&bf
->list
, head
);
372 struct ath_rxbuf
*bf
;
374 bsize
= sizeof(struct ath_rxbuf
) * nbuf
;
375 bf
= devm_kzalloc(sc
->dev
, bsize
, GFP_KERNEL
);
379 for (i
= 0; i
< nbuf
; i
++, bf
++, ds
+= (desc_len
* ndesc
)) {
381 bf
->bf_daddr
= DS2PHYS(dd
, ds
);
383 if (!(sc
->sc_ah
->caps
.hw_caps
&
384 ATH9K_HW_CAP_4KB_SPLITTRANS
)) {
386 * Skip descriptor addresses which can cause 4KB
387 * boundary crossing (addr + length) with a 32 dword
390 while (ATH_DESC_4KB_BOUND_CHECK(bf
->bf_daddr
)) {
391 BUG_ON((caddr_t
) bf
->bf_desc
>=
392 ((caddr_t
) dd
->dd_desc
+
395 ds
+= (desc_len
* ndesc
);
397 bf
->bf_daddr
= DS2PHYS(dd
, ds
);
400 list_add_tail(&bf
->list
, head
);
406 static int ath9k_init_queues(struct ath_softc
*sc
)
410 sc
->beacon
.beaconq
= ath9k_hw_beaconq_setup(sc
->sc_ah
);
411 sc
->beacon
.cabq
= ath_txq_setup(sc
, ATH9K_TX_QUEUE_CAB
, 0);
414 sc
->tx
.uapsdq
= ath_txq_setup(sc
, ATH9K_TX_QUEUE_UAPSD
, 0);
416 for (i
= 0; i
< IEEE80211_NUM_ACS
; i
++) {
417 sc
->tx
.txq_map
[i
] = ath_txq_setup(sc
, ATH9K_TX_QUEUE_DATA
, i
);
418 sc
->tx
.txq_map
[i
]->mac80211_qnum
= i
;
423 static void ath9k_init_misc(struct ath_softc
*sc
)
425 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
428 timer_setup(&common
->ani
.timer
, ath_ani_calibrate
, 0);
430 common
->last_rssi
= ATH_RSSI_DUMMY_MARKER
;
431 eth_broadcast_addr(common
->bssidmask
);
432 sc
->beacon
.slottime
= 9;
434 for (i
= 0; i
< ARRAY_SIZE(sc
->beacon
.bslot
); i
++)
435 sc
->beacon
.bslot
[i
] = NULL
;
437 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_ANT_DIV_COMB
)
438 sc
->ant_comb
.count
= ATH_ANT_DIV_COMB_INIT_COUNT
;
440 sc
->spec_priv
.ah
= sc
->sc_ah
;
441 sc
->spec_priv
.spec_config
.enabled
= 0;
442 sc
->spec_priv
.spec_config
.short_repeat
= true;
443 sc
->spec_priv
.spec_config
.count
= 8;
444 sc
->spec_priv
.spec_config
.endless
= false;
445 sc
->spec_priv
.spec_config
.period
= 0xFF;
446 sc
->spec_priv
.spec_config
.fft_period
= 0xF;
449 static void ath9k_init_pcoem_platform(struct ath_softc
*sc
)
451 struct ath_hw
*ah
= sc
->sc_ah
;
452 struct ath9k_hw_capabilities
*pCap
= &ah
->caps
;
453 struct ath_common
*common
= ath9k_hw_common(ah
);
455 if (!IS_ENABLED(CONFIG_ATH9K_PCOEM
))
458 if (common
->bus_ops
->ath_bus_type
!= ATH_PCI
)
461 if (sc
->driver_data
& (ATH9K_PCI_CUS198
|
463 ah
->config
.xlna_gpio
= 9;
464 ah
->config
.xatten_margin_cfg
= true;
465 ah
->config
.alt_mingainidx
= true;
466 ah
->config
.ant_ctrl_comm2g_switch_enable
= 0x000BBB88;
467 sc
->ant_comb
.low_rssi_thresh
= 20;
468 sc
->ant_comb
.fast_div_bias
= 3;
470 ath_info(common
, "Set parameters for %s\n",
471 (sc
->driver_data
& ATH9K_PCI_CUS198
) ?
472 "CUS198" : "CUS230");
475 if (sc
->driver_data
& ATH9K_PCI_CUS217
)
476 ath_info(common
, "CUS217 card detected\n");
478 if (sc
->driver_data
& ATH9K_PCI_CUS252
)
479 ath_info(common
, "CUS252 card detected\n");
481 if (sc
->driver_data
& ATH9K_PCI_AR9565_1ANT
)
482 ath_info(common
, "WB335 1-ANT card detected\n");
484 if (sc
->driver_data
& ATH9K_PCI_AR9565_2ANT
)
485 ath_info(common
, "WB335 2-ANT card detected\n");
487 if (sc
->driver_data
& ATH9K_PCI_KILLER
)
488 ath_info(common
, "Killer Wireless card detected\n");
491 * Some WB335 cards do not support antenna diversity. Since
492 * we use a hardcoded value for AR9565 instead of using the
493 * EEPROM/OTP data, remove the combining feature from
494 * the HW capabilities bitmap.
496 if (sc
->driver_data
& (ATH9K_PCI_AR9565_1ANT
| ATH9K_PCI_AR9565_2ANT
)) {
497 if (!(sc
->driver_data
& ATH9K_PCI_BT_ANT_DIV
))
498 pCap
->hw_caps
&= ~ATH9K_HW_CAP_ANT_DIV_COMB
;
501 if (sc
->driver_data
& ATH9K_PCI_BT_ANT_DIV
) {
502 pCap
->hw_caps
|= ATH9K_HW_CAP_BT_ANT_DIV
;
503 ath_info(common
, "Set BT/WLAN RX diversity capability\n");
506 if (sc
->driver_data
& ATH9K_PCI_D3_L1_WAR
) {
507 ah
->config
.pcie_waen
= 0x0040473b;
508 ath_info(common
, "Enable WAR for ASPM D3/L1\n");
512 * The default value of pll_pwrsave is 1.
513 * For certain AR9485 cards, it is set to 0.
514 * For AR9462, AR9565 it's set to 7.
516 ah
->config
.pll_pwrsave
= 1;
518 if (sc
->driver_data
& ATH9K_PCI_NO_PLL_PWRSAVE
) {
519 ah
->config
.pll_pwrsave
= 0;
520 ath_info(common
, "Disable PLL PowerSave\n");
523 if (sc
->driver_data
& ATH9K_PCI_LED_ACT_HI
)
524 ah
->config
.led_active_high
= true;
527 static void ath9k_eeprom_request_cb(const struct firmware
*eeprom_blob
,
530 struct ath9k_eeprom_ctx
*ec
= ctx
;
533 ec
->ah
->eeprom_blob
= eeprom_blob
;
535 complete(&ec
->complete
);
538 static int ath9k_eeprom_request(struct ath_softc
*sc
, const char *name
)
540 struct ath9k_eeprom_ctx ec
;
541 struct ath_hw
*ah
= sc
->sc_ah
;
544 /* try to load the EEPROM content asynchronously */
545 init_completion(&ec
.complete
);
548 err
= request_firmware_nowait(THIS_MODULE
, 1, name
, sc
->dev
, GFP_KERNEL
,
549 &ec
, ath9k_eeprom_request_cb
);
551 ath_err(ath9k_hw_common(ah
),
552 "EEPROM request failed\n");
556 wait_for_completion(&ec
.complete
);
558 if (!ah
->eeprom_blob
) {
559 ath_err(ath9k_hw_common(ah
),
560 "Unable to load EEPROM file %s\n", name
);
567 static void ath9k_eeprom_release(struct ath_softc
*sc
)
569 release_firmware(sc
->sc_ah
->eeprom_blob
);
572 static int ath9k_init_platform(struct ath_softc
*sc
)
574 struct ath9k_platform_data
*pdata
= sc
->dev
->platform_data
;
575 struct ath_hw
*ah
= sc
->sc_ah
;
576 struct ath_common
*common
= ath9k_hw_common(ah
);
582 if (!pdata
->use_eeprom
) {
583 ah
->ah_flags
&= ~AH_USE_EEPROM
;
584 ah
->gpio_mask
= pdata
->gpio_mask
;
585 ah
->gpio_val
= pdata
->gpio_val
;
586 ah
->led_pin
= pdata
->led_pin
;
587 ah
->is_clk_25mhz
= pdata
->is_clk_25mhz
;
588 ah
->get_mac_revision
= pdata
->get_mac_revision
;
589 ah
->external_reset
= pdata
->external_reset
;
590 ah
->disable_2ghz
= pdata
->disable_2ghz
;
591 ah
->disable_5ghz
= pdata
->disable_5ghz
;
593 if (!pdata
->endian_check
)
594 ah
->ah_flags
|= AH_NO_EEP_SWAP
;
597 if (pdata
->eeprom_name
) {
598 ret
= ath9k_eeprom_request(sc
, pdata
->eeprom_name
);
603 if (pdata
->led_active_high
)
604 ah
->config
.led_active_high
= true;
606 if (pdata
->tx_gain_buffalo
)
607 ah
->config
.tx_gain_buffalo
= true;
610 ether_addr_copy(common
->macaddr
, pdata
->macaddr
);
615 static int ath9k_of_init(struct ath_softc
*sc
)
617 struct device_node
*np
= sc
->dev
->of_node
;
618 struct ath_hw
*ah
= sc
->sc_ah
;
619 struct ath_common
*common
= ath9k_hw_common(ah
);
620 enum ath_bus_type bus_type
= common
->bus_ops
->ath_bus_type
;
622 char eeprom_name
[100];
625 if (!of_device_is_available(np
))
628 ath_dbg(common
, CONFIG
, "parsing configuration from OF node\n");
630 if (of_property_read_bool(np
, "qca,no-eeprom")) {
631 /* ath9k-eeprom-<bus>-<id>.bin */
632 scnprintf(eeprom_name
, sizeof(eeprom_name
),
633 "ath9k-eeprom-%s-%s.bin",
634 ath_bus_type_to_string(bus_type
), dev_name(ah
->dev
));
636 ret
= ath9k_eeprom_request(sc
, eeprom_name
);
640 ah
->ah_flags
&= ~AH_USE_EEPROM
;
641 ah
->ah_flags
|= AH_NO_EEP_SWAP
;
644 mac
= of_get_mac_address(np
);
646 ether_addr_copy(common
->macaddr
, mac
);
651 static int ath9k_init_softc(u16 devid
, struct ath_softc
*sc
,
652 const struct ath_bus_ops
*bus_ops
)
654 struct ath_hw
*ah
= NULL
;
655 struct ath9k_hw_capabilities
*pCap
;
656 struct ath_common
*common
;
660 ah
= devm_kzalloc(sc
->dev
, sizeof(struct ath_hw
), GFP_KERNEL
);
666 ah
->hw_version
.devid
= devid
;
667 ah
->ah_flags
|= AH_USE_EEPROM
;
669 ah
->reg_ops
.read
= ath9k_ioread32
;
670 ah
->reg_ops
.multi_read
= ath9k_multi_ioread32
;
671 ah
->reg_ops
.write
= ath9k_iowrite32
;
672 ah
->reg_ops
.rmw
= ath9k_reg_rmw
;
675 common
= ath9k_hw_common(ah
);
677 /* Will be cleared in ath9k_start() */
678 set_bit(ATH_OP_INVALID
, &common
->op_flags
);
681 sc
->dfs_detector
= dfs_pattern_detector_init(common
, NL80211_DFS_UNSET
);
682 sc
->tx99_power
= MAX_RATE_POWER
+ 1;
683 init_waitqueue_head(&sc
->tx_wait
);
684 sc
->cur_chan
= &sc
->chanctx
[0];
685 if (!ath9k_is_chanctx_enabled())
686 sc
->cur_chan
->hw_queue_base
= 0;
688 common
->ops
= &ah
->reg_ops
;
689 common
->bus_ops
= bus_ops
;
690 common
->ps_ops
= &ath9k_ps_ops
;
694 common
->debug_mask
= ath9k_debug
;
695 common
->btcoex_enabled
= ath9k_btcoex_enable
== 1;
696 common
->disable_ani
= false;
701 ath9k_init_pcoem_platform(sc
);
703 ret
= ath9k_init_platform(sc
);
707 ret
= ath9k_of_init(sc
);
711 if (ath9k_led_active_high
!= -1)
712 ah
->config
.led_active_high
= ath9k_led_active_high
== 1;
715 * Enable WLAN/BT RX Antenna diversity only when:
717 * - BTCOEX is disabled.
718 * - the user manually requests the feature.
719 * - the HW cap is set using the platform data.
721 if (!common
->btcoex_enabled
&& ath9k_bt_ant_diversity
&&
722 (pCap
->hw_caps
& ATH9K_HW_CAP_BT_ANT_DIV
))
723 common
->bt_ant_diversity
= 1;
725 spin_lock_init(&common
->cc_lock
);
726 spin_lock_init(&sc
->intr_lock
);
727 spin_lock_init(&sc
->sc_serial_rw
);
728 spin_lock_init(&sc
->sc_pm_lock
);
729 spin_lock_init(&sc
->chan_lock
);
730 mutex_init(&sc
->mutex
);
731 tasklet_init(&sc
->intr_tq
, ath9k_tasklet
, (unsigned long)sc
);
732 tasklet_init(&sc
->bcon_tasklet
, ath9k_beacon_tasklet
,
735 timer_setup(&sc
->sleep_timer
, ath_ps_full_sleep
, 0);
736 INIT_WORK(&sc
->hw_reset_work
, ath_reset_work
);
737 INIT_WORK(&sc
->paprd_work
, ath_paprd_calibrate
);
738 INIT_DELAYED_WORK(&sc
->hw_pll_work
, ath_hw_pll_work
);
739 INIT_DELAYED_WORK(&sc
->hw_check_work
, ath_hw_check_work
);
741 ath9k_init_channel_context(sc
);
744 * Cache line size is used to size and align various
745 * structures used to communicate with the hardware.
747 ath_read_cachesize(common
, &csz
);
748 common
->cachelsz
= csz
<< 2; /* convert to bytes */
750 /* Initializes the hardware for all supported chipsets */
751 ret
= ath9k_hw_init(ah
);
755 ret
= ath9k_init_queues(sc
);
759 ret
= ath9k_init_btcoex(sc
);
763 ret
= ath9k_cmn_init_channels_rates(common
);
767 ret
= ath9k_init_p2p(sc
);
771 ath9k_cmn_init_crypto(sc
->sc_ah
);
773 ath_chanctx_init(sc
);
774 ath9k_offchannel_init(sc
);
776 if (common
->bus_ops
->aspm_init
)
777 common
->bus_ops
->aspm_init(common
);
782 for (i
= 0; i
< ATH9K_NUM_TX_QUEUES
; i
++)
783 if (ATH_TXQ_SETUP(sc
, i
))
784 ath_tx_cleanupq(sc
, &sc
->tx
.txq
[i
]);
788 ath9k_eeprom_release(sc
);
789 dev_kfree_skb_any(sc
->tx99_skb
);
793 static void ath9k_init_band_txpower(struct ath_softc
*sc
, int band
)
795 struct ieee80211_supported_band
*sband
;
796 struct ieee80211_channel
*chan
;
797 struct ath_hw
*ah
= sc
->sc_ah
;
798 struct ath_common
*common
= ath9k_hw_common(ah
);
799 struct cfg80211_chan_def chandef
;
802 sband
= &common
->sbands
[band
];
803 for (i
= 0; i
< sband
->n_channels
; i
++) {
804 chan
= &sband
->channels
[i
];
805 ah
->curchan
= &ah
->channels
[chan
->hw_value
];
806 cfg80211_chandef_create(&chandef
, chan
, NL80211_CHAN_HT20
);
807 ath9k_cmn_get_channel(sc
->hw
, ah
, &chandef
);
808 ath9k_hw_set_txpowerlimit(ah
, MAX_COMBINED_POWER
, true);
812 static void ath9k_init_txpower_limits(struct ath_softc
*sc
)
814 struct ath_hw
*ah
= sc
->sc_ah
;
815 struct ath9k_channel
*curchan
= ah
->curchan
;
817 if (ah
->caps
.hw_caps
& ATH9K_HW_CAP_2GHZ
)
818 ath9k_init_band_txpower(sc
, NL80211_BAND_2GHZ
);
819 if (ah
->caps
.hw_caps
& ATH9K_HW_CAP_5GHZ
)
820 ath9k_init_band_txpower(sc
, NL80211_BAND_5GHZ
);
822 ah
->curchan
= curchan
;
825 static const struct ieee80211_iface_limit if_limits
[] = {
826 { .max
= 2048, .types
= BIT(NL80211_IFTYPE_STATION
) },
828 #ifdef CONFIG_MAC80211_MESH
829 BIT(NL80211_IFTYPE_MESH_POINT
) |
831 BIT(NL80211_IFTYPE_AP
) },
832 { .max
= 1, .types
= BIT(NL80211_IFTYPE_P2P_CLIENT
) |
833 BIT(NL80211_IFTYPE_P2P_GO
) },
836 #ifdef CONFIG_WIRELESS_WDS
837 static const struct ieee80211_iface_limit wds_limits
[] = {
838 { .max
= 2048, .types
= BIT(NL80211_IFTYPE_WDS
) },
842 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
844 static const struct ieee80211_iface_limit if_limits_multi
[] = {
845 { .max
= 2, .types
= BIT(NL80211_IFTYPE_STATION
) |
846 BIT(NL80211_IFTYPE_AP
) |
847 BIT(NL80211_IFTYPE_P2P_CLIENT
) |
848 BIT(NL80211_IFTYPE_P2P_GO
) },
849 { .max
= 1, .types
= BIT(NL80211_IFTYPE_ADHOC
) },
850 { .max
= 1, .types
= BIT(NL80211_IFTYPE_P2P_DEVICE
) },
853 static const struct ieee80211_iface_combination if_comb_multi
[] = {
855 .limits
= if_limits_multi
,
856 .n_limits
= ARRAY_SIZE(if_limits_multi
),
858 .num_different_channels
= 2,
859 .beacon_int_infra_match
= true,
863 #endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
865 static const struct ieee80211_iface_combination if_comb
[] = {
868 .n_limits
= ARRAY_SIZE(if_limits
),
869 .max_interfaces
= 2048,
870 .num_different_channels
= 1,
871 .beacon_int_infra_match
= true,
872 #ifdef CONFIG_ATH9K_DFS_CERTIFIED
873 .radar_detect_widths
= BIT(NL80211_CHAN_WIDTH_20_NOHT
) |
874 BIT(NL80211_CHAN_WIDTH_20
) |
875 BIT(NL80211_CHAN_WIDTH_40
),
878 #ifdef CONFIG_WIRELESS_WDS
880 .limits
= wds_limits
,
881 .n_limits
= ARRAY_SIZE(wds_limits
),
882 .max_interfaces
= 2048,
883 .num_different_channels
= 1,
884 .beacon_int_infra_match
= true,
889 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
890 static void ath9k_set_mcc_capab(struct ath_softc
*sc
, struct ieee80211_hw
*hw
)
892 struct ath_hw
*ah
= sc
->sc_ah
;
893 struct ath_common
*common
= ath9k_hw_common(ah
);
895 if (!ath9k_is_chanctx_enabled())
898 ieee80211_hw_set(hw
, QUEUE_CONTROL
);
899 hw
->queues
= ATH9K_NUM_TX_QUEUES
;
900 hw
->offchannel_tx_hw_queue
= hw
->queues
- 1;
901 hw
->wiphy
->interface_modes
&= ~ BIT(NL80211_IFTYPE_WDS
);
902 hw
->wiphy
->iface_combinations
= if_comb_multi
;
903 hw
->wiphy
->n_iface_combinations
= ARRAY_SIZE(if_comb_multi
);
904 hw
->wiphy
->max_scan_ssids
= 255;
905 hw
->wiphy
->max_scan_ie_len
= IEEE80211_MAX_DATA_LEN
;
906 hw
->wiphy
->max_remain_on_channel_duration
= 10000;
907 hw
->chanctx_data_size
= sizeof(void *);
908 hw
->extra_beacon_tailroom
=
909 sizeof(struct ieee80211_p2p_noa_attr
) + 9;
911 ath_dbg(common
, CHAN_CTX
, "Use channel contexts\n");
913 #endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
915 static void ath9k_set_hw_capab(struct ath_softc
*sc
, struct ieee80211_hw
*hw
)
917 struct ath_hw
*ah
= sc
->sc_ah
;
918 struct ath_common
*common
= ath9k_hw_common(ah
);
920 ieee80211_hw_set(hw
, SUPPORTS_HT_CCK_RATES
);
921 ieee80211_hw_set(hw
, SUPPORTS_RC_TABLE
);
922 ieee80211_hw_set(hw
, REPORTS_TX_ACK_STATUS
);
923 ieee80211_hw_set(hw
, SPECTRUM_MGMT
);
924 ieee80211_hw_set(hw
, PS_NULLFUNC_STACK
);
925 ieee80211_hw_set(hw
, SIGNAL_DBM
);
926 ieee80211_hw_set(hw
, RX_INCLUDES_FCS
);
927 ieee80211_hw_set(hw
, HOST_BROADCAST_PS_BUFFERING
);
928 ieee80211_hw_set(hw
, SUPPORT_FAST_XMIT
);
929 ieee80211_hw_set(hw
, SUPPORTS_CLONED_SKBS
);
932 ieee80211_hw_set(hw
, SUPPORTS_PS
);
934 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_HT
) {
935 ieee80211_hw_set(hw
, AMPDU_AGGREGATION
);
937 if (AR_SREV_9280_20_OR_LATER(ah
))
938 hw
->radiotap_mcs_details
|=
939 IEEE80211_RADIOTAP_MCS_HAVE_STBC
;
942 if (AR_SREV_9160_10_OR_LATER(sc
->sc_ah
) || ath9k_modparam_nohwcrypt
)
943 ieee80211_hw_set(hw
, MFP_CAPABLE
);
945 hw
->wiphy
->features
|= NL80211_FEATURE_ACTIVE_MONITOR
|
946 NL80211_FEATURE_AP_MODE_CHAN_WIDTH_CHANGE
|
947 NL80211_FEATURE_P2P_GO_CTWIN
;
949 if (!IS_ENABLED(CONFIG_ATH9K_TX99
)) {
950 hw
->wiphy
->interface_modes
=
951 BIT(NL80211_IFTYPE_P2P_GO
) |
952 BIT(NL80211_IFTYPE_P2P_CLIENT
) |
953 BIT(NL80211_IFTYPE_AP
) |
954 BIT(NL80211_IFTYPE_STATION
) |
955 BIT(NL80211_IFTYPE_ADHOC
) |
956 BIT(NL80211_IFTYPE_MESH_POINT
) |
957 #ifdef CONFIG_WIRELESS_WDS
958 BIT(NL80211_IFTYPE_WDS
) |
960 BIT(NL80211_IFTYPE_OCB
);
962 if (ath9k_is_chanctx_enabled())
963 hw
->wiphy
->interface_modes
|=
964 BIT(NL80211_IFTYPE_P2P_DEVICE
);
966 hw
->wiphy
->iface_combinations
= if_comb
;
967 hw
->wiphy
->n_iface_combinations
= ARRAY_SIZE(if_comb
);
970 hw
->wiphy
->flags
&= ~WIPHY_FLAG_PS_ON_BY_DEFAULT
;
972 hw
->wiphy
->flags
|= WIPHY_FLAG_IBSS_RSN
;
973 hw
->wiphy
->flags
|= WIPHY_FLAG_SUPPORTS_TDLS
;
974 hw
->wiphy
->flags
|= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL
;
975 hw
->wiphy
->flags
|= WIPHY_FLAG_SUPPORTS_5_10_MHZ
;
976 hw
->wiphy
->flags
|= WIPHY_FLAG_HAS_CHANNEL_SWITCH
;
977 hw
->wiphy
->flags
|= WIPHY_FLAG_AP_UAPSD
;
981 hw
->max_listen_interval
= 10;
982 hw
->max_rate_tries
= 10;
983 hw
->sta_data_size
= sizeof(struct ath_node
);
984 hw
->vif_data_size
= sizeof(struct ath_vif
);
985 hw
->txq_data_size
= sizeof(struct ath_atx_tid
);
986 hw
->extra_tx_headroom
= 4;
988 hw
->wiphy
->available_antennas_rx
= BIT(ah
->caps
.max_rxchains
) - 1;
989 hw
->wiphy
->available_antennas_tx
= BIT(ah
->caps
.max_txchains
) - 1;
991 /* single chain devices with rx diversity */
992 if (ah
->caps
.hw_caps
& ATH9K_HW_CAP_ANT_DIV_COMB
)
993 hw
->wiphy
->available_antennas_rx
= BIT(0) | BIT(1);
995 sc
->ant_rx
= hw
->wiphy
->available_antennas_rx
;
996 sc
->ant_tx
= hw
->wiphy
->available_antennas_tx
;
998 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_2GHZ
)
999 hw
->wiphy
->bands
[NL80211_BAND_2GHZ
] =
1000 &common
->sbands
[NL80211_BAND_2GHZ
];
1001 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_5GHZ
)
1002 hw
->wiphy
->bands
[NL80211_BAND_5GHZ
] =
1003 &common
->sbands
[NL80211_BAND_5GHZ
];
1005 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
1006 ath9k_set_mcc_capab(sc
, hw
);
1009 ath9k_cmn_reload_chainmask(ah
);
1011 SET_IEEE80211_PERM_ADDR(hw
, common
->macaddr
);
1013 wiphy_ext_feature_set(hw
->wiphy
, NL80211_EXT_FEATURE_CQM_RSSI_LIST
);
1014 wiphy_ext_feature_set(hw
->wiphy
, NL80211_EXT_FEATURE_AIRTIME_FAIRNESS
);
1017 int ath9k_init_device(u16 devid
, struct ath_softc
*sc
,
1018 const struct ath_bus_ops
*bus_ops
)
1020 struct ieee80211_hw
*hw
= sc
->hw
;
1021 struct ath_common
*common
;
1024 struct ath_regulatory
*reg
;
1026 /* Bring up device */
1027 error
= ath9k_init_softc(devid
, sc
, bus_ops
);
1032 common
= ath9k_hw_common(ah
);
1033 ath9k_set_hw_capab(sc
, hw
);
1035 /* Initialize regulatory */
1036 error
= ath_regd_init(&common
->regulatory
, sc
->hw
->wiphy
,
1037 ath9k_reg_notifier
);
1041 reg
= &common
->regulatory
;
1044 error
= ath_tx_init(sc
, ATH_TXBUF
);
1049 error
= ath_rx_init(sc
, ATH_RXBUF
);
1053 ath9k_init_txpower_limits(sc
);
1055 #ifdef CONFIG_MAC80211_LEDS
1056 /* must be initialized before ieee80211_register_hw */
1057 sc
->led_cdev
.default_trigger
= ieee80211_create_tpt_led_trigger(sc
->hw
,
1058 IEEE80211_TPT_LEDTRIG_FL_RADIO
, ath9k_tpt_blink
,
1059 ARRAY_SIZE(ath9k_tpt_blink
));
1062 /* Register with mac80211 */
1063 error
= ieee80211_register_hw(hw
);
1067 error
= ath9k_init_debug(ah
);
1069 ath_err(common
, "Unable to create debugfs files\n");
1073 /* Handle world regulatory */
1074 if (!ath_is_world_regd(reg
)) {
1075 error
= regulatory_hint(hw
->wiphy
, reg
->alpha2
);
1081 ath_start_rfkill_poll(sc
);
1086 ath9k_deinit_debug(sc
);
1088 ieee80211_unregister_hw(hw
);
1092 ath9k_deinit_softc(sc
);
1096 /*****************************/
1097 /* De-Initialization */
1098 /*****************************/
1100 static void ath9k_deinit_softc(struct ath_softc
*sc
)
1104 ath9k_deinit_p2p(sc
);
1105 ath9k_deinit_btcoex(sc
);
1107 for (i
= 0; i
< ATH9K_NUM_TX_QUEUES
; i
++)
1108 if (ATH_TXQ_SETUP(sc
, i
))
1109 ath_tx_cleanupq(sc
, &sc
->tx
.txq
[i
]);
1111 del_timer_sync(&sc
->sleep_timer
);
1112 ath9k_hw_deinit(sc
->sc_ah
);
1113 if (sc
->dfs_detector
!= NULL
)
1114 sc
->dfs_detector
->exit(sc
->dfs_detector
);
1116 ath9k_eeprom_release(sc
);
1119 void ath9k_deinit_device(struct ath_softc
*sc
)
1121 struct ieee80211_hw
*hw
= sc
->hw
;
1123 ath9k_ps_wakeup(sc
);
1125 wiphy_rfkill_stop_polling(sc
->hw
->wiphy
);
1126 ath_deinit_leds(sc
);
1128 ath9k_ps_restore(sc
);
1130 ath9k_deinit_debug(sc
);
1131 ath9k_deinit_wow(hw
);
1132 ieee80211_unregister_hw(hw
);
1134 ath9k_deinit_softc(sc
);
1137 /************************/
1139 /************************/
1141 static int __init
ath9k_init(void)
1145 error
= ath_pci_init();
1147 pr_err("No PCI devices found, driver not installed\n");
1152 error
= ath_ahb_init();
1158 dmi_check_system(ath9k_quirks
);
1167 module_init(ath9k_init
);
1169 static void __exit
ath9k_exit(void)
1171 is_ath9k_unloaded
= true;
1174 pr_info("%s: Driver unloaded\n", dev_info
);
1176 module_exit(ath9k_exit
);