1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2018-2019 Realtek Corporation
8 #include <asm/byteorder.h>
10 struct rtw8822cu_efuse
{
11 u8 res0
[0x30]; /* 0x120 */
12 u8 vid
[2]; /* 0x150 */
15 u8 mac_addr
[ETH_ALEN
]; /* 0x157 */
19 struct rtw8822ce_efuse
{
20 u8 mac_addr
[ETH_ALEN
]; /* 0x120 */
28 u8 ltr_cap
; /* 0x133 */
29 u8 exp_link_control
[2];
33 u8 res0
:2; /* 0x144 */
42 u8 pci_pm_L1_2_supp
:1;
43 u8 pci_pm_L1_1_supp
:1;
44 u8 aspm_pm_L1_2_supp
:1;
45 u8 aspm_pm_L1_1_supp
:1;
46 u8 L1_pm_substates_supp
:1;
48 u8 port_common_mode_restore_time
;
49 u8 port_t_power_on_scale
:2;
51 u8 port_t_power_on_value
:5;
55 struct rtw8822c_efuse
{
59 /* power index for four RF paths */
60 struct rtw_txpwr_idx txpwr_idx_table
[4];
62 u8 channel_plan
; /* 0xb8 */
66 u8 res2
[5]; /* 0xbc */
71 u8 eeprom_customer_id
;
72 u8 tx_bb_swing_setting_2g
;
73 u8 tx_bb_swing_setting_5g
;
74 u8 tx_pwr_calibrate_rate
;
75 u8 rf_antenna_option
; /* 0xc9 */
79 u8 path_a_thermal
; /* 0xd0 */
82 u8 rx_gain_gap_2g_ofdm
;
84 u8 rx_gain_gap_2g_cck
;
94 struct rtw8822cu_efuse u
;
95 struct rtw8822ce_efuse e
;
99 enum rtw8822c_dpk_agc_phase
{
109 enum rtw8822c_dpk_one_shot_action
{
118 void rtw8822c_parse_tbl_dpk(struct rtw_dev
*rtwdev
,
119 const struct rtw_table
*tbl
);
121 #define RTW_DECL_TABLE_DPK(name) \
122 const struct rtw_table name ## _tbl = { \
124 .size = ARRAY_SIZE(name), \
125 .parse = rtw8822c_parse_tbl_dpk, \
128 #define DACK_PATH_8822C 2
129 #define DACK_REG_8822C 16
130 #define DACK_RF_8822C 1
131 #define DACK_SN_8822C 100
133 /* phy status page0 */
134 #define GET_PHY_STAT_P0_PWDB_A(phy_stat) \
135 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
136 #define GET_PHY_STAT_P0_PWDB_B(phy_stat) \
137 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
138 #define GET_PHY_STAT_P0_GAIN_A(phy_stat) \
139 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(21, 16))
140 #define GET_PHY_STAT_P0_GAIN_B(phy_stat) \
141 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(29, 24))
143 /* phy status page1 */
144 #define GET_PHY_STAT_P1_PWDB_A(phy_stat) \
145 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
146 #define GET_PHY_STAT_P1_PWDB_B(phy_stat) \
147 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
148 #define GET_PHY_STAT_P1_L_RXSC(phy_stat) \
149 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
150 #define GET_PHY_STAT_P1_HT_RXSC(phy_stat) \
151 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
152 #define GET_PHY_STAT_P1_RXEVM_A(phy_stat) \
153 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
154 #define GET_PHY_STAT_P1_RXEVM_B(phy_stat) \
155 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8))
156 #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat) \
157 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
158 #define GET_PHY_STAT_P1_CFO_TAIL_B(phy_stat) \
159 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8))
160 #define GET_PHY_STAT_P1_RXSNR_A(phy_stat) \
161 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
162 #define GET_PHY_STAT_P1_RXSNR_B(phy_stat) \
163 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8))
165 #define REG_ANAPARLDO_POW_MAC 0x0029
166 #define BIT_LDOE25_PON BIT(0)
167 #define REG_RRSR 0x0440
168 #define BITS_RRSR_RSC (BIT(21) | BIT(22))
170 #define REG_TXDFIR0 0x808
171 #define REG_DFIRBW 0x810
172 #define REG_ANTMAP0 0x820
173 #define REG_ANTMAP 0x824
174 #define REG_DYMPRITH 0x86c
175 #define REG_DYMENTH0 0x870
176 #define REG_DYMENTH 0x874
177 #define REG_SBD 0x88c
178 #define BITS_SUBTUNE GENMASK(15, 12)
179 #define REG_DYMTHMIN 0x8a4
180 #define REG_TXBWCTL 0x9b0
181 #define REG_TXCLK 0x9b4
182 #define REG_SCOTRK 0xc30
183 #define REG_MRCM 0xc38
184 #define REG_AGCSWSH 0xc44
185 #define REG_ANTWTPD 0xc54
186 #define REG_PT_CHSMO 0xcbc
187 #define BIT_PT_OPT BIT(21)
188 #define REG_ORITXCODE 0x1800
189 #define REG_3WIRE 0x180c
190 #define BIT_3WIRE_TX_EN BIT(0)
191 #define BIT_3WIRE_RX_EN BIT(1)
192 #define BIT_3WIRE_PI_ON BIT(28)
193 #define REG_RXAGCCTL0 0x18ac
194 #define BITS_RXAGC_CCK GENMASK(15, 12)
195 #define BITS_RXAGC_OFDM GENMASK(8, 4)
196 #define REG_DCKA_I_0 0x18bc
197 #define REG_DCKA_I_1 0x18c0
198 #define REG_DCKA_Q_0 0x18d8
199 #define REG_DCKA_Q_1 0x18dc
200 #define REG_CCKSB 0x1a00
201 #define REG_RXCCKSEL 0x1a04
202 #define REG_BGCTRL 0x1a14
203 #define BITS_RX_IQ_WEIGHT (BIT(8) | BIT(9))
204 #define REG_TXF0 0x1a20
205 #define REG_TXF1 0x1a24
206 #define REG_TXF2 0x1a28
207 #define REG_CCANRX 0x1a2c
208 #define BIT_CCK_FA_RST (BIT(14) | BIT(15))
209 #define BIT_OFDM_FA_RST (BIT(12) | BIT(13))
210 #define REG_CCK_FACNT 0x1a5c
211 #define REG_CCKTXONLY 0x1a80
212 #define BIT_BB_CCK_CHECK_EN BIT(18)
213 #define REG_TXF3 0x1a98
214 #define REG_TXF4 0x1a9c
215 #define REG_TXF5 0x1aa0
216 #define REG_TXF6 0x1aac
217 #define REG_TXF7 0x1ab0
218 #define REG_CCK_SOURCE 0x1abc
219 #define BIT_NBI_EN BIT(30)
220 #define REG_IQKSTAT 0x1b10
221 #define REG_TXANT 0x1c28
222 #define REG_ENCCK 0x1c3c
223 #define BIT_CCK_BLK_EN BIT(1)
224 #define BIT_CCK_OFDM_BLK_EN (BIT(0) | BIT(1))
225 #define REG_CCAMSK 0x1c80
226 #define REG_RX_BREAK 0x1d2c
227 #define BIT_COM_RX_GCK_EN BIT(31)
228 #define REG_RXFNCTL 0x1d30
229 #define REG_RXIGI 0x1d70
230 #define REG_ENFN 0x1e24
231 #define REG_TXANTSEG 0x1e28
232 #define REG_TXLGMAP 0x1e2c
233 #define REG_CCKPATH 0x1e5c
234 #define REG_CNT_CTRL 0x1eb4
235 #define BIT_ALL_CNT_RST BIT(25)
236 #define REG_OFDM_FACNT 0x2d00
237 #define REG_OFDM_FACNT1 0x2d04
238 #define REG_OFDM_FACNT2 0x2d08
239 #define REG_OFDM_FACNT3 0x2d0c
240 #define REG_OFDM_FACNT4 0x2d10
241 #define REG_OFDM_FACNT5 0x2d20
242 #define REG_RPT_CIP 0x2d9c
243 #define REG_OFDM_TXCNT 0x2de0
244 #define REG_ORITXCODE2 0x4100
245 #define REG_3WIRE2 0x410c
246 #define REG_RXAGCCTL 0x41ac
247 #define REG_DCKB_I_0 0x41bc
248 #define REG_DCKB_I_1 0x41c0
249 #define REG_DCKB_Q_0 0x41d8
250 #define REG_DCKB_Q_1 0x41dc
252 #define RF_MODE_TRXAGC 0x00
253 #define RF_RXAGC_OFFSET 0x19
254 #define RF_BW_TRXBB 0x1a
255 #define RF_TX_GAIN_OFFSET 0x55
256 #define RF_TX_GAIN 0x56
257 #define RF_TXA_LB_SW 0x63
258 #define RF_RXG_GAIN 0x87
259 #define RF_RXA_MIX_GAIN 0x8a
260 #define RF_EXT_TIA_BW 0x8f
261 #define RF_DEBUG 0xde
263 #define REG_NCTL0 0x1b00
264 #define REG_DPD_CTL0_S0 0x1b04
265 #define REG_DPD_CTL1_S0 0x1b08
266 #define REG_IQK_CTL1 0x1b20
267 #define REG_DPD_LUT0 0x1b44
268 #define REG_DPD_CTL0_S1 0x1b5c
269 #define REG_DPD_LUT3 0x1b60
270 #define REG_DPD_CTL1_S1 0x1b60
271 #define REG_DPD_AGC 0x1b67
272 #define REG_DPD_CTL0 0x1bb4
273 #define REG_R_CONFIG 0x1bcc
274 #define REG_RXSRAM_CTL 0x1bd4
275 #define REG_DPD_CTL11 0x1be4
276 #define REG_DPD_CTL12 0x1be8
277 #define REG_DPD_CTL15 0x1bf4
278 #define REG_DPD_CTL16 0x1bf8
279 #define REG_STAT_RPT 0x1bfc
281 #define BIT_EXT_TIA_BW BIT(1)
282 #define BIT_DE_TRXBW BIT(2)
283 #define BIT_DE_TX_GAIN BIT(16)
284 #define BIT_RXG_GAIN BIT(18)
285 #define BIT_DE_PWR_TRIM BIT(19)
286 #define BIT_INNER_LB BIT(21)
287 #define BIT_BYPASS_DPD BIT(25)
288 #define BIT_DPD_EN BIT(31)
289 #define BIT_SUBPAGE GENMASK(3, 0)
290 #define BIT_TXAGC GENMASK(4, 0)
291 #define BIT_GAIN_TXBB GENMASK(4, 0)
292 #define BIT_LB_ATT GENMASK(4, 2)
293 #define BIT_RXA_MIX_GAIN GENMASK(4, 3)
294 #define BIT_IQ_SWITCH GENMASK(5, 0)
295 #define BIT_DPD_CLK GENMASK(7, 4)
296 #define BIT_RXAGC GENMASK(9, 5)
297 #define BIT_BW_RXBB GENMASK(11, 10)
298 #define BIT_LB_SW GENMASK(13, 12)
299 #define BIT_BW_TXBB GENMASK(14, 12)
300 #define BIT_GLOSS_DB GENMASK(14, 12)
301 #define BIT_TXA_LB_ATT GENMASK(15, 14)
302 #define BIT_TX_OFFSET_VAL GENMASK(18, 14)
303 #define BIT_RPT_SEL GENMASK(20, 16)
304 #define BIT_GS_PWSF GENMASK(27, 0)
305 #define BIT_RPT_DGAIN GENMASK(27, 16)
306 #define BIT_TX_CFIR GENMASK(31, 30)