1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (c) 2017, HiSilicon. All rights reserved.
9 #define HBRN8_POLL_TOUT_MS 1000
12 * ufs sysctrl specific define
14 #define PSW_POWER_CTRL (0x04)
15 #define PHY_ISO_EN (0x08)
16 #define HC_LP_CTRL (0x0C)
17 #define PHY_CLK_CTRL (0x10)
18 #define PSW_CLK_CTRL (0x14)
19 #define CLOCK_GATE_BYPASS (0x18)
20 #define RESET_CTRL_EN (0x1C)
21 #define UFS_SYSCTRL (0x5C)
22 #define UFS_DEVICE_RESET_CTRL (0x60)
24 #define BIT_UFS_PSW_ISO_CTRL (1 << 16)
25 #define BIT_UFS_PSW_MTCMOS_EN (1 << 0)
26 #define BIT_UFS_REFCLK_ISO_EN (1 << 16)
27 #define BIT_UFS_PHY_ISO_CTRL (1 << 0)
28 #define BIT_SYSCTRL_LP_ISOL_EN (1 << 16)
29 #define BIT_SYSCTRL_PWR_READY (1 << 8)
30 #define BIT_SYSCTRL_REF_CLOCK_EN (1 << 24)
31 #define MASK_SYSCTRL_REF_CLOCK_SEL (0x3 << 8)
32 #define MASK_SYSCTRL_CFG_CLOCK_FREQ (0xFF)
33 #define UFS_FREQ_CFG_CLK (0x39)
34 #define BIT_SYSCTRL_PSW_CLK_EN (1 << 4)
35 #define MASK_UFS_CLK_GATE_BYPASS (0x3F)
36 #define BIT_SYSCTRL_LP_RESET_N (1 << 0)
37 #define BIT_UFS_REFCLK_SRC_SEl (1 << 0)
38 #define MASK_UFS_SYSCRTL_BYPASS (0x3F << 16)
39 #define MASK_UFS_DEVICE_RESET (0x1 << 16)
40 #define BIT_UFS_DEVICE_RESET (0x1)
43 * M-TX Configuration Attributes for Hixxxx
45 #define MPHY_TX_FSM_STATE 0x41
46 #define TX_FSM_HIBERN8 0x1
49 * Hixxxx UFS HC specific Registers
52 UFS_REG_OCPTHRTL
= 0xc0,
55 UFS_REG_CDACFG
= 0xd0,
56 UFS_REG_CDATX1
= 0xd4,
57 UFS_REG_CDATX2
= 0xd8,
58 UFS_REG_CDARX1
= 0xdc,
59 UFS_REG_CDARX2
= 0xe0,
60 UFS_REG_CDASTA
= 0xe4,
62 UFS_REG_LBMCFG
= 0xf0,
63 UFS_REG_LBMSTA
= 0xf4,
64 UFS_REG_UFSMODE
= 0xf8,
66 UFS_REG_HCLKDIV
= 0xfc,
69 /* AHIT - Auto-Hibernate Idle Timer */
70 #define UFS_AHIT_AH8ITV_MASK 0x3FF
72 /* REG UFS_REG_OCPTHRTL definition */
73 #define UFS_HCLKDIV_NORMAL_VALUE 0xE4
75 /* vendor specific pre-defined parameters */
79 #define UFS_HISI_LIMIT_NUM_LANES_RX 2
80 #define UFS_HISI_LIMIT_NUM_LANES_TX 2
81 #define UFS_HISI_LIMIT_HSGEAR_RX UFS_HS_G3
82 #define UFS_HISI_LIMIT_HSGEAR_TX UFS_HS_G3
83 #define UFS_HISI_LIMIT_PWMGEAR_RX UFS_PWM_G4
84 #define UFS_HISI_LIMIT_PWMGEAR_TX UFS_PWM_G4
85 #define UFS_HISI_LIMIT_RX_PWR_PWM SLOW_MODE
86 #define UFS_HISI_LIMIT_TX_PWR_PWM SLOW_MODE
87 #define UFS_HISI_LIMIT_RX_PWR_HS FAST_MODE
88 #define UFS_HISI_LIMIT_TX_PWR_HS FAST_MODE
89 #define UFS_HISI_LIMIT_HS_RATE PA_HS_MODE_B
90 #define UFS_HISI_LIMIT_DESIRED_MODE FAST
92 #define UFS_HISI_CAP_RESERVED BIT(0)
93 #define UFS_HISI_CAP_PHY10nm BIT(1)
95 struct ufs_hisi_host
{
97 void __iomem
*ufs_sys_ctrl
;
99 struct reset_control
*rst
;
106 #define ufs_sys_ctrl_writel(host, val, reg) \
107 writel((val), (host)->ufs_sys_ctrl + (reg))
108 #define ufs_sys_ctrl_readl(host, reg) readl((host)->ufs_sys_ctrl + (reg))
109 #define ufs_sys_ctrl_set_bits(host, mask, reg) \
110 ufs_sys_ctrl_writel( \
111 (host), ((mask) | (ufs_sys_ctrl_readl((host), (reg)))), (reg))
112 #define ufs_sys_ctrl_clr_bits(host, mask, reg) \
113 ufs_sys_ctrl_writel((host), \
114 ((~(mask)) & (ufs_sys_ctrl_readl((host), (reg)))), \
117 #endif /* UFS_HISI_H_ */