2 * base MPC5121 Device Tree Source
4 * Copyright 2007-2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "fsl,mpc5121";
19 interrupt-parent = <&ipic>;
33 d-cache-line-size = <0x20>; /* 32 bytes */
34 i-cache-line-size = <0x20>; /* 32 bytes */
35 d-cache-size = <0x8000>; /* L1, 32K */
36 i-cache-size = <0x8000>; /* L1, 32K */
37 timebase-frequency = <49500000>;/* 49.5 MHz (csb/4) */
38 bus-frequency = <198000000>; /* 198 MHz csb bus */
39 clock-frequency = <396000000>; /* 396 MHz ppc core */
44 device_type = "memory";
45 reg = <0x00000000 0x10000000>; /* 256MB at 0 */
49 compatible = "fsl,mpc5121-mbx";
50 reg = <0x20000000 0x4000>;
51 interrupts = <66 0x8>;
55 compatible = "fsl,mpc5121-sram";
56 reg = <0x30000000 0x20000>; /* 128K at 0x30000000 */
60 compatible = "fsl,mpc5121-nfc";
61 reg = <0x40000000 0x100000>; /* 1M at 0x40000000 */
68 compatible = "fsl,mpc5121-localbus";
71 reg = <0x80000020 0x40>;
73 ranges = <0x0 0x0 0xfc000000 0x04000000>;
77 compatible = "fsl,mpc5121-immr";
80 #interrupt-cells = <2>;
81 ranges = <0x0 0x80000000 0x400000>;
82 reg = <0x80000000 0x400000>;
83 bus-frequency = <66000000>; /* 66 MHz ips bus */
88 * interrupts cell = <intr #, sense>
89 * sense values match linux IORESOURCE_IRQ_* defines:
90 * sense == 8: Level, low assertion
91 * sense == 2: Edge, high-to-low change
93 ipic: interrupt-controller@c00 {
94 compatible = "fsl,mpc5121-ipic", "fsl,ipic";
97 #interrupt-cells = <2>;
103 compatible = "fsl,mpc5121-wdt";
107 /* Real time clock */
109 compatible = "fsl,mpc5121-rtc";
111 interrupts = <79 0x8 80 0x8>;
116 compatible = "fsl,mpc5121-reset";
122 compatible = "fsl,mpc5121-clock";
126 /* Power Management Controller */
128 compatible = "fsl,mpc5121-pmc";
129 reg = <0x1000 0x100>;
130 interrupts = <83 0x8>;
134 compatible = "fsl,mpc5121-gpio";
135 reg = <0x1100 0x100>;
136 interrupts = <78 0x8>;
140 compatible = "fsl,mpc5121-mscan";
142 interrupts = <12 0x8>;
146 compatible = "fsl,mpc5121-mscan";
148 interrupts = <13 0x8>;
152 compatible = "fsl,mpc5121-sdhc";
153 reg = <0x1500 0x100>;
154 interrupts = <8 0x8>;
160 #address-cells = <1>;
162 compatible = "fsl,mpc5121-i2c", "fsl-i2c";
164 interrupts = <9 0x8>;
168 #address-cells = <1>;
170 compatible = "fsl,mpc5121-i2c", "fsl-i2c";
172 interrupts = <10 0x8>;
176 #address-cells = <1>;
178 compatible = "fsl,mpc5121-i2c", "fsl-i2c";
180 interrupts = <11 0x8>;
184 compatible = "fsl,mpc5121-i2c-ctrl";
189 compatible = "fsl,mpc5121-axe";
190 reg = <0x2000 0x100>;
191 interrupts = <42 0x8>;
195 compatible = "fsl,mpc5121-diu";
196 reg = <0x2100 0x100>;
197 interrupts = <64 0x8>;
201 compatible = "fsl,mpc5121-mscan";
203 interrupts = <90 0x8>;
207 compatible = "fsl,mpc5121-mscan";
209 interrupts = <91 0x8>;
213 compatible = "fsl,mpc5121-viu";
214 reg = <0x2400 0x400>;
215 interrupts = <67 0x8>;
219 compatible = "fsl,mpc5121-fec-mdio";
220 reg = <0x2800 0x800>;
221 #address-cells = <1>;
225 eth0: ethernet@2800 {
226 device_type = "network";
227 compatible = "fsl,mpc5121-fec";
228 reg = <0x2800 0x800>;
229 local-mac-address = [ 00 00 00 00 00 00 ];
230 interrupts = <4 0x8>;
233 /* USB1 using external ULPI PHY */
235 compatible = "fsl,mpc5121-usb2-dr";
236 reg = <0x3000 0x600>;
237 #address-cells = <1>;
239 interrupts = <43 0x8>;
244 /* USB0 using internal UTMI PHY */
246 compatible = "fsl,mpc5121-usb2-dr";
247 reg = <0x4000 0x600>;
248 #address-cells = <1>;
250 interrupts = <44 0x8>;
252 phy_type = "utmi_wide";
257 compatible = "fsl,mpc5121-ioctl";
258 reg = <0xA000 0x1000>;
261 /* LocalPlus controller */
263 compatible = "fsl,mpc5121-lpc";
264 reg = <0x10000 0x200>;
268 compatible = "fsl,mpc5121-pata";
269 reg = <0x10200 0x100>;
270 interrupts = <5 0x8>;
273 /* 512x PSCs are not 52xx PSC compatible */
277 compatible = "fsl,mpc5121-psc";
278 reg = <0x11000 0x100>;
279 interrupts = <40 0x8>;
280 fsl,rx-fifo-size = <16>;
281 fsl,tx-fifo-size = <16>;
286 compatible = "fsl,mpc5121-psc";
287 reg = <0x11100 0x100>;
288 interrupts = <40 0x8>;
289 fsl,rx-fifo-size = <16>;
290 fsl,tx-fifo-size = <16>;
295 compatible = "fsl,mpc5121-psc";
296 reg = <0x11200 0x100>;
297 interrupts = <40 0x8>;
298 fsl,rx-fifo-size = <16>;
299 fsl,tx-fifo-size = <16>;
304 compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
305 reg = <0x11300 0x100>;
306 interrupts = <40 0x8>;
307 fsl,rx-fifo-size = <16>;
308 fsl,tx-fifo-size = <16>;
313 compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
314 reg = <0x11400 0x100>;
315 interrupts = <40 0x8>;
316 fsl,rx-fifo-size = <16>;
317 fsl,tx-fifo-size = <16>;
322 compatible = "fsl,mpc5121-psc";
323 reg = <0x11500 0x100>;
324 interrupts = <40 0x8>;
325 fsl,rx-fifo-size = <16>;
326 fsl,tx-fifo-size = <16>;
331 compatible = "fsl,mpc5121-psc";
332 reg = <0x11600 0x100>;
333 interrupts = <40 0x8>;
334 fsl,rx-fifo-size = <16>;
335 fsl,tx-fifo-size = <16>;
340 compatible = "fsl,mpc5121-psc";
341 reg = <0x11700 0x100>;
342 interrupts = <40 0x8>;
343 fsl,rx-fifo-size = <16>;
344 fsl,tx-fifo-size = <16>;
349 compatible = "fsl,mpc5121-psc";
350 reg = <0x11800 0x100>;
351 interrupts = <40 0x8>;
352 fsl,rx-fifo-size = <16>;
353 fsl,tx-fifo-size = <16>;
358 compatible = "fsl,mpc5121-psc";
359 reg = <0x11900 0x100>;
360 interrupts = <40 0x8>;
361 fsl,rx-fifo-size = <16>;
362 fsl,tx-fifo-size = <16>;
367 compatible = "fsl,mpc5121-psc";
368 reg = <0x11a00 0x100>;
369 interrupts = <40 0x8>;
370 fsl,rx-fifo-size = <16>;
371 fsl,tx-fifo-size = <16>;
376 compatible = "fsl,mpc5121-psc";
377 reg = <0x11b00 0x100>;
378 interrupts = <40 0x8>;
379 fsl,rx-fifo-size = <16>;
380 fsl,tx-fifo-size = <16>;
384 compatible = "fsl,mpc5121-psc-fifo";
385 reg = <0x11f00 0x100>;
386 interrupts = <40 0x8>;
390 compatible = "fsl,mpc5121-dma";
391 reg = <0x14000 0x1800>;
392 interrupts = <65 0x8>;
397 compatible = "fsl,mpc5121-pci";
399 interrupts = <1 0x8>;
400 clock-frequency = <0>;
401 #address-cells = <3>;
403 #interrupt-cells = <1>;
405 reg = <0x80008500 0x100 /* internal registers */
406 0x80008300 0x8>; /* config space access registers */
407 bus-range = <0x0 0x0>;
408 ranges = <0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
409 0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
410 0x01000000 0x0 0x00000000 0x84000000 0x0 0x01000000>;