x86/efi: Enforce CONFIG_RELOCATABLE for EFI boot stub
[linux/fpc-iii.git] / arch / x86 / kernel / cpu / common.c
blob3533e2c082a329b75a1fcc46599e3b992a8dd9c0
1 #include <linux/bootmem.h>
2 #include <linux/linkage.h>
3 #include <linux/bitops.h>
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/percpu.h>
7 #include <linux/string.h>
8 #include <linux/delay.h>
9 #include <linux/sched.h>
10 #include <linux/init.h>
11 #include <linux/kgdb.h>
12 #include <linux/smp.h>
13 #include <linux/io.h>
15 #include <asm/stackprotector.h>
16 #include <asm/perf_event.h>
17 #include <asm/mmu_context.h>
18 #include <asm/archrandom.h>
19 #include <asm/hypervisor.h>
20 #include <asm/processor.h>
21 #include <asm/debugreg.h>
22 #include <asm/sections.h>
23 #include <linux/topology.h>
24 #include <linux/cpumask.h>
25 #include <asm/pgtable.h>
26 #include <linux/atomic.h>
27 #include <asm/proto.h>
28 #include <asm/setup.h>
29 #include <asm/apic.h>
30 #include <asm/desc.h>
31 #include <asm/i387.h>
32 #include <asm/fpu-internal.h>
33 #include <asm/mtrr.h>
34 #include <linux/numa.h>
35 #include <asm/asm.h>
36 #include <asm/cpu.h>
37 #include <asm/mce.h>
38 #include <asm/msr.h>
39 #include <asm/pat.h>
40 #include <asm/microcode.h>
41 #include <asm/microcode_intel.h>
43 #ifdef CONFIG_X86_LOCAL_APIC
44 #include <asm/uv/uv.h>
45 #endif
47 #include "cpu.h"
49 /* all of these masks are initialized in setup_cpu_local_masks() */
50 cpumask_var_t cpu_initialized_mask;
51 cpumask_var_t cpu_callout_mask;
52 cpumask_var_t cpu_callin_mask;
54 /* representing cpus for which sibling maps can be computed */
55 cpumask_var_t cpu_sibling_setup_mask;
57 /* correctly size the local cpu masks */
58 void __init setup_cpu_local_masks(void)
60 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
61 alloc_bootmem_cpumask_var(&cpu_callin_mask);
62 alloc_bootmem_cpumask_var(&cpu_callout_mask);
63 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
66 static void default_init(struct cpuinfo_x86 *c)
68 #ifdef CONFIG_X86_64
69 cpu_detect_cache_sizes(c);
70 #else
71 /* Not much we can do here... */
72 /* Check if at least it has cpuid */
73 if (c->cpuid_level == -1) {
74 /* No cpuid. It must be an ancient CPU */
75 if (c->x86 == 4)
76 strcpy(c->x86_model_id, "486");
77 else if (c->x86 == 3)
78 strcpy(c->x86_model_id, "386");
80 #endif
83 static const struct cpu_dev default_cpu = {
84 .c_init = default_init,
85 .c_vendor = "Unknown",
86 .c_x86_vendor = X86_VENDOR_UNKNOWN,
89 static const struct cpu_dev *this_cpu = &default_cpu;
91 DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
92 #ifdef CONFIG_X86_64
94 * We need valid kernel segments for data and code in long mode too
95 * IRET will check the segment types kkeil 2000/10/28
96 * Also sysret mandates a special GDT layout
98 * TLS descriptors are currently at a different place compared to i386.
99 * Hopefully nobody expects them at a fixed place (Wine?)
101 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
102 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
103 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
104 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
107 #else
108 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
109 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
110 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
111 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
113 * Segments used for calling PnP BIOS have byte granularity.
114 * They code segments and data segments have fixed 64k limits,
115 * the transfer segment sizes are set at run time.
117 /* 32-bit code */
118 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
119 /* 16-bit code */
120 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
121 /* 16-bit data */
122 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
123 /* 16-bit data */
124 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
125 /* 16-bit data */
126 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
128 * The APM segments have byte granularity and their bases
129 * are set at run time. All have 64k limits.
131 /* 32-bit code */
132 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
133 /* 16-bit code */
134 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
135 /* data */
136 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
138 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
139 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
140 GDT_STACK_CANARY_INIT
141 #endif
142 } };
143 EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
145 static int __init x86_xsave_setup(char *s)
147 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
148 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
149 setup_clear_cpu_cap(X86_FEATURE_AVX);
150 setup_clear_cpu_cap(X86_FEATURE_AVX2);
151 return 1;
153 __setup("noxsave", x86_xsave_setup);
155 static int __init x86_xsaveopt_setup(char *s)
157 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
158 return 1;
160 __setup("noxsaveopt", x86_xsaveopt_setup);
162 #ifdef CONFIG_X86_32
163 static int cachesize_override = -1;
164 static int disable_x86_serial_nr = 1;
166 static int __init cachesize_setup(char *str)
168 get_option(&str, &cachesize_override);
169 return 1;
171 __setup("cachesize=", cachesize_setup);
173 static int __init x86_fxsr_setup(char *s)
175 setup_clear_cpu_cap(X86_FEATURE_FXSR);
176 setup_clear_cpu_cap(X86_FEATURE_XMM);
177 return 1;
179 __setup("nofxsr", x86_fxsr_setup);
181 static int __init x86_sep_setup(char *s)
183 setup_clear_cpu_cap(X86_FEATURE_SEP);
184 return 1;
186 __setup("nosep", x86_sep_setup);
188 /* Standard macro to see if a specific flag is changeable */
189 static inline int flag_is_changeable_p(u32 flag)
191 u32 f1, f2;
194 * Cyrix and IDT cpus allow disabling of CPUID
195 * so the code below may return different results
196 * when it is executed before and after enabling
197 * the CPUID. Add "volatile" to not allow gcc to
198 * optimize the subsequent calls to this function.
200 asm volatile ("pushfl \n\t"
201 "pushfl \n\t"
202 "popl %0 \n\t"
203 "movl %0, %1 \n\t"
204 "xorl %2, %0 \n\t"
205 "pushl %0 \n\t"
206 "popfl \n\t"
207 "pushfl \n\t"
208 "popl %0 \n\t"
209 "popfl \n\t"
211 : "=&r" (f1), "=&r" (f2)
212 : "ir" (flag));
214 return ((f1^f2) & flag) != 0;
217 /* Probe for the CPUID instruction */
218 int have_cpuid_p(void)
220 return flag_is_changeable_p(X86_EFLAGS_ID);
223 static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
225 unsigned long lo, hi;
227 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
228 return;
230 /* Disable processor serial number: */
232 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
233 lo |= 0x200000;
234 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
236 printk(KERN_NOTICE "CPU serial number disabled.\n");
237 clear_cpu_cap(c, X86_FEATURE_PN);
239 /* Disabling the serial number may affect the cpuid level */
240 c->cpuid_level = cpuid_eax(0);
243 static int __init x86_serial_nr_setup(char *s)
245 disable_x86_serial_nr = 0;
246 return 1;
248 __setup("serialnumber", x86_serial_nr_setup);
249 #else
250 static inline int flag_is_changeable_p(u32 flag)
252 return 1;
254 static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
257 #endif
259 static __init int setup_disable_smep(char *arg)
261 setup_clear_cpu_cap(X86_FEATURE_SMEP);
262 return 1;
264 __setup("nosmep", setup_disable_smep);
266 static __always_inline void setup_smep(struct cpuinfo_x86 *c)
268 if (cpu_has(c, X86_FEATURE_SMEP))
269 set_in_cr4(X86_CR4_SMEP);
272 static __init int setup_disable_smap(char *arg)
274 setup_clear_cpu_cap(X86_FEATURE_SMAP);
275 return 1;
277 __setup("nosmap", setup_disable_smap);
279 static __always_inline void setup_smap(struct cpuinfo_x86 *c)
281 unsigned long eflags;
283 /* This should have been cleared long ago */
284 raw_local_save_flags(eflags);
285 BUG_ON(eflags & X86_EFLAGS_AC);
287 if (cpu_has(c, X86_FEATURE_SMAP)) {
288 #ifdef CONFIG_X86_SMAP
289 set_in_cr4(X86_CR4_SMAP);
290 #else
291 clear_in_cr4(X86_CR4_SMAP);
292 #endif
297 * Some CPU features depend on higher CPUID levels, which may not always
298 * be available due to CPUID level capping or broken virtualization
299 * software. Add those features to this table to auto-disable them.
301 struct cpuid_dependent_feature {
302 u32 feature;
303 u32 level;
306 static const struct cpuid_dependent_feature
307 cpuid_dependent_features[] = {
308 { X86_FEATURE_MWAIT, 0x00000005 },
309 { X86_FEATURE_DCA, 0x00000009 },
310 { X86_FEATURE_XSAVE, 0x0000000d },
311 { 0, 0 }
314 static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
316 const struct cpuid_dependent_feature *df;
318 for (df = cpuid_dependent_features; df->feature; df++) {
320 if (!cpu_has(c, df->feature))
321 continue;
323 * Note: cpuid_level is set to -1 if unavailable, but
324 * extended_extended_level is set to 0 if unavailable
325 * and the legitimate extended levels are all negative
326 * when signed; hence the weird messing around with
327 * signs here...
329 if (!((s32)df->level < 0 ?
330 (u32)df->level > (u32)c->extended_cpuid_level :
331 (s32)df->level > (s32)c->cpuid_level))
332 continue;
334 clear_cpu_cap(c, df->feature);
335 if (!warn)
336 continue;
338 printk(KERN_WARNING
339 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
340 x86_cap_flags[df->feature], df->level);
345 * Naming convention should be: <Name> [(<Codename>)]
346 * This table only is used unless init_<vendor>() below doesn't set it;
347 * in particular, if CPUID levels 0x80000002..4 are supported, this
348 * isn't used
351 /* Look up CPU names by table lookup. */
352 static const char *table_lookup_model(struct cpuinfo_x86 *c)
354 const struct cpu_model_info *info;
356 if (c->x86_model >= 16)
357 return NULL; /* Range check */
359 if (!this_cpu)
360 return NULL;
362 info = this_cpu->c_models;
364 while (info && info->family) {
365 if (info->family == c->x86)
366 return info->model_names[c->x86_model];
367 info++;
369 return NULL; /* Not found */
372 __u32 cpu_caps_cleared[NCAPINTS];
373 __u32 cpu_caps_set[NCAPINTS];
375 void load_percpu_segment(int cpu)
377 #ifdef CONFIG_X86_32
378 loadsegment(fs, __KERNEL_PERCPU);
379 #else
380 loadsegment(gs, 0);
381 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
382 #endif
383 load_stack_canary_segment();
387 * Current gdt points %fs at the "master" per-cpu area: after this,
388 * it's on the real one.
390 void switch_to_new_gdt(int cpu)
392 struct desc_ptr gdt_descr;
394 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
395 gdt_descr.size = GDT_SIZE - 1;
396 load_gdt(&gdt_descr);
397 /* Reload the per-cpu base */
399 load_percpu_segment(cpu);
402 static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
404 static void get_model_name(struct cpuinfo_x86 *c)
406 unsigned int *v;
407 char *p, *q;
409 if (c->extended_cpuid_level < 0x80000004)
410 return;
412 v = (unsigned int *)c->x86_model_id;
413 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
414 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
415 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
416 c->x86_model_id[48] = 0;
419 * Intel chips right-justify this string for some dumb reason;
420 * undo that brain damage:
422 p = q = &c->x86_model_id[0];
423 while (*p == ' ')
424 p++;
425 if (p != q) {
426 while (*p)
427 *q++ = *p++;
428 while (q <= &c->x86_model_id[48])
429 *q++ = '\0'; /* Zero-pad the rest */
433 void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
435 unsigned int n, dummy, ebx, ecx, edx, l2size;
437 n = c->extended_cpuid_level;
439 if (n >= 0x80000005) {
440 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
441 c->x86_cache_size = (ecx>>24) + (edx>>24);
442 #ifdef CONFIG_X86_64
443 /* On K8 L1 TLB is inclusive, so don't count it */
444 c->x86_tlbsize = 0;
445 #endif
448 if (n < 0x80000006) /* Some chips just has a large L1. */
449 return;
451 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
452 l2size = ecx >> 16;
454 #ifdef CONFIG_X86_64
455 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
456 #else
457 /* do processor-specific cache resizing */
458 if (this_cpu->c_size_cache)
459 l2size = this_cpu->c_size_cache(c, l2size);
461 /* Allow user to override all this if necessary. */
462 if (cachesize_override != -1)
463 l2size = cachesize_override;
465 if (l2size == 0)
466 return; /* Again, no L2 cache is possible */
467 #endif
469 c->x86_cache_size = l2size;
472 u16 __read_mostly tlb_lli_4k[NR_INFO];
473 u16 __read_mostly tlb_lli_2m[NR_INFO];
474 u16 __read_mostly tlb_lli_4m[NR_INFO];
475 u16 __read_mostly tlb_lld_4k[NR_INFO];
476 u16 __read_mostly tlb_lld_2m[NR_INFO];
477 u16 __read_mostly tlb_lld_4m[NR_INFO];
480 * tlb_flushall_shift shows the balance point in replacing cr3 write
481 * with multiple 'invlpg'. It will do this replacement when
482 * flush_tlb_lines <= active_lines/2^tlb_flushall_shift.
483 * If tlb_flushall_shift is -1, means the replacement will be disabled.
485 s8 __read_mostly tlb_flushall_shift = -1;
487 void cpu_detect_tlb(struct cpuinfo_x86 *c)
489 if (this_cpu->c_detect_tlb)
490 this_cpu->c_detect_tlb(c);
492 printk(KERN_INFO "Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
493 "Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
494 "tlb_flushall_shift: %d\n",
495 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
496 tlb_lli_4m[ENTRIES], tlb_lld_4k[ENTRIES],
497 tlb_lld_2m[ENTRIES], tlb_lld_4m[ENTRIES],
498 tlb_flushall_shift);
501 void detect_ht(struct cpuinfo_x86 *c)
503 #ifdef CONFIG_X86_HT
504 u32 eax, ebx, ecx, edx;
505 int index_msb, core_bits;
506 static bool printed;
508 if (!cpu_has(c, X86_FEATURE_HT))
509 return;
511 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
512 goto out;
514 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
515 return;
517 cpuid(1, &eax, &ebx, &ecx, &edx);
519 smp_num_siblings = (ebx & 0xff0000) >> 16;
521 if (smp_num_siblings == 1) {
522 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
523 goto out;
526 if (smp_num_siblings <= 1)
527 goto out;
529 index_msb = get_count_order(smp_num_siblings);
530 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
532 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
534 index_msb = get_count_order(smp_num_siblings);
536 core_bits = get_count_order(c->x86_max_cores);
538 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
539 ((1 << core_bits) - 1);
541 out:
542 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
543 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
544 c->phys_proc_id);
545 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
546 c->cpu_core_id);
547 printed = 1;
549 #endif
552 static void get_cpu_vendor(struct cpuinfo_x86 *c)
554 char *v = c->x86_vendor_id;
555 int i;
557 for (i = 0; i < X86_VENDOR_NUM; i++) {
558 if (!cpu_devs[i])
559 break;
561 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
562 (cpu_devs[i]->c_ident[1] &&
563 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
565 this_cpu = cpu_devs[i];
566 c->x86_vendor = this_cpu->c_x86_vendor;
567 return;
571 printk_once(KERN_ERR
572 "CPU: vendor_id '%s' unknown, using generic init.\n" \
573 "CPU: Your system may be unstable.\n", v);
575 c->x86_vendor = X86_VENDOR_UNKNOWN;
576 this_cpu = &default_cpu;
579 void cpu_detect(struct cpuinfo_x86 *c)
581 /* Get vendor name */
582 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
583 (unsigned int *)&c->x86_vendor_id[0],
584 (unsigned int *)&c->x86_vendor_id[8],
585 (unsigned int *)&c->x86_vendor_id[4]);
587 c->x86 = 4;
588 /* Intel-defined flags: level 0x00000001 */
589 if (c->cpuid_level >= 0x00000001) {
590 u32 junk, tfms, cap0, misc;
592 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
593 c->x86 = (tfms >> 8) & 0xf;
594 c->x86_model = (tfms >> 4) & 0xf;
595 c->x86_mask = tfms & 0xf;
597 if (c->x86 == 0xf)
598 c->x86 += (tfms >> 20) & 0xff;
599 if (c->x86 >= 0x6)
600 c->x86_model += ((tfms >> 16) & 0xf) << 4;
602 if (cap0 & (1<<19)) {
603 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
604 c->x86_cache_alignment = c->x86_clflush_size;
609 void get_cpu_cap(struct cpuinfo_x86 *c)
611 u32 tfms, xlvl;
612 u32 ebx;
614 /* Intel-defined flags: level 0x00000001 */
615 if (c->cpuid_level >= 0x00000001) {
616 u32 capability, excap;
618 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
619 c->x86_capability[0] = capability;
620 c->x86_capability[4] = excap;
623 /* Additional Intel-defined flags: level 0x00000007 */
624 if (c->cpuid_level >= 0x00000007) {
625 u32 eax, ebx, ecx, edx;
627 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
629 c->x86_capability[9] = ebx;
632 /* AMD-defined flags: level 0x80000001 */
633 xlvl = cpuid_eax(0x80000000);
634 c->extended_cpuid_level = xlvl;
636 if ((xlvl & 0xffff0000) == 0x80000000) {
637 if (xlvl >= 0x80000001) {
638 c->x86_capability[1] = cpuid_edx(0x80000001);
639 c->x86_capability[6] = cpuid_ecx(0x80000001);
643 if (c->extended_cpuid_level >= 0x80000008) {
644 u32 eax = cpuid_eax(0x80000008);
646 c->x86_virt_bits = (eax >> 8) & 0xff;
647 c->x86_phys_bits = eax & 0xff;
649 #ifdef CONFIG_X86_32
650 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
651 c->x86_phys_bits = 36;
652 #endif
654 if (c->extended_cpuid_level >= 0x80000007)
655 c->x86_power = cpuid_edx(0x80000007);
657 init_scattered_cpuid_features(c);
660 static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
662 #ifdef CONFIG_X86_32
663 int i;
666 * First of all, decide if this is a 486 or higher
667 * It's a 486 if we can modify the AC flag
669 if (flag_is_changeable_p(X86_EFLAGS_AC))
670 c->x86 = 4;
671 else
672 c->x86 = 3;
674 for (i = 0; i < X86_VENDOR_NUM; i++)
675 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
676 c->x86_vendor_id[0] = 0;
677 cpu_devs[i]->c_identify(c);
678 if (c->x86_vendor_id[0]) {
679 get_cpu_vendor(c);
680 break;
683 #endif
687 * Do minimum CPU detection early.
688 * Fields really needed: vendor, cpuid_level, family, model, mask,
689 * cache alignment.
690 * The others are not touched to avoid unwanted side effects.
692 * WARNING: this function is only called on the BP. Don't add code here
693 * that is supposed to run on all CPUs.
695 static void __init early_identify_cpu(struct cpuinfo_x86 *c)
697 #ifdef CONFIG_X86_64
698 c->x86_clflush_size = 64;
699 c->x86_phys_bits = 36;
700 c->x86_virt_bits = 48;
701 #else
702 c->x86_clflush_size = 32;
703 c->x86_phys_bits = 32;
704 c->x86_virt_bits = 32;
705 #endif
706 c->x86_cache_alignment = c->x86_clflush_size;
708 memset(&c->x86_capability, 0, sizeof c->x86_capability);
709 c->extended_cpuid_level = 0;
711 if (!have_cpuid_p())
712 identify_cpu_without_cpuid(c);
714 /* cyrix could have cpuid enabled via c_identify()*/
715 if (!have_cpuid_p())
716 return;
718 cpu_detect(c);
719 get_cpu_vendor(c);
720 get_cpu_cap(c);
721 fpu_detect(c);
723 if (this_cpu->c_early_init)
724 this_cpu->c_early_init(c);
726 c->cpu_index = 0;
727 filter_cpuid_features(c, false);
729 if (this_cpu->c_bsp_init)
730 this_cpu->c_bsp_init(c);
732 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
735 void __init early_cpu_init(void)
737 const struct cpu_dev *const *cdev;
738 int count = 0;
740 #ifdef CONFIG_PROCESSOR_SELECT
741 printk(KERN_INFO "KERNEL supported cpus:\n");
742 #endif
744 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
745 const struct cpu_dev *cpudev = *cdev;
747 if (count >= X86_VENDOR_NUM)
748 break;
749 cpu_devs[count] = cpudev;
750 count++;
752 #ifdef CONFIG_PROCESSOR_SELECT
754 unsigned int j;
756 for (j = 0; j < 2; j++) {
757 if (!cpudev->c_ident[j])
758 continue;
759 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
760 cpudev->c_ident[j]);
763 #endif
765 early_identify_cpu(&boot_cpu_data);
769 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
770 * unfortunately, that's not true in practice because of early VIA
771 * chips and (more importantly) broken virtualizers that are not easy
772 * to detect. In the latter case it doesn't even *fail* reliably, so
773 * probing for it doesn't even work. Disable it completely on 32-bit
774 * unless we can find a reliable way to detect all the broken cases.
775 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
777 static void detect_nopl(struct cpuinfo_x86 *c)
779 #ifdef CONFIG_X86_32
780 clear_cpu_cap(c, X86_FEATURE_NOPL);
781 #else
782 set_cpu_cap(c, X86_FEATURE_NOPL);
783 #endif
786 static void generic_identify(struct cpuinfo_x86 *c)
788 c->extended_cpuid_level = 0;
790 if (!have_cpuid_p())
791 identify_cpu_without_cpuid(c);
793 /* cyrix could have cpuid enabled via c_identify()*/
794 if (!have_cpuid_p())
795 return;
797 cpu_detect(c);
799 get_cpu_vendor(c);
801 get_cpu_cap(c);
803 if (c->cpuid_level >= 0x00000001) {
804 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
805 #ifdef CONFIG_X86_32
806 # ifdef CONFIG_X86_HT
807 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
808 # else
809 c->apicid = c->initial_apicid;
810 # endif
811 #endif
812 c->phys_proc_id = c->initial_apicid;
815 get_model_name(c); /* Default name */
817 detect_nopl(c);
821 * This does the hard work of actually picking apart the CPU stuff...
823 static void identify_cpu(struct cpuinfo_x86 *c)
825 int i;
827 c->loops_per_jiffy = loops_per_jiffy;
828 c->x86_cache_size = -1;
829 c->x86_vendor = X86_VENDOR_UNKNOWN;
830 c->x86_model = c->x86_mask = 0; /* So far unknown... */
831 c->x86_vendor_id[0] = '\0'; /* Unset */
832 c->x86_model_id[0] = '\0'; /* Unset */
833 c->x86_max_cores = 1;
834 c->x86_coreid_bits = 0;
835 #ifdef CONFIG_X86_64
836 c->x86_clflush_size = 64;
837 c->x86_phys_bits = 36;
838 c->x86_virt_bits = 48;
839 #else
840 c->cpuid_level = -1; /* CPUID not detected */
841 c->x86_clflush_size = 32;
842 c->x86_phys_bits = 32;
843 c->x86_virt_bits = 32;
844 #endif
845 c->x86_cache_alignment = c->x86_clflush_size;
846 memset(&c->x86_capability, 0, sizeof c->x86_capability);
848 generic_identify(c);
850 if (this_cpu->c_identify)
851 this_cpu->c_identify(c);
853 /* Clear/Set all flags overriden by options, after probe */
854 for (i = 0; i < NCAPINTS; i++) {
855 c->x86_capability[i] &= ~cpu_caps_cleared[i];
856 c->x86_capability[i] |= cpu_caps_set[i];
859 #ifdef CONFIG_X86_64
860 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
861 #endif
864 * Vendor-specific initialization. In this section we
865 * canonicalize the feature flags, meaning if there are
866 * features a certain CPU supports which CPUID doesn't
867 * tell us, CPUID claiming incorrect flags, or other bugs,
868 * we handle them here.
870 * At the end of this section, c->x86_capability better
871 * indicate the features this CPU genuinely supports!
873 if (this_cpu->c_init)
874 this_cpu->c_init(c);
876 /* Disable the PN if appropriate */
877 squash_the_stupid_serial_number(c);
879 /* Set up SMEP/SMAP */
880 setup_smep(c);
881 setup_smap(c);
884 * The vendor-specific functions might have changed features.
885 * Now we do "generic changes."
888 /* Filter out anything that depends on CPUID levels we don't have */
889 filter_cpuid_features(c, true);
891 /* If the model name is still unset, do table lookup. */
892 if (!c->x86_model_id[0]) {
893 const char *p;
894 p = table_lookup_model(c);
895 if (p)
896 strcpy(c->x86_model_id, p);
897 else
898 /* Last resort... */
899 sprintf(c->x86_model_id, "%02x/%02x",
900 c->x86, c->x86_model);
903 #ifdef CONFIG_X86_64
904 detect_ht(c);
905 #endif
907 init_hypervisor(c);
908 x86_init_rdrand(c);
911 * Clear/Set all flags overriden by options, need do it
912 * before following smp all cpus cap AND.
914 for (i = 0; i < NCAPINTS; i++) {
915 c->x86_capability[i] &= ~cpu_caps_cleared[i];
916 c->x86_capability[i] |= cpu_caps_set[i];
920 * On SMP, boot_cpu_data holds the common feature set between
921 * all CPUs; so make sure that we indicate which features are
922 * common between the CPUs. The first time this routine gets
923 * executed, c == &boot_cpu_data.
925 if (c != &boot_cpu_data) {
926 /* AND the already accumulated flags with these */
927 for (i = 0; i < NCAPINTS; i++)
928 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
930 /* OR, i.e. replicate the bug flags */
931 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
932 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
935 /* Init Machine Check Exception if available. */
936 mcheck_cpu_init(c);
938 select_idle_routine(c);
940 #ifdef CONFIG_NUMA
941 numa_add_cpu(smp_processor_id());
942 #endif
945 #ifdef CONFIG_X86_64
946 static void vgetcpu_set_mode(void)
948 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
949 vgetcpu_mode = VGETCPU_RDTSCP;
950 else
951 vgetcpu_mode = VGETCPU_LSL;
953 #endif
955 void __init identify_boot_cpu(void)
957 identify_cpu(&boot_cpu_data);
958 init_amd_e400_c1e_mask();
959 #ifdef CONFIG_X86_32
960 sysenter_setup();
961 enable_sep_cpu();
962 #else
963 vgetcpu_set_mode();
964 #endif
965 cpu_detect_tlb(&boot_cpu_data);
968 void identify_secondary_cpu(struct cpuinfo_x86 *c)
970 BUG_ON(c == &boot_cpu_data);
971 identify_cpu(c);
972 #ifdef CONFIG_X86_32
973 enable_sep_cpu();
974 #endif
975 mtrr_ap_init();
978 struct msr_range {
979 unsigned min;
980 unsigned max;
983 static const struct msr_range msr_range_array[] = {
984 { 0x00000000, 0x00000418},
985 { 0xc0000000, 0xc000040b},
986 { 0xc0010000, 0xc0010142},
987 { 0xc0011000, 0xc001103b},
990 static void __print_cpu_msr(void)
992 unsigned index_min, index_max;
993 unsigned index;
994 u64 val;
995 int i;
997 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
998 index_min = msr_range_array[i].min;
999 index_max = msr_range_array[i].max;
1001 for (index = index_min; index < index_max; index++) {
1002 if (rdmsrl_safe(index, &val))
1003 continue;
1004 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1009 static int show_msr;
1011 static __init int setup_show_msr(char *arg)
1013 int num;
1015 get_option(&arg, &num);
1017 if (num > 0)
1018 show_msr = num;
1019 return 1;
1021 __setup("show_msr=", setup_show_msr);
1023 static __init int setup_noclflush(char *arg)
1025 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
1026 return 1;
1028 __setup("noclflush", setup_noclflush);
1030 void print_cpu_info(struct cpuinfo_x86 *c)
1032 const char *vendor = NULL;
1034 if (c->x86_vendor < X86_VENDOR_NUM) {
1035 vendor = this_cpu->c_vendor;
1036 } else {
1037 if (c->cpuid_level >= 0)
1038 vendor = c->x86_vendor_id;
1041 if (vendor && !strstr(c->x86_model_id, vendor))
1042 printk(KERN_CONT "%s ", vendor);
1044 if (c->x86_model_id[0])
1045 printk(KERN_CONT "%s", strim(c->x86_model_id));
1046 else
1047 printk(KERN_CONT "%d86", c->x86);
1049 printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
1051 if (c->x86_mask || c->cpuid_level >= 0)
1052 printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
1053 else
1054 printk(KERN_CONT ")\n");
1056 print_cpu_msr(c);
1059 void print_cpu_msr(struct cpuinfo_x86 *c)
1061 if (c->cpu_index < show_msr)
1062 __print_cpu_msr();
1065 static __init int setup_disablecpuid(char *arg)
1067 int bit;
1069 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1070 setup_clear_cpu_cap(bit);
1071 else
1072 return 0;
1074 return 1;
1076 __setup("clearcpuid=", setup_disablecpuid);
1078 #ifdef CONFIG_X86_64
1079 struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
1080 struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
1081 (unsigned long) debug_idt_table };
1083 DEFINE_PER_CPU_FIRST(union irq_stack_union,
1084 irq_stack_union) __aligned(PAGE_SIZE) __visible;
1087 * The following four percpu variables are hot. Align current_task to
1088 * cacheline size such that all four fall in the same cacheline.
1090 DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1091 &init_task;
1092 EXPORT_PER_CPU_SYMBOL(current_task);
1094 DEFINE_PER_CPU(unsigned long, kernel_stack) =
1095 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1096 EXPORT_PER_CPU_SYMBOL(kernel_stack);
1098 DEFINE_PER_CPU(char *, irq_stack_ptr) =
1099 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1101 DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1103 DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1106 * Special IST stacks which the CPU switches to when it calls
1107 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1108 * limit), all of them are 4K, except the debug stack which
1109 * is 8K.
1111 static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1112 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1113 [DEBUG_STACK - 1] = DEBUG_STKSZ
1116 static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1117 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1119 /* May not be marked __init: used by software suspend */
1120 void syscall_init(void)
1123 * LSTAR and STAR live in a bit strange symbiosis.
1124 * They both write to the same internal register. STAR allows to
1125 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1127 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1128 wrmsrl(MSR_LSTAR, system_call);
1129 wrmsrl(MSR_CSTAR, ignore_sysret);
1131 #ifdef CONFIG_IA32_EMULATION
1132 syscall32_cpu_init();
1133 #endif
1135 /* Flags to clear on syscall */
1136 wrmsrl(MSR_SYSCALL_MASK,
1137 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1138 X86_EFLAGS_IOPL|X86_EFLAGS_AC);
1142 * Copies of the original ist values from the tss are only accessed during
1143 * debugging, no special alignment required.
1145 DEFINE_PER_CPU(struct orig_ist, orig_ist);
1147 static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1148 DEFINE_PER_CPU(int, debug_stack_usage);
1150 int is_debug_stack(unsigned long addr)
1152 return __get_cpu_var(debug_stack_usage) ||
1153 (addr <= __get_cpu_var(debug_stack_addr) &&
1154 addr > (__get_cpu_var(debug_stack_addr) - DEBUG_STKSZ));
1157 DEFINE_PER_CPU(u32, debug_idt_ctr);
1159 void debug_stack_set_zero(void)
1161 this_cpu_inc(debug_idt_ctr);
1162 load_current_idt();
1165 void debug_stack_reset(void)
1167 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1168 return;
1169 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1170 load_current_idt();
1173 #else /* CONFIG_X86_64 */
1175 DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1176 EXPORT_PER_CPU_SYMBOL(current_task);
1177 DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1179 #ifdef CONFIG_CC_STACKPROTECTOR
1180 DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1181 #endif
1183 #endif /* CONFIG_X86_64 */
1186 * Clear all 6 debug registers:
1188 static void clear_all_debug_regs(void)
1190 int i;
1192 for (i = 0; i < 8; i++) {
1193 /* Ignore db4, db5 */
1194 if ((i == 4) || (i == 5))
1195 continue;
1197 set_debugreg(0, i);
1201 #ifdef CONFIG_KGDB
1203 * Restore debug regs if using kgdbwait and you have a kernel debugger
1204 * connection established.
1206 static void dbg_restore_debug_regs(void)
1208 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1209 arch_kgdb_ops.correct_hw_break();
1211 #else /* ! CONFIG_KGDB */
1212 #define dbg_restore_debug_regs()
1213 #endif /* ! CONFIG_KGDB */
1216 * cpu_init() initializes state that is per-CPU. Some data is already
1217 * initialized (naturally) in the bootstrap process, such as the GDT
1218 * and IDT. We reload them nevertheless, this function acts as a
1219 * 'CPU state barrier', nothing should get across.
1220 * A lot of state is already set up in PDA init for 64 bit
1222 #ifdef CONFIG_X86_64
1224 void cpu_init(void)
1226 struct orig_ist *oist;
1227 struct task_struct *me;
1228 struct tss_struct *t;
1229 unsigned long v;
1230 int cpu;
1231 int i;
1234 * Load microcode on this cpu if a valid microcode is available.
1235 * This is early microcode loading procedure.
1237 load_ucode_ap();
1239 cpu = stack_smp_processor_id();
1240 t = &per_cpu(init_tss, cpu);
1241 oist = &per_cpu(orig_ist, cpu);
1243 #ifdef CONFIG_NUMA
1244 if (this_cpu_read(numa_node) == 0 &&
1245 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1246 set_numa_node(early_cpu_to_node(cpu));
1247 #endif
1249 me = current;
1251 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1252 panic("CPU#%d already initialized!\n", cpu);
1254 pr_debug("Initializing CPU#%d\n", cpu);
1256 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1259 * Initialize the per-CPU GDT with the boot GDT,
1260 * and set up the GDT descriptor:
1263 switch_to_new_gdt(cpu);
1264 loadsegment(fs, 0);
1266 load_current_idt();
1268 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1269 syscall_init();
1271 wrmsrl(MSR_FS_BASE, 0);
1272 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1273 barrier();
1275 x86_configure_nx();
1276 enable_x2apic();
1279 * set up and load the per-CPU TSS
1281 if (!oist->ist[0]) {
1282 char *estacks = per_cpu(exception_stacks, cpu);
1284 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1285 estacks += exception_stack_sizes[v];
1286 oist->ist[v] = t->x86_tss.ist[v] =
1287 (unsigned long)estacks;
1288 if (v == DEBUG_STACK-1)
1289 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1293 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1296 * <= is required because the CPU will access up to
1297 * 8 bits beyond the end of the IO permission bitmap.
1299 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1300 t->io_bitmap[i] = ~0UL;
1302 atomic_inc(&init_mm.mm_count);
1303 me->active_mm = &init_mm;
1304 BUG_ON(me->mm);
1305 enter_lazy_tlb(&init_mm, me);
1307 load_sp0(t, &current->thread);
1308 set_tss_desc(cpu, t);
1309 load_TR_desc();
1310 load_LDT(&init_mm.context);
1312 clear_all_debug_regs();
1313 dbg_restore_debug_regs();
1315 fpu_init();
1317 if (is_uv_system())
1318 uv_cpu_init();
1321 #else
1323 void cpu_init(void)
1325 int cpu = smp_processor_id();
1326 struct task_struct *curr = current;
1327 struct tss_struct *t = &per_cpu(init_tss, cpu);
1328 struct thread_struct *thread = &curr->thread;
1330 show_ucode_info_early();
1332 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
1333 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1334 for (;;)
1335 local_irq_enable();
1338 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1340 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1341 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1343 load_current_idt();
1344 switch_to_new_gdt(cpu);
1347 * Set up and load the per-CPU TSS and LDT
1349 atomic_inc(&init_mm.mm_count);
1350 curr->active_mm = &init_mm;
1351 BUG_ON(curr->mm);
1352 enter_lazy_tlb(&init_mm, curr);
1354 load_sp0(t, thread);
1355 set_tss_desc(cpu, t);
1356 load_TR_desc();
1357 load_LDT(&init_mm.context);
1359 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1361 #ifdef CONFIG_DOUBLEFAULT
1362 /* Set up doublefault TSS pointer in the GDT */
1363 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1364 #endif
1366 clear_all_debug_regs();
1367 dbg_restore_debug_regs();
1369 fpu_init();
1371 #endif
1373 #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
1374 void warn_pre_alternatives(void)
1376 WARN(1, "You're using static_cpu_has before alternatives have run!\n");
1378 EXPORT_SYMBOL_GPL(warn_pre_alternatives);
1379 #endif
1381 inline bool __static_cpu_has_safe(u16 bit)
1383 return boot_cpu_has(bit);
1385 EXPORT_SYMBOL_GPL(__static_cpu_has_safe);