2 * Copyright (C) 1994 Linus Torvalds
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
8 #include <linux/module.h>
9 #include <linux/regset.h>
10 #include <linux/sched.h>
11 #include <linux/slab.h>
13 #include <asm/sigcontext.h>
14 #include <asm/processor.h>
15 #include <asm/math_emu.h>
16 #include <asm/uaccess.h>
17 #include <asm/ptrace.h>
19 #include <asm/fpu-internal.h>
23 * Were we in an interrupt that interrupted kernel mode?
25 * On others, we can do a kernel_fpu_begin/end() pair *ONLY* if that
26 * pair does nothing at all: the thread must not have fpu (so
27 * that we don't try to save the FPU state), and TS must
28 * be set (so that the clts/stts pair does nothing that is
29 * visible in the interrupted kernel thread).
31 * Except for the eagerfpu case when we return 1 unless we've already
32 * been eager and saved the state in kernel_fpu_begin().
34 static inline bool interrupted_kernel_fpu_idle(void)
37 return __thread_has_fpu(current
);
39 return !__thread_has_fpu(current
) &&
40 (read_cr0() & X86_CR0_TS
);
44 * Were we in user mode (or vm86 mode) when we were
47 * Doing kernel_fpu_begin/end() is ok if we are running
48 * in an interrupt context from user mode - we'll just
49 * save the FPU state as required.
51 static inline bool interrupted_user_mode(void)
53 struct pt_regs
*regs
= get_irq_regs();
54 return regs
&& user_mode_vm(regs
);
58 * Can we use the FPU in kernel mode with the
59 * whole "kernel_fpu_begin/end()" sequence?
61 * It's always ok in process context (ie "not interrupt")
62 * but it is sometimes ok even from an irq.
64 bool irq_fpu_usable(void)
66 return !in_interrupt() ||
67 interrupted_user_mode() ||
68 interrupted_kernel_fpu_idle();
70 EXPORT_SYMBOL(irq_fpu_usable
);
72 void __kernel_fpu_begin(void)
74 struct task_struct
*me
= current
;
76 if (__thread_has_fpu(me
)) {
77 __thread_clear_has_fpu(me
);
79 /* We do 'stts()' in __kernel_fpu_end() */
80 } else if (!use_eager_fpu()) {
81 this_cpu_write(fpu_owner_task
, NULL
);
85 EXPORT_SYMBOL(__kernel_fpu_begin
);
87 void __kernel_fpu_end(void)
89 if (use_eager_fpu()) {
91 * For eager fpu, most the time, tsk_used_math() is true.
92 * Restore the user math as we are done with the kernel usage.
93 * At few instances during thread exit, signal handling etc,
94 * tsk_used_math() is false. Those few places will take proper
95 * actions, so we don't need to restore the math here.
97 if (likely(tsk_used_math(current
)))
103 EXPORT_SYMBOL(__kernel_fpu_end
);
105 void unlazy_fpu(struct task_struct
*tsk
)
108 if (__thread_has_fpu(tsk
)) {
109 __save_init_fpu(tsk
);
110 __thread_fpu_end(tsk
);
112 tsk
->fpu_counter
= 0;
115 EXPORT_SYMBOL(unlazy_fpu
);
117 unsigned int mxcsr_feature_mask __read_mostly
= 0xffffffffu
;
118 unsigned int xstate_size
;
119 EXPORT_SYMBOL_GPL(xstate_size
);
120 static struct i387_fxsave_struct fx_scratch
;
122 static void mxcsr_feature_mask_init(void)
124 unsigned long mask
= 0;
127 memset(&fx_scratch
, 0, sizeof(struct i387_fxsave_struct
));
128 asm volatile("fxsave %0" : "+m" (fx_scratch
));
129 mask
= fx_scratch
.mxcsr_mask
;
133 mxcsr_feature_mask
&= mask
;
136 static void init_thread_xstate(void)
139 * Note that xstate_size might be overwriten later during
145 * Disable xsave as we do not support it if i387
146 * emulation is enabled.
148 setup_clear_cpu_cap(X86_FEATURE_XSAVE
);
149 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT
);
150 xstate_size
= sizeof(struct i387_soft_struct
);
155 xstate_size
= sizeof(struct i387_fxsave_struct
);
157 xstate_size
= sizeof(struct i387_fsave_struct
);
161 * Called at bootup to set up the initial FPU state that is later cloned
162 * into all processes.
168 unsigned long cr4_mask
= 0;
170 #ifndef CONFIG_MATH_EMULATION
172 pr_emerg("No FPU found and no math emulation present\n");
173 pr_emerg("Giving up\n");
179 cr4_mask
|= X86_CR4_OSFXSR
;
181 cr4_mask
|= X86_CR4_OSXMMEXCPT
;
183 set_in_cr4(cr4_mask
);
186 cr0
&= ~(X86_CR0_TS
|X86_CR0_EM
); /* clear TS and EM */
192 * init_thread_xstate is only called once to avoid overriding
193 * xstate_size during boot time or during CPU hotplug.
195 if (xstate_size
== 0)
196 init_thread_xstate();
198 mxcsr_feature_mask_init();
203 void fpu_finit(struct fpu
*fpu
)
206 finit_soft_fpu(&fpu
->state
->soft
);
211 fx_finit(&fpu
->state
->fxsave
);
213 struct i387_fsave_struct
*fp
= &fpu
->state
->fsave
;
214 memset(fp
, 0, xstate_size
);
215 fp
->cwd
= 0xffff037fu
;
216 fp
->swd
= 0xffff0000u
;
217 fp
->twd
= 0xffffffffu
;
218 fp
->fos
= 0xffff0000u
;
221 EXPORT_SYMBOL_GPL(fpu_finit
);
224 * The _current_ task is using the FPU for the first time
225 * so initialize it and set the mxcsr to its default
226 * value at reset if we support XMM instructions and then
227 * remember the current task has used the FPU.
229 int init_fpu(struct task_struct
*tsk
)
233 if (tsk_used_math(tsk
)) {
234 if (cpu_has_fpu
&& tsk
== current
)
236 tsk
->thread
.fpu
.last_cpu
= ~0;
241 * Memory allocation at the first usage of the FPU and other state.
243 ret
= fpu_alloc(&tsk
->thread
.fpu
);
247 fpu_finit(&tsk
->thread
.fpu
);
249 set_stopped_child_used_math(tsk
);
252 EXPORT_SYMBOL_GPL(init_fpu
);
255 * The xstateregs_active() routine is the same as the fpregs_active() routine,
256 * as the "regset->n" for the xstate regset will be updated based on the feature
257 * capabilites supported by the xsave.
259 int fpregs_active(struct task_struct
*target
, const struct user_regset
*regset
)
261 return tsk_used_math(target
) ? regset
->n
: 0;
264 int xfpregs_active(struct task_struct
*target
, const struct user_regset
*regset
)
266 return (cpu_has_fxsr
&& tsk_used_math(target
)) ? regset
->n
: 0;
269 int xfpregs_get(struct task_struct
*target
, const struct user_regset
*regset
,
270 unsigned int pos
, unsigned int count
,
271 void *kbuf
, void __user
*ubuf
)
278 ret
= init_fpu(target
);
282 sanitize_i387_state(target
);
284 return user_regset_copyout(&pos
, &count
, &kbuf
, &ubuf
,
285 &target
->thread
.fpu
.state
->fxsave
, 0, -1);
288 int xfpregs_set(struct task_struct
*target
, const struct user_regset
*regset
,
289 unsigned int pos
, unsigned int count
,
290 const void *kbuf
, const void __user
*ubuf
)
297 ret
= init_fpu(target
);
301 sanitize_i387_state(target
);
303 ret
= user_regset_copyin(&pos
, &count
, &kbuf
, &ubuf
,
304 &target
->thread
.fpu
.state
->fxsave
, 0, -1);
307 * mxcsr reserved bits must be masked to zero for security reasons.
309 target
->thread
.fpu
.state
->fxsave
.mxcsr
&= mxcsr_feature_mask
;
312 * update the header bits in the xsave header, indicating the
313 * presence of FP and SSE state.
316 target
->thread
.fpu
.state
->xsave
.xsave_hdr
.xstate_bv
|= XSTATE_FPSSE
;
321 int xstateregs_get(struct task_struct
*target
, const struct user_regset
*regset
,
322 unsigned int pos
, unsigned int count
,
323 void *kbuf
, void __user
*ubuf
)
330 ret
= init_fpu(target
);
335 * Copy the 48bytes defined by the software first into the xstate
336 * memory layout in the thread struct, so that we can copy the entire
337 * xstateregs to the user using one user_regset_copyout().
339 memcpy(&target
->thread
.fpu
.state
->fxsave
.sw_reserved
,
340 xstate_fx_sw_bytes
, sizeof(xstate_fx_sw_bytes
));
343 * Copy the xstate memory layout.
345 ret
= user_regset_copyout(&pos
, &count
, &kbuf
, &ubuf
,
346 &target
->thread
.fpu
.state
->xsave
, 0, -1);
350 int xstateregs_set(struct task_struct
*target
, const struct user_regset
*regset
,
351 unsigned int pos
, unsigned int count
,
352 const void *kbuf
, const void __user
*ubuf
)
355 struct xsave_hdr_struct
*xsave_hdr
;
360 ret
= init_fpu(target
);
364 ret
= user_regset_copyin(&pos
, &count
, &kbuf
, &ubuf
,
365 &target
->thread
.fpu
.state
->xsave
, 0, -1);
368 * mxcsr reserved bits must be masked to zero for security reasons.
370 target
->thread
.fpu
.state
->fxsave
.mxcsr
&= mxcsr_feature_mask
;
372 xsave_hdr
= &target
->thread
.fpu
.state
->xsave
.xsave_hdr
;
374 xsave_hdr
->xstate_bv
&= pcntxt_mask
;
376 * These bits must be zero.
378 xsave_hdr
->reserved1
[0] = xsave_hdr
->reserved1
[1] = 0;
383 #if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
386 * FPU tag word conversions.
389 static inline unsigned short twd_i387_to_fxsr(unsigned short twd
)
391 unsigned int tmp
; /* to avoid 16 bit prefixes in the code */
393 /* Transform each pair of bits into 01 (valid) or 00 (empty) */
395 tmp
= (tmp
| (tmp
>>1)) & 0x5555; /* 0V0V0V0V0V0V0V0V */
396 /* and move the valid bits to the lower byte. */
397 tmp
= (tmp
| (tmp
>> 1)) & 0x3333; /* 00VV00VV00VV00VV */
398 tmp
= (tmp
| (tmp
>> 2)) & 0x0f0f; /* 0000VVVV0000VVVV */
399 tmp
= (tmp
| (tmp
>> 4)) & 0x00ff; /* 00000000VVVVVVVV */
404 #define FPREG_ADDR(f, n) ((void *)&(f)->st_space + (n) * 16)
405 #define FP_EXP_TAG_VALID 0
406 #define FP_EXP_TAG_ZERO 1
407 #define FP_EXP_TAG_SPECIAL 2
408 #define FP_EXP_TAG_EMPTY 3
410 static inline u32
twd_fxsr_to_i387(struct i387_fxsave_struct
*fxsave
)
413 u32 tos
= (fxsave
->swd
>> 11) & 7;
414 u32 twd
= (unsigned long) fxsave
->twd
;
416 u32 ret
= 0xffff0000u
;
419 for (i
= 0; i
< 8; i
++, twd
>>= 1) {
421 st
= FPREG_ADDR(fxsave
, (i
- tos
) & 7);
423 switch (st
->exponent
& 0x7fff) {
425 tag
= FP_EXP_TAG_SPECIAL
;
428 if (!st
->significand
[0] &&
429 !st
->significand
[1] &&
430 !st
->significand
[2] &&
432 tag
= FP_EXP_TAG_ZERO
;
434 tag
= FP_EXP_TAG_SPECIAL
;
437 if (st
->significand
[3] & 0x8000)
438 tag
= FP_EXP_TAG_VALID
;
440 tag
= FP_EXP_TAG_SPECIAL
;
444 tag
= FP_EXP_TAG_EMPTY
;
446 ret
|= tag
<< (2 * i
);
452 * FXSR floating point environment conversions.
456 convert_from_fxsr(struct user_i387_ia32_struct
*env
, struct task_struct
*tsk
)
458 struct i387_fxsave_struct
*fxsave
= &tsk
->thread
.fpu
.state
->fxsave
;
459 struct _fpreg
*to
= (struct _fpreg
*) &env
->st_space
[0];
460 struct _fpxreg
*from
= (struct _fpxreg
*) &fxsave
->st_space
[0];
463 env
->cwd
= fxsave
->cwd
| 0xffff0000u
;
464 env
->swd
= fxsave
->swd
| 0xffff0000u
;
465 env
->twd
= twd_fxsr_to_i387(fxsave
);
468 env
->fip
= fxsave
->rip
;
469 env
->foo
= fxsave
->rdp
;
471 * should be actually ds/cs at fpu exception time, but
472 * that information is not available in 64bit mode.
474 env
->fcs
= task_pt_regs(tsk
)->cs
;
475 if (tsk
== current
) {
476 savesegment(ds
, env
->fos
);
478 env
->fos
= tsk
->thread
.ds
;
480 env
->fos
|= 0xffff0000;
482 env
->fip
= fxsave
->fip
;
483 env
->fcs
= (u16
) fxsave
->fcs
| ((u32
) fxsave
->fop
<< 16);
484 env
->foo
= fxsave
->foo
;
485 env
->fos
= fxsave
->fos
;
488 for (i
= 0; i
< 8; ++i
)
489 memcpy(&to
[i
], &from
[i
], sizeof(to
[0]));
492 void convert_to_fxsr(struct task_struct
*tsk
,
493 const struct user_i387_ia32_struct
*env
)
496 struct i387_fxsave_struct
*fxsave
= &tsk
->thread
.fpu
.state
->fxsave
;
497 struct _fpreg
*from
= (struct _fpreg
*) &env
->st_space
[0];
498 struct _fpxreg
*to
= (struct _fpxreg
*) &fxsave
->st_space
[0];
501 fxsave
->cwd
= env
->cwd
;
502 fxsave
->swd
= env
->swd
;
503 fxsave
->twd
= twd_i387_to_fxsr(env
->twd
);
504 fxsave
->fop
= (u16
) ((u32
) env
->fcs
>> 16);
506 fxsave
->rip
= env
->fip
;
507 fxsave
->rdp
= env
->foo
;
508 /* cs and ds ignored */
510 fxsave
->fip
= env
->fip
;
511 fxsave
->fcs
= (env
->fcs
& 0xffff);
512 fxsave
->foo
= env
->foo
;
513 fxsave
->fos
= env
->fos
;
516 for (i
= 0; i
< 8; ++i
)
517 memcpy(&to
[i
], &from
[i
], sizeof(from
[0]));
520 int fpregs_get(struct task_struct
*target
, const struct user_regset
*regset
,
521 unsigned int pos
, unsigned int count
,
522 void *kbuf
, void __user
*ubuf
)
524 struct user_i387_ia32_struct env
;
527 ret
= init_fpu(target
);
531 if (!static_cpu_has(X86_FEATURE_FPU
))
532 return fpregs_soft_get(target
, regset
, pos
, count
, kbuf
, ubuf
);
535 return user_regset_copyout(&pos
, &count
, &kbuf
, &ubuf
,
536 &target
->thread
.fpu
.state
->fsave
, 0,
539 sanitize_i387_state(target
);
541 if (kbuf
&& pos
== 0 && count
== sizeof(env
)) {
542 convert_from_fxsr(kbuf
, target
);
546 convert_from_fxsr(&env
, target
);
548 return user_regset_copyout(&pos
, &count
, &kbuf
, &ubuf
, &env
, 0, -1);
551 int fpregs_set(struct task_struct
*target
, const struct user_regset
*regset
,
552 unsigned int pos
, unsigned int count
,
553 const void *kbuf
, const void __user
*ubuf
)
555 struct user_i387_ia32_struct env
;
558 ret
= init_fpu(target
);
562 sanitize_i387_state(target
);
564 if (!static_cpu_has(X86_FEATURE_FPU
))
565 return fpregs_soft_set(target
, regset
, pos
, count
, kbuf
, ubuf
);
568 return user_regset_copyin(&pos
, &count
, &kbuf
, &ubuf
,
569 &target
->thread
.fpu
.state
->fsave
, 0,
572 if (pos
> 0 || count
< sizeof(env
))
573 convert_from_fxsr(&env
, target
);
575 ret
= user_regset_copyin(&pos
, &count
, &kbuf
, &ubuf
, &env
, 0, -1);
577 convert_to_fxsr(target
, &env
);
580 * update the header bit in the xsave header, indicating the
584 target
->thread
.fpu
.state
->xsave
.xsave_hdr
.xstate_bv
|= XSTATE_FP
;
589 * FPU state for core dumps.
590 * This is only used for a.out dumps now.
591 * It is declared generically using elf_fpregset_t (which is
592 * struct user_i387_struct) but is in fact only used for 32-bit
593 * dumps, so on 64-bit it is really struct user_i387_ia32_struct.
595 int dump_fpu(struct pt_regs
*regs
, struct user_i387_struct
*fpu
)
597 struct task_struct
*tsk
= current
;
600 fpvalid
= !!used_math();
602 fpvalid
= !fpregs_get(tsk
, NULL
,
603 0, sizeof(struct user_i387_ia32_struct
),
608 EXPORT_SYMBOL(dump_fpu
);
610 #endif /* CONFIG_X86_32 || CONFIG_IA32_EMULATION */
612 static int __init
no_387(char *s
)
614 setup_clear_cpu_cap(X86_FEATURE_FPU
);
618 __setup("no387", no_387
);
620 void fpu_detect(struct cpuinfo_x86
*c
)
628 cr0
&= ~(X86_CR0_TS
| X86_CR0_EM
);
631 asm volatile("fninit ; fnstsw %0 ; fnstcw %1"
632 : "+m" (fsw
), "+m" (fcw
));
634 if (fsw
== 0 && (fcw
& 0x103f) == 0x003f)
635 set_cpu_cap(c
, X86_FEATURE_FPU
);
637 clear_cpu_cap(c
, X86_FEATURE_FPU
);
639 /* The final cr0 value is set in fpu_init() */