x86/efi: Enforce CONFIG_RELOCATABLE for EFI boot stub
[linux/fpc-iii.git] / arch / x86 / kernel / smpboot.c
blob42c26a485533d8a42e3eb6b07f0800a5d98af86d
1 /*
2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
16 * later.
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44 #include <linux/init.h>
45 #include <linux/smp.h>
46 #include <linux/module.h>
47 #include <linux/sched.h>
48 #include <linux/percpu.h>
49 #include <linux/bootmem.h>
50 #include <linux/err.h>
51 #include <linux/nmi.h>
52 #include <linux/tboot.h>
53 #include <linux/stackprotector.h>
54 #include <linux/gfp.h>
55 #include <linux/cpuidle.h>
57 #include <asm/acpi.h>
58 #include <asm/desc.h>
59 #include <asm/nmi.h>
60 #include <asm/irq.h>
61 #include <asm/idle.h>
62 #include <asm/realmode.h>
63 #include <asm/cpu.h>
64 #include <asm/numa.h>
65 #include <asm/pgtable.h>
66 #include <asm/tlbflush.h>
67 #include <asm/mtrr.h>
68 #include <asm/mwait.h>
69 #include <asm/apic.h>
70 #include <asm/io_apic.h>
71 #include <asm/i387.h>
72 #include <asm/fpu-internal.h>
73 #include <asm/setup.h>
74 #include <asm/uv/uv.h>
75 #include <linux/mc146818rtc.h>
77 #include <asm/smpboot_hooks.h>
78 #include <asm/i8259.h>
80 #include <asm/realmode.h>
82 /* State of each CPU */
83 DEFINE_PER_CPU(int, cpu_state) = { 0 };
85 #ifdef CONFIG_HOTPLUG_CPU
87 * We need this for trampoline_base protection from concurrent accesses when
88 * off- and onlining cores wildly.
90 static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
92 void cpu_hotplug_driver_lock(void)
94 mutex_lock(&x86_cpu_hotplug_driver_mutex);
97 void cpu_hotplug_driver_unlock(void)
99 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
102 ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
103 ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
104 #endif
106 /* Number of siblings per CPU package */
107 int smp_num_siblings = 1;
108 EXPORT_SYMBOL(smp_num_siblings);
110 /* Last level cache ID of each logical CPU */
111 DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
113 /* representing HT siblings of each logical CPU */
114 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
115 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
117 /* representing HT and core siblings of each logical CPU */
118 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
119 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
121 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
123 /* Per CPU bogomips and other parameters */
124 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
125 EXPORT_PER_CPU_SYMBOL(cpu_info);
127 atomic_t init_deasserted;
130 * Report back to the Boot Processor during boot time or to the caller processor
131 * during CPU online.
133 static void smp_callin(void)
135 int cpuid, phys_id;
136 unsigned long timeout;
139 * If waken up by an INIT in an 82489DX configuration
140 * we may get here before an INIT-deassert IPI reaches
141 * our local APIC. We have to wait for the IPI or we'll
142 * lock up on an APIC access.
144 * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
146 cpuid = smp_processor_id();
147 if (apic->wait_for_init_deassert && cpuid != 0)
148 apic->wait_for_init_deassert(&init_deasserted);
151 * (This works even if the APIC is not enabled.)
153 phys_id = read_apic_id();
154 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
155 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
156 phys_id, cpuid);
158 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
161 * STARTUP IPIs are fragile beasts as they might sometimes
162 * trigger some glue motherboard logic. Complete APIC bus
163 * silence for 1 second, this overestimates the time the
164 * boot CPU is spending to send the up to 2 STARTUP IPIs
165 * by a factor of two. This should be enough.
169 * Waiting 2s total for startup (udelay is not yet working)
171 timeout = jiffies + 2*HZ;
172 while (time_before(jiffies, timeout)) {
174 * Has the boot CPU finished it's STARTUP sequence?
176 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
177 break;
178 cpu_relax();
181 if (!time_before(jiffies, timeout)) {
182 panic("%s: CPU%d started up but did not get a callout!\n",
183 __func__, cpuid);
187 * the boot CPU has finished the init stage and is spinning
188 * on callin_map until we finish. We are free to set up this
189 * CPU, first the APIC. (this is probably redundant on most
190 * boards)
193 pr_debug("CALLIN, before setup_local_APIC()\n");
194 if (apic->smp_callin_clear_local_apic)
195 apic->smp_callin_clear_local_apic();
196 setup_local_APIC();
197 end_local_APIC_setup();
200 * Need to setup vector mappings before we enable interrupts.
202 setup_vector_irq(smp_processor_id());
205 * Save our processor parameters. Note: this information
206 * is needed for clock calibration.
208 smp_store_cpu_info(cpuid);
211 * Get our bogomips.
212 * Update loops_per_jiffy in cpu_data. Previous call to
213 * smp_store_cpu_info() stored a value that is close but not as
214 * accurate as the value just calculated.
216 calibrate_delay();
217 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
218 pr_debug("Stack at about %p\n", &cpuid);
221 * This must be done before setting cpu_online_mask
222 * or calling notify_cpu_starting.
224 set_cpu_sibling_map(raw_smp_processor_id());
225 wmb();
227 notify_cpu_starting(cpuid);
230 * Allow the master to continue.
232 cpumask_set_cpu(cpuid, cpu_callin_mask);
235 static int cpu0_logical_apicid;
236 static int enable_start_cpu0;
238 * Activate a secondary processor.
240 static void notrace start_secondary(void *unused)
243 * Don't put *anything* before cpu_init(), SMP booting is too
244 * fragile that we want to limit the things done here to the
245 * most necessary things.
247 cpu_init();
248 x86_cpuinit.early_percpu_clock_init();
249 preempt_disable();
250 smp_callin();
252 enable_start_cpu0 = 0;
254 #ifdef CONFIG_X86_32
255 /* switch away from the initial page table */
256 load_cr3(swapper_pg_dir);
257 __flush_tlb_all();
258 #endif
260 /* otherwise gcc will move up smp_processor_id before the cpu_init */
261 barrier();
263 * Check TSC synchronization with the BP:
265 check_tsc_sync_target();
268 * Enable the espfix hack for this CPU
270 #ifdef CONFIG_X86_ESPFIX64
271 init_espfix_ap();
272 #endif
275 * We need to hold vector_lock so there the set of online cpus
276 * does not change while we are assigning vectors to cpus. Holding
277 * this lock ensures we don't half assign or remove an irq from a cpu.
279 lock_vector_lock();
280 set_cpu_online(smp_processor_id(), true);
281 unlock_vector_lock();
282 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
283 x86_platform.nmi_init();
285 /* enable local interrupts */
286 local_irq_enable();
288 /* to prevent fake stack check failure in clock setup */
289 boot_init_stack_canary();
291 x86_cpuinit.setup_percpu_clockev();
293 wmb();
294 cpu_startup_entry(CPUHP_ONLINE);
297 void __init smp_store_boot_cpu_info(void)
299 int id = 0; /* CPU 0 */
300 struct cpuinfo_x86 *c = &cpu_data(id);
302 *c = boot_cpu_data;
303 c->cpu_index = id;
307 * The bootstrap kernel entry code has set these up. Save them for
308 * a given CPU
310 void smp_store_cpu_info(int id)
312 struct cpuinfo_x86 *c = &cpu_data(id);
314 *c = boot_cpu_data;
315 c->cpu_index = id;
317 * During boot time, CPU0 has this setup already. Save the info when
318 * bringing up AP or offlined CPU0.
320 identify_secondary_cpu(c);
323 static bool
324 topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
326 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
328 return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
329 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
330 "[node: %d != %d]. Ignoring dependency.\n",
331 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
334 #define link_mask(_m, c1, c2) \
335 do { \
336 cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
337 cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
338 } while (0)
340 static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
342 if (cpu_has_topoext) {
343 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
345 if (c->phys_proc_id == o->phys_proc_id &&
346 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
347 c->compute_unit_id == o->compute_unit_id)
348 return topology_sane(c, o, "smt");
350 } else if (c->phys_proc_id == o->phys_proc_id &&
351 c->cpu_core_id == o->cpu_core_id) {
352 return topology_sane(c, o, "smt");
355 return false;
358 static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
360 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
362 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
363 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
364 return topology_sane(c, o, "llc");
366 return false;
369 static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
371 if (c->phys_proc_id == o->phys_proc_id) {
372 if (cpu_has(c, X86_FEATURE_AMD_DCM))
373 return true;
375 return topology_sane(c, o, "mc");
377 return false;
380 void set_cpu_sibling_map(int cpu)
382 bool has_smt = smp_num_siblings > 1;
383 bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
384 struct cpuinfo_x86 *c = &cpu_data(cpu);
385 struct cpuinfo_x86 *o;
386 int i;
388 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
390 if (!has_mp) {
391 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
392 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
393 cpumask_set_cpu(cpu, cpu_core_mask(cpu));
394 c->booted_cores = 1;
395 return;
398 for_each_cpu(i, cpu_sibling_setup_mask) {
399 o = &cpu_data(i);
401 if ((i == cpu) || (has_smt && match_smt(c, o)))
402 link_mask(sibling, cpu, i);
404 if ((i == cpu) || (has_mp && match_llc(c, o)))
405 link_mask(llc_shared, cpu, i);
410 * This needs a separate iteration over the cpus because we rely on all
411 * cpu_sibling_mask links to be set-up.
413 for_each_cpu(i, cpu_sibling_setup_mask) {
414 o = &cpu_data(i);
416 if ((i == cpu) || (has_mp && match_mc(c, o))) {
417 link_mask(core, cpu, i);
420 * Does this new cpu bringup a new core?
422 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
424 * for each core in package, increment
425 * the booted_cores for this new cpu
427 if (cpumask_first(cpu_sibling_mask(i)) == i)
428 c->booted_cores++;
430 * increment the core count for all
431 * the other cpus in this package
433 if (i != cpu)
434 cpu_data(i).booted_cores++;
435 } else if (i != cpu && !c->booted_cores)
436 c->booted_cores = cpu_data(i).booted_cores;
441 /* maps the cpu to the sched domain representing multi-core */
442 const struct cpumask *cpu_coregroup_mask(int cpu)
444 return cpu_llc_shared_mask(cpu);
447 static void impress_friends(void)
449 int cpu;
450 unsigned long bogosum = 0;
452 * Allow the user to impress friends.
454 pr_debug("Before bogomips\n");
455 for_each_possible_cpu(cpu)
456 if (cpumask_test_cpu(cpu, cpu_callout_mask))
457 bogosum += cpu_data(cpu).loops_per_jiffy;
458 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
459 num_online_cpus(),
460 bogosum/(500000/HZ),
461 (bogosum/(5000/HZ))%100);
463 pr_debug("Before bogocount - setting activated=1\n");
466 void __inquire_remote_apic(int apicid)
468 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
469 const char * const names[] = { "ID", "VERSION", "SPIV" };
470 int timeout;
471 u32 status;
473 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
475 for (i = 0; i < ARRAY_SIZE(regs); i++) {
476 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
479 * Wait for idle.
481 status = safe_apic_wait_icr_idle();
482 if (status)
483 pr_cont("a previous APIC delivery may have failed\n");
485 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
487 timeout = 0;
488 do {
489 udelay(100);
490 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
491 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
493 switch (status) {
494 case APIC_ICR_RR_VALID:
495 status = apic_read(APIC_RRR);
496 pr_cont("%08x\n", status);
497 break;
498 default:
499 pr_cont("failed\n");
505 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
506 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
507 * won't ... remember to clear down the APIC, etc later.
510 wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
512 unsigned long send_status, accept_status = 0;
513 int maxlvt;
515 /* Target chip */
516 /* Boot on the stack */
517 /* Kick the second */
518 apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
520 pr_debug("Waiting for send to finish...\n");
521 send_status = safe_apic_wait_icr_idle();
524 * Give the other CPU some time to accept the IPI.
526 udelay(200);
527 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
528 maxlvt = lapic_get_maxlvt();
529 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
530 apic_write(APIC_ESR, 0);
531 accept_status = (apic_read(APIC_ESR) & 0xEF);
533 pr_debug("NMI sent\n");
535 if (send_status)
536 pr_err("APIC never delivered???\n");
537 if (accept_status)
538 pr_err("APIC delivery error (%lx)\n", accept_status);
540 return (send_status | accept_status);
543 static int
544 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
546 unsigned long send_status, accept_status = 0;
547 int maxlvt, num_starts, j;
549 maxlvt = lapic_get_maxlvt();
552 * Be paranoid about clearing APIC errors.
554 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
555 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
556 apic_write(APIC_ESR, 0);
557 apic_read(APIC_ESR);
560 pr_debug("Asserting INIT\n");
563 * Turn INIT on target chip
566 * Send IPI
568 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
569 phys_apicid);
571 pr_debug("Waiting for send to finish...\n");
572 send_status = safe_apic_wait_icr_idle();
574 mdelay(10);
576 pr_debug("Deasserting INIT\n");
578 /* Target chip */
579 /* Send IPI */
580 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
582 pr_debug("Waiting for send to finish...\n");
583 send_status = safe_apic_wait_icr_idle();
585 mb();
586 atomic_set(&init_deasserted, 1);
589 * Should we send STARTUP IPIs ?
591 * Determine this based on the APIC version.
592 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
594 if (APIC_INTEGRATED(apic_version[phys_apicid]))
595 num_starts = 2;
596 else
597 num_starts = 0;
600 * Paravirt / VMI wants a startup IPI hook here to set up the
601 * target processor state.
603 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
604 stack_start);
607 * Run STARTUP IPI loop.
609 pr_debug("#startup loops: %d\n", num_starts);
611 for (j = 1; j <= num_starts; j++) {
612 pr_debug("Sending STARTUP #%d\n", j);
613 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
614 apic_write(APIC_ESR, 0);
615 apic_read(APIC_ESR);
616 pr_debug("After apic_write\n");
619 * STARTUP IPI
622 /* Target chip */
623 /* Boot on the stack */
624 /* Kick the second */
625 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
626 phys_apicid);
629 * Give the other CPU some time to accept the IPI.
631 udelay(300);
633 pr_debug("Startup point 1\n");
635 pr_debug("Waiting for send to finish...\n");
636 send_status = safe_apic_wait_icr_idle();
639 * Give the other CPU some time to accept the IPI.
641 udelay(200);
642 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
643 apic_write(APIC_ESR, 0);
644 accept_status = (apic_read(APIC_ESR) & 0xEF);
645 if (send_status || accept_status)
646 break;
648 pr_debug("After Startup\n");
650 if (send_status)
651 pr_err("APIC never delivered???\n");
652 if (accept_status)
653 pr_err("APIC delivery error (%lx)\n", accept_status);
655 return (send_status | accept_status);
658 /* reduce the number of lines printed when booting a large cpu count system */
659 static void announce_cpu(int cpu, int apicid)
661 static int current_node = -1;
662 int node = early_cpu_to_node(cpu);
663 int max_cpu_present = find_last_bit(cpumask_bits(cpu_present_mask), NR_CPUS);
665 if (system_state == SYSTEM_BOOTING) {
666 if (node != current_node) {
667 if (current_node > (-1))
668 pr_cont(" OK\n");
669 current_node = node;
670 pr_info("Booting Node %3d, Processors ", node);
672 pr_cont(" #%4d%s", cpu, cpu == max_cpu_present ? " OK\n" : "");
673 return;
674 } else
675 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
676 node, cpu, apicid);
679 static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
681 int cpu;
683 cpu = smp_processor_id();
684 if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
685 return NMI_HANDLED;
687 return NMI_DONE;
691 * Wake up AP by INIT, INIT, STARTUP sequence.
693 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
694 * boot-strap code which is not a desired behavior for waking up BSP. To
695 * void the boot-strap code, wake up CPU0 by NMI instead.
697 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
698 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
699 * We'll change this code in the future to wake up hard offlined CPU0 if
700 * real platform and request are available.
702 static int
703 wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
704 int *cpu0_nmi_registered)
706 int id;
707 int boot_error;
710 * Wake up AP by INIT, INIT, STARTUP sequence.
712 if (cpu)
713 return wakeup_secondary_cpu_via_init(apicid, start_ip);
716 * Wake up BSP by nmi.
718 * Register a NMI handler to help wake up CPU0.
720 boot_error = register_nmi_handler(NMI_LOCAL,
721 wakeup_cpu0_nmi, 0, "wake_cpu0");
723 if (!boot_error) {
724 enable_start_cpu0 = 1;
725 *cpu0_nmi_registered = 1;
726 if (apic->dest_logical == APIC_DEST_LOGICAL)
727 id = cpu0_logical_apicid;
728 else
729 id = apicid;
730 boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
733 return boot_error;
737 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
738 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
739 * Returns zero if CPU booted OK, else error code from
740 * ->wakeup_secondary_cpu.
742 static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
744 volatile u32 *trampoline_status =
745 (volatile u32 *) __va(real_mode_header->trampoline_status);
746 /* start_ip had better be page-aligned! */
747 unsigned long start_ip = real_mode_header->trampoline_start;
749 unsigned long boot_error = 0;
750 int timeout;
751 int cpu0_nmi_registered = 0;
753 /* Just in case we booted with a single CPU. */
754 alternatives_enable_smp();
756 idle->thread.sp = (unsigned long) (((struct pt_regs *)
757 (THREAD_SIZE + task_stack_page(idle))) - 1);
758 per_cpu(current_task, cpu) = idle;
760 #ifdef CONFIG_X86_32
761 /* Stack for startup_32 can be just as for start_secondary onwards */
762 irq_ctx_init(cpu);
763 #else
764 clear_tsk_thread_flag(idle, TIF_FORK);
765 initial_gs = per_cpu_offset(cpu);
766 per_cpu(kernel_stack, cpu) =
767 (unsigned long)task_stack_page(idle) -
768 KERNEL_STACK_OFFSET + THREAD_SIZE;
769 #endif
770 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
771 initial_code = (unsigned long)start_secondary;
772 stack_start = idle->thread.sp;
774 /* So we see what's up */
775 announce_cpu(cpu, apicid);
778 * This grunge runs the startup process for
779 * the targeted processor.
782 atomic_set(&init_deasserted, 0);
784 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
786 pr_debug("Setting warm reset code and vector.\n");
788 smpboot_setup_warm_reset_vector(start_ip);
790 * Be paranoid about clearing APIC errors.
792 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
793 apic_write(APIC_ESR, 0);
794 apic_read(APIC_ESR);
799 * Wake up a CPU in difference cases:
800 * - Use the method in the APIC driver if it's defined
801 * Otherwise,
802 * - Use an INIT boot APIC message for APs or NMI for BSP.
804 if (apic->wakeup_secondary_cpu)
805 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
806 else
807 boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
808 &cpu0_nmi_registered);
810 if (!boot_error) {
812 * allow APs to start initializing.
814 pr_debug("Before Callout %d\n", cpu);
815 cpumask_set_cpu(cpu, cpu_callout_mask);
816 pr_debug("After Callout %d\n", cpu);
819 * Wait 5s total for a response
821 for (timeout = 0; timeout < 50000; timeout++) {
822 if (cpumask_test_cpu(cpu, cpu_callin_mask))
823 break; /* It has booted */
824 udelay(100);
826 * Allow other tasks to run while we wait for the
827 * AP to come online. This also gives a chance
828 * for the MTRR work(triggered by the AP coming online)
829 * to be completed in the stop machine context.
831 schedule();
834 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
835 print_cpu_msr(&cpu_data(cpu));
836 pr_debug("CPU%d: has booted.\n", cpu);
837 } else {
838 boot_error = 1;
839 if (*trampoline_status == 0xA5A5A5A5)
840 /* trampoline started but...? */
841 pr_err("CPU%d: Stuck ??\n", cpu);
842 else
843 /* trampoline code not run */
844 pr_err("CPU%d: Not responding\n", cpu);
845 if (apic->inquire_remote_apic)
846 apic->inquire_remote_apic(apicid);
850 if (boot_error) {
851 /* Try to put things back the way they were before ... */
852 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
854 /* was set by do_boot_cpu() */
855 cpumask_clear_cpu(cpu, cpu_callout_mask);
857 /* was set by cpu_init() */
858 cpumask_clear_cpu(cpu, cpu_initialized_mask);
860 set_cpu_present(cpu, false);
861 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
864 /* mark "stuck" area as not stuck */
865 *trampoline_status = 0;
867 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
869 * Cleanup possible dangling ends...
871 smpboot_restore_warm_reset_vector();
874 * Clean up the nmi handler. Do this after the callin and callout sync
875 * to avoid impact of possible long unregister time.
877 if (cpu0_nmi_registered)
878 unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
880 return boot_error;
883 int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
885 int apicid = apic->cpu_present_to_apicid(cpu);
886 unsigned long flags;
887 int err;
889 WARN_ON(irqs_disabled());
891 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
893 if (apicid == BAD_APICID ||
894 !physid_isset(apicid, phys_cpu_present_map) ||
895 !apic->apic_id_valid(apicid)) {
896 pr_err("%s: bad cpu %d\n", __func__, cpu);
897 return -EINVAL;
901 * Already booted CPU?
903 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
904 pr_debug("do_boot_cpu %d Already started\n", cpu);
905 return -ENOSYS;
909 * Save current MTRR state in case it was changed since early boot
910 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
912 mtrr_save_state();
914 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
916 /* the FPU context is blank, nobody can own it */
917 __cpu_disable_lazy_restore(cpu);
919 err = do_boot_cpu(apicid, cpu, tidle);
920 if (err) {
921 pr_debug("do_boot_cpu failed %d\n", err);
922 return -EIO;
926 * Check TSC synchronization with the AP (keep irqs disabled
927 * while doing so):
929 local_irq_save(flags);
930 check_tsc_sync_source(cpu);
931 local_irq_restore(flags);
933 while (!cpu_online(cpu)) {
934 cpu_relax();
935 touch_nmi_watchdog();
938 return 0;
942 * arch_disable_smp_support() - disables SMP support for x86 at runtime
944 void arch_disable_smp_support(void)
946 disable_ioapic_support();
950 * Fall back to non SMP mode after errors.
952 * RED-PEN audit/test this more. I bet there is more state messed up here.
954 static __init void disable_smp(void)
956 init_cpu_present(cpumask_of(0));
957 init_cpu_possible(cpumask_of(0));
958 smpboot_clear_io_apic_irqs();
960 if (smp_found_config)
961 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
962 else
963 physid_set_mask_of_physid(0, &phys_cpu_present_map);
964 cpumask_set_cpu(0, cpu_sibling_mask(0));
965 cpumask_set_cpu(0, cpu_core_mask(0));
969 * Various sanity checks.
971 static int __init smp_sanity_check(unsigned max_cpus)
973 preempt_disable();
975 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
976 if (def_to_bigsmp && nr_cpu_ids > 8) {
977 unsigned int cpu;
978 unsigned nr;
980 pr_warn("More than 8 CPUs detected - skipping them\n"
981 "Use CONFIG_X86_BIGSMP\n");
983 nr = 0;
984 for_each_present_cpu(cpu) {
985 if (nr >= 8)
986 set_cpu_present(cpu, false);
987 nr++;
990 nr = 0;
991 for_each_possible_cpu(cpu) {
992 if (nr >= 8)
993 set_cpu_possible(cpu, false);
994 nr++;
997 nr_cpu_ids = 8;
999 #endif
1001 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1002 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
1003 hard_smp_processor_id());
1005 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1009 * If we couldn't find an SMP configuration at boot time,
1010 * get out of here now!
1012 if (!smp_found_config && !acpi_lapic) {
1013 preempt_enable();
1014 pr_notice("SMP motherboard not detected\n");
1015 disable_smp();
1016 if (APIC_init_uniprocessor())
1017 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1018 return -1;
1022 * Should not be necessary because the MP table should list the boot
1023 * CPU too, but we do it for the sake of robustness anyway.
1025 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1026 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1027 boot_cpu_physical_apicid);
1028 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1030 preempt_enable();
1033 * If we couldn't find a local APIC, then get out of here now!
1035 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1036 !cpu_has_apic) {
1037 if (!disable_apic) {
1038 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1039 boot_cpu_physical_apicid);
1040 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
1042 smpboot_clear_io_apic();
1043 disable_ioapic_support();
1044 return -1;
1047 verify_local_APIC();
1050 * If SMP should be disabled, then really disable it!
1052 if (!max_cpus) {
1053 pr_info("SMP mode deactivated\n");
1054 smpboot_clear_io_apic();
1056 connect_bsp_APIC();
1057 setup_local_APIC();
1058 bsp_end_local_APIC_setup();
1059 return -1;
1062 return 0;
1065 static void __init smp_cpu_index_default(void)
1067 int i;
1068 struct cpuinfo_x86 *c;
1070 for_each_possible_cpu(i) {
1071 c = &cpu_data(i);
1072 /* mark all to hotplug */
1073 c->cpu_index = nr_cpu_ids;
1078 * Prepare for SMP bootup. The MP table or ACPI has been read
1079 * earlier. Just do some sanity checking here and enable APIC mode.
1081 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1083 unsigned int i;
1085 preempt_disable();
1086 smp_cpu_index_default();
1089 * Setup boot CPU information
1091 smp_store_boot_cpu_info(); /* Final full version of the data */
1092 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1093 mb();
1095 current_thread_info()->cpu = 0; /* needed? */
1096 for_each_possible_cpu(i) {
1097 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1098 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1099 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1101 set_cpu_sibling_map(0);
1104 if (smp_sanity_check(max_cpus) < 0) {
1105 pr_info("SMP disabled\n");
1106 disable_smp();
1107 goto out;
1110 default_setup_apic_routing();
1112 preempt_disable();
1113 if (read_apic_id() != boot_cpu_physical_apicid) {
1114 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1115 read_apic_id(), boot_cpu_physical_apicid);
1116 /* Or can we switch back to PIC here? */
1118 preempt_enable();
1120 connect_bsp_APIC();
1123 * Switch from PIC to APIC mode.
1125 setup_local_APIC();
1127 if (x2apic_mode)
1128 cpu0_logical_apicid = apic_read(APIC_LDR);
1129 else
1130 cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
1133 * Enable IO APIC before setting up error vector
1135 if (!skip_ioapic_setup && nr_ioapics)
1136 enable_IO_APIC();
1138 bsp_end_local_APIC_setup();
1140 if (apic->setup_portio_remap)
1141 apic->setup_portio_remap();
1143 smpboot_setup_io_apic();
1145 * Set up local APIC timer on boot CPU.
1148 pr_info("CPU%d: ", 0);
1149 print_cpu_info(&cpu_data(0));
1150 x86_init.timers.setup_percpu_clockev();
1152 if (is_uv_system())
1153 uv_system_init();
1155 set_mtrr_aps_delayed_init();
1156 out:
1157 preempt_enable();
1160 void arch_enable_nonboot_cpus_begin(void)
1162 set_mtrr_aps_delayed_init();
1165 void arch_enable_nonboot_cpus_end(void)
1167 mtrr_aps_init();
1171 * Early setup to make printk work.
1173 void __init native_smp_prepare_boot_cpu(void)
1175 int me = smp_processor_id();
1176 switch_to_new_gdt(me);
1177 /* already set me in cpu_online_mask in boot_cpu_init() */
1178 cpumask_set_cpu(me, cpu_callout_mask);
1179 per_cpu(cpu_state, me) = CPU_ONLINE;
1182 void __init native_smp_cpus_done(unsigned int max_cpus)
1184 pr_debug("Boot done\n");
1186 nmi_selftest();
1187 impress_friends();
1188 #ifdef CONFIG_X86_IO_APIC
1189 setup_ioapic_dest();
1190 #endif
1191 mtrr_aps_init();
1194 static int __initdata setup_possible_cpus = -1;
1195 static int __init _setup_possible_cpus(char *str)
1197 get_option(&str, &setup_possible_cpus);
1198 return 0;
1200 early_param("possible_cpus", _setup_possible_cpus);
1204 * cpu_possible_mask should be static, it cannot change as cpu's
1205 * are onlined, or offlined. The reason is per-cpu data-structures
1206 * are allocated by some modules at init time, and dont expect to
1207 * do this dynamically on cpu arrival/departure.
1208 * cpu_present_mask on the other hand can change dynamically.
1209 * In case when cpu_hotplug is not compiled, then we resort to current
1210 * behaviour, which is cpu_possible == cpu_present.
1211 * - Ashok Raj
1213 * Three ways to find out the number of additional hotplug CPUs:
1214 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1215 * - The user can overwrite it with possible_cpus=NUM
1216 * - Otherwise don't reserve additional CPUs.
1217 * We do this because additional CPUs waste a lot of memory.
1218 * -AK
1220 __init void prefill_possible_map(void)
1222 int i, possible;
1224 /* no processor from mptable or madt */
1225 if (!num_processors)
1226 num_processors = 1;
1228 i = setup_max_cpus ?: 1;
1229 if (setup_possible_cpus == -1) {
1230 possible = num_processors;
1231 #ifdef CONFIG_HOTPLUG_CPU
1232 if (setup_max_cpus)
1233 possible += disabled_cpus;
1234 #else
1235 if (possible > i)
1236 possible = i;
1237 #endif
1238 } else
1239 possible = setup_possible_cpus;
1241 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1243 /* nr_cpu_ids could be reduced via nr_cpus= */
1244 if (possible > nr_cpu_ids) {
1245 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1246 possible, nr_cpu_ids);
1247 possible = nr_cpu_ids;
1250 #ifdef CONFIG_HOTPLUG_CPU
1251 if (!setup_max_cpus)
1252 #endif
1253 if (possible > i) {
1254 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1255 possible, setup_max_cpus);
1256 possible = i;
1259 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1260 possible, max_t(int, possible - num_processors, 0));
1262 for (i = 0; i < possible; i++)
1263 set_cpu_possible(i, true);
1264 for (; i < NR_CPUS; i++)
1265 set_cpu_possible(i, false);
1267 nr_cpu_ids = possible;
1270 #ifdef CONFIG_HOTPLUG_CPU
1272 static void remove_siblinginfo(int cpu)
1274 int sibling;
1275 struct cpuinfo_x86 *c = &cpu_data(cpu);
1277 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1278 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1280 * last thread sibling in this cpu core going down
1282 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1283 cpu_data(sibling).booted_cores--;
1286 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1287 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1288 cpumask_clear(cpu_sibling_mask(cpu));
1289 cpumask_clear(cpu_core_mask(cpu));
1290 c->phys_proc_id = 0;
1291 c->cpu_core_id = 0;
1292 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1295 static void __ref remove_cpu_from_maps(int cpu)
1297 set_cpu_online(cpu, false);
1298 cpumask_clear_cpu(cpu, cpu_callout_mask);
1299 cpumask_clear_cpu(cpu, cpu_callin_mask);
1300 /* was set by cpu_init() */
1301 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1302 numa_remove_cpu(cpu);
1305 void cpu_disable_common(void)
1307 int cpu = smp_processor_id();
1309 remove_siblinginfo(cpu);
1311 /* It's now safe to remove this processor from the online map */
1312 lock_vector_lock();
1313 remove_cpu_from_maps(cpu);
1314 unlock_vector_lock();
1315 fixup_irqs();
1318 int native_cpu_disable(void)
1320 clear_local_APIC();
1322 cpu_disable_common();
1323 return 0;
1326 void native_cpu_die(unsigned int cpu)
1328 /* We don't do anything here: idle task is faking death itself. */
1329 unsigned int i;
1331 for (i = 0; i < 10; i++) {
1332 /* They ack this in play_dead by setting CPU_DEAD */
1333 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1334 if (system_state == SYSTEM_RUNNING)
1335 pr_info("CPU %u is now offline\n", cpu);
1336 return;
1338 msleep(100);
1340 pr_err("CPU %u didn't die...\n", cpu);
1343 void play_dead_common(void)
1345 idle_task_exit();
1346 reset_lazy_tlbstate();
1347 amd_e400_remove_cpu(raw_smp_processor_id());
1349 mb();
1350 /* Ack it */
1351 __this_cpu_write(cpu_state, CPU_DEAD);
1354 * With physical CPU hotplug, we should halt the cpu
1356 local_irq_disable();
1359 static bool wakeup_cpu0(void)
1361 if (smp_processor_id() == 0 && enable_start_cpu0)
1362 return true;
1364 return false;
1368 * We need to flush the caches before going to sleep, lest we have
1369 * dirty data in our caches when we come back up.
1371 static inline void mwait_play_dead(void)
1373 unsigned int eax, ebx, ecx, edx;
1374 unsigned int highest_cstate = 0;
1375 unsigned int highest_subcstate = 0;
1376 void *mwait_ptr;
1377 int i;
1379 if (!this_cpu_has(X86_FEATURE_MWAIT))
1380 return;
1381 if (!this_cpu_has(X86_FEATURE_CLFLSH))
1382 return;
1383 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1384 return;
1386 eax = CPUID_MWAIT_LEAF;
1387 ecx = 0;
1388 native_cpuid(&eax, &ebx, &ecx, &edx);
1391 * eax will be 0 if EDX enumeration is not valid.
1392 * Initialized below to cstate, sub_cstate value when EDX is valid.
1394 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1395 eax = 0;
1396 } else {
1397 edx >>= MWAIT_SUBSTATE_SIZE;
1398 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1399 if (edx & MWAIT_SUBSTATE_MASK) {
1400 highest_cstate = i;
1401 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1404 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1405 (highest_subcstate - 1);
1409 * This should be a memory location in a cache line which is
1410 * unlikely to be touched by other processors. The actual
1411 * content is immaterial as it is not actually modified in any way.
1413 mwait_ptr = &current_thread_info()->flags;
1415 wbinvd();
1417 while (1) {
1419 * The CLFLUSH is a workaround for erratum AAI65 for
1420 * the Xeon 7400 series. It's not clear it is actually
1421 * needed, but it should be harmless in either case.
1422 * The WBINVD is insufficient due to the spurious-wakeup
1423 * case where we return around the loop.
1425 clflush(mwait_ptr);
1426 __monitor(mwait_ptr, 0, 0);
1427 mb();
1428 __mwait(eax, 0);
1430 * If NMI wants to wake up CPU0, start CPU0.
1432 if (wakeup_cpu0())
1433 start_cpu0();
1437 static inline void hlt_play_dead(void)
1439 if (__this_cpu_read(cpu_info.x86) >= 4)
1440 wbinvd();
1442 while (1) {
1443 native_halt();
1445 * If NMI wants to wake up CPU0, start CPU0.
1447 if (wakeup_cpu0())
1448 start_cpu0();
1452 void native_play_dead(void)
1454 play_dead_common();
1455 tboot_shutdown(TB_SHUTDOWN_WFS);
1457 mwait_play_dead(); /* Only returns on failure */
1458 if (cpuidle_play_dead())
1459 hlt_play_dead();
1462 #else /* ... !CONFIG_HOTPLUG_CPU */
1463 int native_cpu_disable(void)
1465 return -ENOSYS;
1468 void native_cpu_die(unsigned int cpu)
1470 /* We said "no" in __cpu_disable */
1471 BUG();
1474 void native_play_dead(void)
1476 BUG();
1479 #endif