2 * Driver for STM32 DMA controller
4 * Inspired by dma-jz4740.c and tegra20-apb-dma.c
6 * Copyright (C) M'boumba Cedric Madianga 2015
7 * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
9 * License terms: GNU General Public License (GPL), version 2
12 #include <linux/clk.h>
13 #include <linux/delay.h>
14 #include <linux/dmaengine.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/err.h>
17 #include <linux/init.h>
18 #include <linux/jiffies.h>
19 #include <linux/list.h>
20 #include <linux/module.h>
22 #include <linux/of_device.h>
23 #include <linux/of_dma.h>
24 #include <linux/platform_device.h>
25 #include <linux/reset.h>
26 #include <linux/sched.h>
27 #include <linux/slab.h>
31 #define STM32_DMA_LISR 0x0000 /* DMA Low Int Status Reg */
32 #define STM32_DMA_HISR 0x0004 /* DMA High Int Status Reg */
33 #define STM32_DMA_LIFCR 0x0008 /* DMA Low Int Flag Clear Reg */
34 #define STM32_DMA_HIFCR 0x000c /* DMA High Int Flag Clear Reg */
35 #define STM32_DMA_TCI BIT(5) /* Transfer Complete Interrupt */
36 #define STM32_DMA_TEI BIT(3) /* Transfer Error Interrupt */
37 #define STM32_DMA_DMEI BIT(2) /* Direct Mode Error Interrupt */
38 #define STM32_DMA_FEI BIT(0) /* FIFO Error Interrupt */
40 /* DMA Stream x Configuration Register */
41 #define STM32_DMA_SCR(x) (0x0010 + 0x18 * (x)) /* x = 0..7 */
42 #define STM32_DMA_SCR_REQ(n) ((n & 0x7) << 25)
43 #define STM32_DMA_SCR_MBURST_MASK GENMASK(24, 23)
44 #define STM32_DMA_SCR_MBURST(n) ((n & 0x3) << 23)
45 #define STM32_DMA_SCR_PBURST_MASK GENMASK(22, 21)
46 #define STM32_DMA_SCR_PBURST(n) ((n & 0x3) << 21)
47 #define STM32_DMA_SCR_PL_MASK GENMASK(17, 16)
48 #define STM32_DMA_SCR_PL(n) ((n & 0x3) << 16)
49 #define STM32_DMA_SCR_MSIZE_MASK GENMASK(14, 13)
50 #define STM32_DMA_SCR_MSIZE(n) ((n & 0x3) << 13)
51 #define STM32_DMA_SCR_PSIZE_MASK GENMASK(12, 11)
52 #define STM32_DMA_SCR_PSIZE(n) ((n & 0x3) << 11)
53 #define STM32_DMA_SCR_PSIZE_GET(n) ((n & STM32_DMA_SCR_PSIZE_MASK) >> 11)
54 #define STM32_DMA_SCR_DIR_MASK GENMASK(7, 6)
55 #define STM32_DMA_SCR_DIR(n) ((n & 0x3) << 6)
56 #define STM32_DMA_SCR_CT BIT(19) /* Target in double buffer */
57 #define STM32_DMA_SCR_DBM BIT(18) /* Double Buffer Mode */
58 #define STM32_DMA_SCR_PINCOS BIT(15) /* Peripheral inc offset size */
59 #define STM32_DMA_SCR_MINC BIT(10) /* Memory increment mode */
60 #define STM32_DMA_SCR_PINC BIT(9) /* Peripheral increment mode */
61 #define STM32_DMA_SCR_CIRC BIT(8) /* Circular mode */
62 #define STM32_DMA_SCR_PFCTRL BIT(5) /* Peripheral Flow Controller */
63 #define STM32_DMA_SCR_TCIE BIT(4) /* Transfer Cplete Int Enable*/
64 #define STM32_DMA_SCR_TEIE BIT(2) /* Transfer Error Int Enable */
65 #define STM32_DMA_SCR_DMEIE BIT(1) /* Direct Mode Err Int Enable */
66 #define STM32_DMA_SCR_EN BIT(0) /* Stream Enable */
67 #define STM32_DMA_SCR_CFG_MASK (STM32_DMA_SCR_PINC \
68 | STM32_DMA_SCR_MINC \
69 | STM32_DMA_SCR_PINCOS \
70 | STM32_DMA_SCR_PL_MASK)
71 #define STM32_DMA_SCR_IRQ_MASK (STM32_DMA_SCR_TCIE \
72 | STM32_DMA_SCR_TEIE \
73 | STM32_DMA_SCR_DMEIE)
75 /* DMA Stream x number of data register */
76 #define STM32_DMA_SNDTR(x) (0x0014 + 0x18 * (x))
78 /* DMA stream peripheral address register */
79 #define STM32_DMA_SPAR(x) (0x0018 + 0x18 * (x))
81 /* DMA stream x memory 0 address register */
82 #define STM32_DMA_SM0AR(x) (0x001c + 0x18 * (x))
84 /* DMA stream x memory 1 address register */
85 #define STM32_DMA_SM1AR(x) (0x0020 + 0x18 * (x))
87 /* DMA stream x FIFO control register */
88 #define STM32_DMA_SFCR(x) (0x0024 + 0x18 * (x))
89 #define STM32_DMA_SFCR_FTH_MASK GENMASK(1, 0)
90 #define STM32_DMA_SFCR_FTH(n) (n & STM32_DMA_SFCR_FTH_MASK)
91 #define STM32_DMA_SFCR_FEIE BIT(7) /* FIFO error interrupt enable */
92 #define STM32_DMA_SFCR_DMDIS BIT(2) /* Direct mode disable */
93 #define STM32_DMA_SFCR_MASK (STM32_DMA_SFCR_FEIE \
94 | STM32_DMA_SFCR_DMDIS)
97 #define STM32_DMA_DEV_TO_MEM 0x00
98 #define STM32_DMA_MEM_TO_DEV 0x01
99 #define STM32_DMA_MEM_TO_MEM 0x02
101 /* DMA priority level */
102 #define STM32_DMA_PRIORITY_LOW 0x00
103 #define STM32_DMA_PRIORITY_MEDIUM 0x01
104 #define STM32_DMA_PRIORITY_HIGH 0x02
105 #define STM32_DMA_PRIORITY_VERY_HIGH 0x03
107 /* DMA FIFO threshold selection */
108 #define STM32_DMA_FIFO_THRESHOLD_1QUARTERFULL 0x00
109 #define STM32_DMA_FIFO_THRESHOLD_HALFFULL 0x01
110 #define STM32_DMA_FIFO_THRESHOLD_3QUARTERSFULL 0x02
111 #define STM32_DMA_FIFO_THRESHOLD_FULL 0x03
113 #define STM32_DMA_MAX_DATA_ITEMS 0xffff
114 #define STM32_DMA_MAX_CHANNELS 0x08
115 #define STM32_DMA_MAX_REQUEST_ID 0x08
116 #define STM32_DMA_MAX_DATA_PARAM 0x03
118 enum stm32_dma_width
{
124 enum stm32_dma_burst_size
{
125 STM32_DMA_BURST_SINGLE
,
126 STM32_DMA_BURST_INCR4
,
127 STM32_DMA_BURST_INCR8
,
128 STM32_DMA_BURST_INCR16
,
131 struct stm32_dma_cfg
{
138 struct stm32_dma_chan_reg
{
151 struct stm32_dma_sg_req
{
153 struct stm32_dma_chan_reg chan_reg
;
156 struct stm32_dma_desc
{
157 struct virt_dma_desc vdesc
;
160 struct stm32_dma_sg_req sg_req
[];
163 struct stm32_dma_chan
{
164 struct virt_dma_chan vchan
;
169 struct stm32_dma_desc
*desc
;
171 struct dma_slave_config dma_sconfig
;
172 struct stm32_dma_chan_reg chan_reg
;
175 struct stm32_dma_device
{
176 struct dma_device ddev
;
179 struct reset_control
*rst
;
181 struct stm32_dma_chan chan
[STM32_DMA_MAX_CHANNELS
];
184 static struct stm32_dma_device
*stm32_dma_get_dev(struct stm32_dma_chan
*chan
)
186 return container_of(chan
->vchan
.chan
.device
, struct stm32_dma_device
,
190 static struct stm32_dma_chan
*to_stm32_dma_chan(struct dma_chan
*c
)
192 return container_of(c
, struct stm32_dma_chan
, vchan
.chan
);
195 static struct stm32_dma_desc
*to_stm32_dma_desc(struct virt_dma_desc
*vdesc
)
197 return container_of(vdesc
, struct stm32_dma_desc
, vdesc
);
200 static struct device
*chan2dev(struct stm32_dma_chan
*chan
)
202 return &chan
->vchan
.chan
.dev
->device
;
205 static u32
stm32_dma_read(struct stm32_dma_device
*dmadev
, u32 reg
)
207 return readl_relaxed(dmadev
->base
+ reg
);
210 static void stm32_dma_write(struct stm32_dma_device
*dmadev
, u32 reg
, u32 val
)
212 writel_relaxed(val
, dmadev
->base
+ reg
);
215 static struct stm32_dma_desc
*stm32_dma_alloc_desc(u32 num_sgs
)
217 return kzalloc(sizeof(struct stm32_dma_desc
) +
218 sizeof(struct stm32_dma_sg_req
) * num_sgs
, GFP_NOWAIT
);
221 static int stm32_dma_get_width(struct stm32_dma_chan
*chan
,
222 enum dma_slave_buswidth width
)
225 case DMA_SLAVE_BUSWIDTH_1_BYTE
:
226 return STM32_DMA_BYTE
;
227 case DMA_SLAVE_BUSWIDTH_2_BYTES
:
228 return STM32_DMA_HALF_WORD
;
229 case DMA_SLAVE_BUSWIDTH_4_BYTES
:
230 return STM32_DMA_WORD
;
232 dev_err(chan2dev(chan
), "Dma bus width not supported\n");
237 static int stm32_dma_get_burst(struct stm32_dma_chan
*chan
, u32 maxburst
)
242 return STM32_DMA_BURST_SINGLE
;
244 return STM32_DMA_BURST_INCR4
;
246 return STM32_DMA_BURST_INCR8
;
248 return STM32_DMA_BURST_INCR16
;
250 dev_err(chan2dev(chan
), "Dma burst size not supported\n");
255 static void stm32_dma_set_fifo_config(struct stm32_dma_chan
*chan
,
256 u32 src_maxburst
, u32 dst_maxburst
)
258 chan
->chan_reg
.dma_sfcr
&= ~STM32_DMA_SFCR_MASK
;
259 chan
->chan_reg
.dma_scr
&= ~STM32_DMA_SCR_DMEIE
;
261 if ((!src_maxburst
) && (!dst_maxburst
)) {
262 /* Using direct mode */
263 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_DMEIE
;
265 /* Using FIFO mode */
266 chan
->chan_reg
.dma_sfcr
|= STM32_DMA_SFCR_MASK
;
270 static int stm32_dma_slave_config(struct dma_chan
*c
,
271 struct dma_slave_config
*config
)
273 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
275 memcpy(&chan
->dma_sconfig
, config
, sizeof(*config
));
277 chan
->config_init
= true;
282 static u32
stm32_dma_irq_status(struct stm32_dma_chan
*chan
)
284 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
288 * Read "flags" from DMA_xISR register corresponding to the selected
289 * DMA channel at the correct bit offset inside that register.
291 * If (ch % 4) is 2 or 3, left shift the mask by 16 bits.
292 * If (ch % 4) is 1 or 3, additionally left shift the mask by 6 bits.
296 dma_isr
= stm32_dma_read(dmadev
, STM32_DMA_HISR
);
298 dma_isr
= stm32_dma_read(dmadev
, STM32_DMA_LISR
);
300 flags
= dma_isr
>> (((chan
->id
& 2) << 3) | ((chan
->id
& 1) * 6));
305 static void stm32_dma_irq_clear(struct stm32_dma_chan
*chan
, u32 flags
)
307 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
311 * Write "flags" to the DMA_xIFCR register corresponding to the selected
312 * DMA channel at the correct bit offset inside that register.
314 * If (ch % 4) is 2 or 3, left shift the mask by 16 bits.
315 * If (ch % 4) is 1 or 3, additionally left shift the mask by 6 bits.
317 dma_ifcr
= flags
<< (((chan
->id
& 2) << 3) | ((chan
->id
& 1) * 6));
320 stm32_dma_write(dmadev
, STM32_DMA_HIFCR
, dma_ifcr
);
322 stm32_dma_write(dmadev
, STM32_DMA_LIFCR
, dma_ifcr
);
325 static int stm32_dma_disable_chan(struct stm32_dma_chan
*chan
)
327 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
328 unsigned long timeout
= jiffies
+ msecs_to_jiffies(5000);
332 dma_scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(id
));
334 if (dma_scr
& STM32_DMA_SCR_EN
) {
335 dma_scr
&= ~STM32_DMA_SCR_EN
;
336 stm32_dma_write(dmadev
, STM32_DMA_SCR(id
), dma_scr
);
339 dma_scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(id
));
340 dma_scr
&= STM32_DMA_SCR_EN
;
344 if (time_after_eq(jiffies
, timeout
)) {
345 dev_err(chan2dev(chan
), "%s: timeout!\n",
356 static void stm32_dma_stop(struct stm32_dma_chan
*chan
)
358 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
359 u32 dma_scr
, dma_sfcr
, status
;
362 /* Disable interrupts */
363 dma_scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(chan
->id
));
364 dma_scr
&= ~STM32_DMA_SCR_IRQ_MASK
;
365 stm32_dma_write(dmadev
, STM32_DMA_SCR(chan
->id
), dma_scr
);
366 dma_sfcr
= stm32_dma_read(dmadev
, STM32_DMA_SFCR(chan
->id
));
367 dma_sfcr
&= ~STM32_DMA_SFCR_FEIE
;
368 stm32_dma_write(dmadev
, STM32_DMA_SFCR(chan
->id
), dma_sfcr
);
371 ret
= stm32_dma_disable_chan(chan
);
375 /* Clear interrupt status if it is there */
376 status
= stm32_dma_irq_status(chan
);
378 dev_dbg(chan2dev(chan
), "%s(): clearing interrupt: 0x%08x\n",
380 stm32_dma_irq_clear(chan
, status
);
386 static int stm32_dma_terminate_all(struct dma_chan
*c
)
388 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
392 spin_lock_irqsave(&chan
->vchan
.lock
, flags
);
395 stm32_dma_stop(chan
);
399 vchan_get_all_descriptors(&chan
->vchan
, &head
);
400 spin_unlock_irqrestore(&chan
->vchan
.lock
, flags
);
401 vchan_dma_desc_free_list(&chan
->vchan
, &head
);
406 static void stm32_dma_dump_reg(struct stm32_dma_chan
*chan
)
408 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
409 u32 scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(chan
->id
));
410 u32 ndtr
= stm32_dma_read(dmadev
, STM32_DMA_SNDTR(chan
->id
));
411 u32 spar
= stm32_dma_read(dmadev
, STM32_DMA_SPAR(chan
->id
));
412 u32 sm0ar
= stm32_dma_read(dmadev
, STM32_DMA_SM0AR(chan
->id
));
413 u32 sm1ar
= stm32_dma_read(dmadev
, STM32_DMA_SM1AR(chan
->id
));
414 u32 sfcr
= stm32_dma_read(dmadev
, STM32_DMA_SFCR(chan
->id
));
416 dev_dbg(chan2dev(chan
), "SCR: 0x%08x\n", scr
);
417 dev_dbg(chan2dev(chan
), "NDTR: 0x%08x\n", ndtr
);
418 dev_dbg(chan2dev(chan
), "SPAR: 0x%08x\n", spar
);
419 dev_dbg(chan2dev(chan
), "SM0AR: 0x%08x\n", sm0ar
);
420 dev_dbg(chan2dev(chan
), "SM1AR: 0x%08x\n", sm1ar
);
421 dev_dbg(chan2dev(chan
), "SFCR: 0x%08x\n", sfcr
);
424 static int stm32_dma_start_transfer(struct stm32_dma_chan
*chan
)
426 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
427 struct virt_dma_desc
*vdesc
;
428 struct stm32_dma_sg_req
*sg_req
;
429 struct stm32_dma_chan_reg
*reg
;
433 ret
= stm32_dma_disable_chan(chan
);
438 vdesc
= vchan_next_desc(&chan
->vchan
);
442 chan
->desc
= to_stm32_dma_desc(vdesc
);
446 if (chan
->next_sg
== chan
->desc
->num_sgs
)
449 sg_req
= &chan
->desc
->sg_req
[chan
->next_sg
];
450 reg
= &sg_req
->chan_reg
;
452 stm32_dma_write(dmadev
, STM32_DMA_SCR(chan
->id
), reg
->dma_scr
);
453 stm32_dma_write(dmadev
, STM32_DMA_SPAR(chan
->id
), reg
->dma_spar
);
454 stm32_dma_write(dmadev
, STM32_DMA_SM0AR(chan
->id
), reg
->dma_sm0ar
);
455 stm32_dma_write(dmadev
, STM32_DMA_SFCR(chan
->id
), reg
->dma_sfcr
);
456 stm32_dma_write(dmadev
, STM32_DMA_SM1AR(chan
->id
), reg
->dma_sm1ar
);
457 stm32_dma_write(dmadev
, STM32_DMA_SNDTR(chan
->id
), reg
->dma_sndtr
);
461 /* Clear interrupt status if it is there */
462 status
= stm32_dma_irq_status(chan
);
464 stm32_dma_irq_clear(chan
, status
);
466 stm32_dma_dump_reg(chan
);
469 reg
->dma_scr
|= STM32_DMA_SCR_EN
;
470 stm32_dma_write(dmadev
, STM32_DMA_SCR(chan
->id
), reg
->dma_scr
);
477 static void stm32_dma_configure_next_sg(struct stm32_dma_chan
*chan
)
479 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
480 struct stm32_dma_sg_req
*sg_req
;
481 u32 dma_scr
, dma_sm0ar
, dma_sm1ar
, id
;
484 dma_scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(id
));
486 if (dma_scr
& STM32_DMA_SCR_DBM
) {
487 if (chan
->next_sg
== chan
->desc
->num_sgs
)
490 sg_req
= &chan
->desc
->sg_req
[chan
->next_sg
];
492 if (dma_scr
& STM32_DMA_SCR_CT
) {
493 dma_sm0ar
= sg_req
->chan_reg
.dma_sm0ar
;
494 stm32_dma_write(dmadev
, STM32_DMA_SM0AR(id
), dma_sm0ar
);
495 dev_dbg(chan2dev(chan
), "CT=1 <=> SM0AR: 0x%08x\n",
496 stm32_dma_read(dmadev
, STM32_DMA_SM0AR(id
)));
498 dma_sm1ar
= sg_req
->chan_reg
.dma_sm1ar
;
499 stm32_dma_write(dmadev
, STM32_DMA_SM1AR(id
), dma_sm1ar
);
500 dev_dbg(chan2dev(chan
), "CT=0 <=> SM1AR: 0x%08x\n",
501 stm32_dma_read(dmadev
, STM32_DMA_SM1AR(id
)));
508 static void stm32_dma_handle_chan_done(struct stm32_dma_chan
*chan
)
511 if (chan
->desc
->cyclic
) {
512 vchan_cyclic_callback(&chan
->desc
->vdesc
);
513 stm32_dma_configure_next_sg(chan
);
516 if (chan
->next_sg
== chan
->desc
->num_sgs
) {
517 list_del(&chan
->desc
->vdesc
.node
);
518 vchan_cookie_complete(&chan
->desc
->vdesc
);
521 stm32_dma_start_transfer(chan
);
526 static irqreturn_t
stm32_dma_chan_irq(int irq
, void *devid
)
528 struct stm32_dma_chan
*chan
= devid
;
529 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
530 u32 status
, scr
, sfcr
;
532 spin_lock(&chan
->vchan
.lock
);
534 status
= stm32_dma_irq_status(chan
);
535 scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(chan
->id
));
536 sfcr
= stm32_dma_read(dmadev
, STM32_DMA_SFCR(chan
->id
));
538 if ((status
& STM32_DMA_TCI
) && (scr
& STM32_DMA_SCR_TCIE
)) {
539 stm32_dma_irq_clear(chan
, STM32_DMA_TCI
);
540 stm32_dma_handle_chan_done(chan
);
543 stm32_dma_irq_clear(chan
, status
);
544 dev_err(chan2dev(chan
), "DMA error: status=0x%08x\n", status
);
547 spin_unlock(&chan
->vchan
.lock
);
552 static void stm32_dma_issue_pending(struct dma_chan
*c
)
554 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
558 spin_lock_irqsave(&chan
->vchan
.lock
, flags
);
560 if (vchan_issue_pending(&chan
->vchan
) && !chan
->desc
) {
561 ret
= stm32_dma_start_transfer(chan
);
562 if ((!ret
) && (chan
->desc
->cyclic
))
563 stm32_dma_configure_next_sg(chan
);
566 spin_unlock_irqrestore(&chan
->vchan
.lock
, flags
);
569 static int stm32_dma_set_xfer_param(struct stm32_dma_chan
*chan
,
570 enum dma_transfer_direction direction
,
571 enum dma_slave_buswidth
*buswidth
)
573 enum dma_slave_buswidth src_addr_width
, dst_addr_width
;
574 int src_bus_width
, dst_bus_width
;
575 int src_burst_size
, dst_burst_size
;
576 u32 src_maxburst
, dst_maxburst
;
577 dma_addr_t src_addr
, dst_addr
;
580 src_addr_width
= chan
->dma_sconfig
.src_addr_width
;
581 dst_addr_width
= chan
->dma_sconfig
.dst_addr_width
;
582 src_maxburst
= chan
->dma_sconfig
.src_maxburst
;
583 dst_maxburst
= chan
->dma_sconfig
.dst_maxburst
;
584 src_addr
= chan
->dma_sconfig
.src_addr
;
585 dst_addr
= chan
->dma_sconfig
.dst_addr
;
589 dst_bus_width
= stm32_dma_get_width(chan
, dst_addr_width
);
590 if (dst_bus_width
< 0)
591 return dst_bus_width
;
593 dst_burst_size
= stm32_dma_get_burst(chan
, dst_maxburst
);
594 if (dst_burst_size
< 0)
595 return dst_burst_size
;
598 src_addr_width
= dst_addr_width
;
600 src_bus_width
= stm32_dma_get_width(chan
, src_addr_width
);
601 if (src_bus_width
< 0)
602 return src_bus_width
;
604 src_burst_size
= stm32_dma_get_burst(chan
, src_maxburst
);
605 if (src_burst_size
< 0)
606 return src_burst_size
;
608 dma_scr
= STM32_DMA_SCR_DIR(STM32_DMA_MEM_TO_DEV
) |
609 STM32_DMA_SCR_PSIZE(dst_bus_width
) |
610 STM32_DMA_SCR_MSIZE(src_bus_width
) |
611 STM32_DMA_SCR_PBURST(dst_burst_size
) |
612 STM32_DMA_SCR_MBURST(src_burst_size
);
614 chan
->chan_reg
.dma_spar
= chan
->dma_sconfig
.dst_addr
;
615 *buswidth
= dst_addr_width
;
619 src_bus_width
= stm32_dma_get_width(chan
, src_addr_width
);
620 if (src_bus_width
< 0)
621 return src_bus_width
;
623 src_burst_size
= stm32_dma_get_burst(chan
, src_maxburst
);
624 if (src_burst_size
< 0)
625 return src_burst_size
;
628 dst_addr_width
= src_addr_width
;
630 dst_bus_width
= stm32_dma_get_width(chan
, dst_addr_width
);
631 if (dst_bus_width
< 0)
632 return dst_bus_width
;
634 dst_burst_size
= stm32_dma_get_burst(chan
, dst_maxburst
);
635 if (dst_burst_size
< 0)
636 return dst_burst_size
;
638 dma_scr
= STM32_DMA_SCR_DIR(STM32_DMA_DEV_TO_MEM
) |
639 STM32_DMA_SCR_PSIZE(src_bus_width
) |
640 STM32_DMA_SCR_MSIZE(dst_bus_width
) |
641 STM32_DMA_SCR_PBURST(src_burst_size
) |
642 STM32_DMA_SCR_MBURST(dst_burst_size
);
644 chan
->chan_reg
.dma_spar
= chan
->dma_sconfig
.src_addr
;
645 *buswidth
= chan
->dma_sconfig
.src_addr_width
;
649 dev_err(chan2dev(chan
), "Dma direction is not supported\n");
653 stm32_dma_set_fifo_config(chan
, src_maxburst
, dst_maxburst
);
655 chan
->chan_reg
.dma_scr
&= ~(STM32_DMA_SCR_DIR_MASK
|
656 STM32_DMA_SCR_PSIZE_MASK
| STM32_DMA_SCR_MSIZE_MASK
|
657 STM32_DMA_SCR_PBURST_MASK
| STM32_DMA_SCR_MBURST_MASK
);
658 chan
->chan_reg
.dma_scr
|= dma_scr
;
663 static void stm32_dma_clear_reg(struct stm32_dma_chan_reg
*regs
)
665 memset(regs
, 0, sizeof(struct stm32_dma_chan_reg
));
668 static struct dma_async_tx_descriptor
*stm32_dma_prep_slave_sg(
669 struct dma_chan
*c
, struct scatterlist
*sgl
,
670 u32 sg_len
, enum dma_transfer_direction direction
,
671 unsigned long flags
, void *context
)
673 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
674 struct stm32_dma_desc
*desc
;
675 struct scatterlist
*sg
;
676 enum dma_slave_buswidth buswidth
;
680 if (!chan
->config_init
) {
681 dev_err(chan2dev(chan
), "dma channel is not configured\n");
686 dev_err(chan2dev(chan
), "Invalid segment length %d\n", sg_len
);
690 desc
= stm32_dma_alloc_desc(sg_len
);
694 ret
= stm32_dma_set_xfer_param(chan
, direction
, &buswidth
);
698 /* Set peripheral flow controller */
699 if (chan
->dma_sconfig
.device_fc
)
700 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_PFCTRL
;
702 chan
->chan_reg
.dma_scr
&= ~STM32_DMA_SCR_PFCTRL
;
704 for_each_sg(sgl
, sg
, sg_len
, i
) {
705 desc
->sg_req
[i
].len
= sg_dma_len(sg
);
707 nb_data_items
= desc
->sg_req
[i
].len
/ buswidth
;
708 if (nb_data_items
> STM32_DMA_MAX_DATA_ITEMS
) {
709 dev_err(chan2dev(chan
), "nb items not supported\n");
713 stm32_dma_clear_reg(&desc
->sg_req
[i
].chan_reg
);
714 desc
->sg_req
[i
].chan_reg
.dma_scr
= chan
->chan_reg
.dma_scr
;
715 desc
->sg_req
[i
].chan_reg
.dma_sfcr
= chan
->chan_reg
.dma_sfcr
;
716 desc
->sg_req
[i
].chan_reg
.dma_spar
= chan
->chan_reg
.dma_spar
;
717 desc
->sg_req
[i
].chan_reg
.dma_sm0ar
= sg_dma_address(sg
);
718 desc
->sg_req
[i
].chan_reg
.dma_sm1ar
= sg_dma_address(sg
);
719 desc
->sg_req
[i
].chan_reg
.dma_sndtr
= nb_data_items
;
722 desc
->num_sgs
= sg_len
;
723 desc
->cyclic
= false;
725 return vchan_tx_prep(&chan
->vchan
, &desc
->vdesc
, flags
);
732 static struct dma_async_tx_descriptor
*stm32_dma_prep_dma_cyclic(
733 struct dma_chan
*c
, dma_addr_t buf_addr
, size_t buf_len
,
734 size_t period_len
, enum dma_transfer_direction direction
,
737 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
738 struct stm32_dma_desc
*desc
;
739 enum dma_slave_buswidth buswidth
;
740 u32 num_periods
, nb_data_items
;
743 if (!buf_len
|| !period_len
) {
744 dev_err(chan2dev(chan
), "Invalid buffer/period len\n");
748 if (!chan
->config_init
) {
749 dev_err(chan2dev(chan
), "dma channel is not configured\n");
753 if (buf_len
% period_len
) {
754 dev_err(chan2dev(chan
), "buf_len not multiple of period_len\n");
759 * We allow to take more number of requests till DMA is
760 * not started. The driver will loop over all requests.
761 * Once DMA is started then new requests can be queued only after
762 * terminating the DMA.
765 dev_err(chan2dev(chan
), "Request not allowed when dma busy\n");
769 ret
= stm32_dma_set_xfer_param(chan
, direction
, &buswidth
);
773 nb_data_items
= period_len
/ buswidth
;
774 if (nb_data_items
> STM32_DMA_MAX_DATA_ITEMS
) {
775 dev_err(chan2dev(chan
), "number of items not supported\n");
779 /* Enable Circular mode or double buffer mode */
780 if (buf_len
== period_len
)
781 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_CIRC
;
783 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_DBM
;
785 /* Clear periph ctrl if client set it */
786 chan
->chan_reg
.dma_scr
&= ~STM32_DMA_SCR_PFCTRL
;
788 num_periods
= buf_len
/ period_len
;
790 desc
= stm32_dma_alloc_desc(num_periods
);
794 for (i
= 0; i
< num_periods
; i
++) {
795 desc
->sg_req
[i
].len
= period_len
;
797 stm32_dma_clear_reg(&desc
->sg_req
[i
].chan_reg
);
798 desc
->sg_req
[i
].chan_reg
.dma_scr
= chan
->chan_reg
.dma_scr
;
799 desc
->sg_req
[i
].chan_reg
.dma_sfcr
= chan
->chan_reg
.dma_sfcr
;
800 desc
->sg_req
[i
].chan_reg
.dma_spar
= chan
->chan_reg
.dma_spar
;
801 desc
->sg_req
[i
].chan_reg
.dma_sm0ar
= buf_addr
;
802 desc
->sg_req
[i
].chan_reg
.dma_sm1ar
= buf_addr
;
803 desc
->sg_req
[i
].chan_reg
.dma_sndtr
= nb_data_items
;
804 buf_addr
+= period_len
;
807 desc
->num_sgs
= num_periods
;
810 return vchan_tx_prep(&chan
->vchan
, &desc
->vdesc
, flags
);
813 static struct dma_async_tx_descriptor
*stm32_dma_prep_dma_memcpy(
814 struct dma_chan
*c
, dma_addr_t dest
,
815 dma_addr_t src
, size_t len
, unsigned long flags
)
817 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
819 struct stm32_dma_desc
*desc
;
820 size_t xfer_count
, offset
;
823 num_sgs
= DIV_ROUND_UP(len
, STM32_DMA_MAX_DATA_ITEMS
);
824 desc
= stm32_dma_alloc_desc(num_sgs
);
828 for (offset
= 0, i
= 0; offset
< len
; offset
+= xfer_count
, i
++) {
829 xfer_count
= min_t(size_t, len
- offset
,
830 STM32_DMA_MAX_DATA_ITEMS
);
832 desc
->sg_req
[i
].len
= xfer_count
;
834 stm32_dma_clear_reg(&desc
->sg_req
[i
].chan_reg
);
835 desc
->sg_req
[i
].chan_reg
.dma_scr
=
836 STM32_DMA_SCR_DIR(STM32_DMA_MEM_TO_MEM
) |
841 desc
->sg_req
[i
].chan_reg
.dma_sfcr
= STM32_DMA_SFCR_DMDIS
|
842 STM32_DMA_SFCR_FTH(STM32_DMA_FIFO_THRESHOLD_FULL
) |
844 desc
->sg_req
[i
].chan_reg
.dma_spar
= src
+ offset
;
845 desc
->sg_req
[i
].chan_reg
.dma_sm0ar
= dest
+ offset
;
846 desc
->sg_req
[i
].chan_reg
.dma_sndtr
= xfer_count
;
849 desc
->num_sgs
= num_sgs
;
850 desc
->cyclic
= false;
852 return vchan_tx_prep(&chan
->vchan
, &desc
->vdesc
, flags
);
855 static size_t stm32_dma_desc_residue(struct stm32_dma_chan
*chan
,
856 struct stm32_dma_desc
*desc
,
859 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
860 u32 dma_scr
, width
, residue
, count
;
865 for (i
= next_sg
; i
< desc
->num_sgs
; i
++)
866 residue
+= desc
->sg_req
[i
].len
;
869 dma_scr
= stm32_dma_read(dmadev
, STM32_DMA_SCR(chan
->id
));
870 width
= STM32_DMA_SCR_PSIZE_GET(dma_scr
);
871 count
= stm32_dma_read(dmadev
, STM32_DMA_SNDTR(chan
->id
));
873 residue
+= count
<< width
;
879 static enum dma_status
stm32_dma_tx_status(struct dma_chan
*c
,
881 struct dma_tx_state
*state
)
883 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
884 struct virt_dma_desc
*vdesc
;
885 enum dma_status status
;
889 status
= dma_cookie_status(c
, cookie
, state
);
890 if ((status
== DMA_COMPLETE
) || (!state
))
893 spin_lock_irqsave(&chan
->vchan
.lock
, flags
);
894 vdesc
= vchan_find_desc(&chan
->vchan
, cookie
);
895 if (cookie
== chan
->desc
->vdesc
.tx
.cookie
) {
896 residue
= stm32_dma_desc_residue(chan
, chan
->desc
,
899 residue
= stm32_dma_desc_residue(chan
,
900 to_stm32_dma_desc(vdesc
), 0);
905 dma_set_residue(state
, residue
);
907 spin_unlock_irqrestore(&chan
->vchan
.lock
, flags
);
912 static int stm32_dma_alloc_chan_resources(struct dma_chan
*c
)
914 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
915 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
918 chan
->config_init
= false;
919 ret
= clk_prepare_enable(dmadev
->clk
);
921 dev_err(chan2dev(chan
), "clk_prepare_enable failed: %d\n", ret
);
925 ret
= stm32_dma_disable_chan(chan
);
927 clk_disable_unprepare(dmadev
->clk
);
932 static void stm32_dma_free_chan_resources(struct dma_chan
*c
)
934 struct stm32_dma_chan
*chan
= to_stm32_dma_chan(c
);
935 struct stm32_dma_device
*dmadev
= stm32_dma_get_dev(chan
);
938 dev_dbg(chan2dev(chan
), "Freeing channel %d\n", chan
->id
);
941 spin_lock_irqsave(&chan
->vchan
.lock
, flags
);
942 stm32_dma_stop(chan
);
944 spin_unlock_irqrestore(&chan
->vchan
.lock
, flags
);
947 clk_disable_unprepare(dmadev
->clk
);
949 vchan_free_chan_resources(to_virt_chan(c
));
952 static void stm32_dma_desc_free(struct virt_dma_desc
*vdesc
)
954 kfree(container_of(vdesc
, struct stm32_dma_desc
, vdesc
));
957 void stm32_dma_set_config(struct stm32_dma_chan
*chan
,
958 struct stm32_dma_cfg
*cfg
)
960 stm32_dma_clear_reg(&chan
->chan_reg
);
962 chan
->chan_reg
.dma_scr
= cfg
->stream_config
& STM32_DMA_SCR_CFG_MASK
;
963 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_REQ(cfg
->request_line
);
965 /* Enable Interrupts */
966 chan
->chan_reg
.dma_scr
|= STM32_DMA_SCR_TEIE
| STM32_DMA_SCR_TCIE
;
968 chan
->chan_reg
.dma_sfcr
= cfg
->threshold
& STM32_DMA_SFCR_FTH_MASK
;
971 static struct dma_chan
*stm32_dma_of_xlate(struct of_phandle_args
*dma_spec
,
972 struct of_dma
*ofdma
)
974 struct stm32_dma_device
*dmadev
= ofdma
->of_dma_data
;
975 struct stm32_dma_cfg cfg
;
976 struct stm32_dma_chan
*chan
;
979 if (dma_spec
->args_count
< 3)
982 cfg
.channel_id
= dma_spec
->args
[0];
983 cfg
.request_line
= dma_spec
->args
[1];
984 cfg
.stream_config
= dma_spec
->args
[2];
987 if ((cfg
.channel_id
>= STM32_DMA_MAX_CHANNELS
) || (cfg
.request_line
>=
988 STM32_DMA_MAX_REQUEST_ID
))
991 if (dma_spec
->args_count
> 3)
992 cfg
.threshold
= dma_spec
->args
[3];
994 chan
= &dmadev
->chan
[cfg
.channel_id
];
996 c
= dma_get_slave_channel(&chan
->vchan
.chan
);
998 stm32_dma_set_config(chan
, &cfg
);
1003 static const struct of_device_id stm32_dma_of_match
[] = {
1004 { .compatible
= "st,stm32-dma", },
1007 MODULE_DEVICE_TABLE(of
, stm32_dma_of_match
);
1009 static int stm32_dma_probe(struct platform_device
*pdev
)
1011 struct stm32_dma_chan
*chan
;
1012 struct stm32_dma_device
*dmadev
;
1013 struct dma_device
*dd
;
1014 const struct of_device_id
*match
;
1015 struct resource
*res
;
1018 match
= of_match_device(stm32_dma_of_match
, &pdev
->dev
);
1020 dev_err(&pdev
->dev
, "Error: No device match found\n");
1024 dmadev
= devm_kzalloc(&pdev
->dev
, sizeof(*dmadev
), GFP_KERNEL
);
1030 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1031 dmadev
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
1032 if (IS_ERR(dmadev
->base
))
1033 return PTR_ERR(dmadev
->base
);
1035 dmadev
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
1036 if (IS_ERR(dmadev
->clk
)) {
1037 dev_err(&pdev
->dev
, "Error: Missing controller clock\n");
1038 return PTR_ERR(dmadev
->clk
);
1041 dmadev
->mem2mem
= of_property_read_bool(pdev
->dev
.of_node
,
1044 dmadev
->rst
= devm_reset_control_get(&pdev
->dev
, NULL
);
1045 if (!IS_ERR(dmadev
->rst
)) {
1046 reset_control_assert(dmadev
->rst
);
1048 reset_control_deassert(dmadev
->rst
);
1051 dma_cap_set(DMA_SLAVE
, dd
->cap_mask
);
1052 dma_cap_set(DMA_PRIVATE
, dd
->cap_mask
);
1053 dma_cap_set(DMA_CYCLIC
, dd
->cap_mask
);
1054 dd
->device_alloc_chan_resources
= stm32_dma_alloc_chan_resources
;
1055 dd
->device_free_chan_resources
= stm32_dma_free_chan_resources
;
1056 dd
->device_tx_status
= stm32_dma_tx_status
;
1057 dd
->device_issue_pending
= stm32_dma_issue_pending
;
1058 dd
->device_prep_slave_sg
= stm32_dma_prep_slave_sg
;
1059 dd
->device_prep_dma_cyclic
= stm32_dma_prep_dma_cyclic
;
1060 dd
->device_config
= stm32_dma_slave_config
;
1061 dd
->device_terminate_all
= stm32_dma_terminate_all
;
1062 dd
->src_addr_widths
= BIT(DMA_SLAVE_BUSWIDTH_1_BYTE
) |
1063 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES
) |
1064 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES
);
1065 dd
->dst_addr_widths
= BIT(DMA_SLAVE_BUSWIDTH_1_BYTE
) |
1066 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES
) |
1067 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES
);
1068 dd
->directions
= BIT(DMA_DEV_TO_MEM
) | BIT(DMA_MEM_TO_DEV
);
1069 dd
->residue_granularity
= DMA_RESIDUE_GRANULARITY_BURST
;
1070 dd
->dev
= &pdev
->dev
;
1071 INIT_LIST_HEAD(&dd
->channels
);
1073 if (dmadev
->mem2mem
) {
1074 dma_cap_set(DMA_MEMCPY
, dd
->cap_mask
);
1075 dd
->device_prep_dma_memcpy
= stm32_dma_prep_dma_memcpy
;
1076 dd
->directions
|= BIT(DMA_MEM_TO_MEM
);
1079 for (i
= 0; i
< STM32_DMA_MAX_CHANNELS
; i
++) {
1080 chan
= &dmadev
->chan
[i
];
1082 chan
->vchan
.desc_free
= stm32_dma_desc_free
;
1083 vchan_init(&chan
->vchan
, dd
);
1086 ret
= dma_async_device_register(dd
);
1090 for (i
= 0; i
< STM32_DMA_MAX_CHANNELS
; i
++) {
1091 chan
= &dmadev
->chan
[i
];
1092 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, i
);
1095 dev_err(&pdev
->dev
, "No irq resource for chan %d\n", i
);
1096 goto err_unregister
;
1098 chan
->irq
= res
->start
;
1099 ret
= devm_request_irq(&pdev
->dev
, chan
->irq
,
1100 stm32_dma_chan_irq
, 0,
1101 dev_name(chan2dev(chan
)), chan
);
1104 "request_irq failed with err %d channel %d\n",
1106 goto err_unregister
;
1110 ret
= of_dma_controller_register(pdev
->dev
.of_node
,
1111 stm32_dma_of_xlate
, dmadev
);
1114 "STM32 DMA DMA OF registration failed %d\n", ret
);
1115 goto err_unregister
;
1118 platform_set_drvdata(pdev
, dmadev
);
1120 dev_info(&pdev
->dev
, "STM32 DMA driver registered\n");
1125 dma_async_device_unregister(dd
);
1130 static struct platform_driver stm32_dma_driver
= {
1132 .name
= "stm32-dma",
1133 .of_match_table
= stm32_dma_of_match
,
1137 static int __init
stm32_dma_init(void)
1139 return platform_driver_probe(&stm32_dma_driver
, stm32_dma_probe
);
1141 subsys_initcall(stm32_dma_init
);