2 * wm8900.c -- WM8900 ALSA Soc Audio driver
4 * Copyright 2007, 2008 Wolfson Microelectronics PLC.
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
16 * - FLL source configuration, currently only MCLK is supported.
19 #include <linux/module.h>
20 #include <linux/moduleparam.h>
21 #include <linux/kernel.h>
22 #include <linux/init.h>
23 #include <linux/delay.h>
25 #include <linux/i2c.h>
26 #include <linux/platform_device.h>
27 #include <sound/core.h>
28 #include <sound/pcm.h>
29 #include <sound/pcm_params.h>
30 #include <sound/soc.h>
31 #include <sound/soc-dapm.h>
32 #include <sound/initval.h>
33 #include <sound/tlv.h>
37 /* WM8900 register space */
38 #define WM8900_REG_RESET 0x0
39 #define WM8900_REG_ID 0x0
40 #define WM8900_REG_POWER1 0x1
41 #define WM8900_REG_POWER2 0x2
42 #define WM8900_REG_POWER3 0x3
43 #define WM8900_REG_AUDIO1 0x4
44 #define WM8900_REG_AUDIO2 0x5
45 #define WM8900_REG_CLOCKING1 0x6
46 #define WM8900_REG_CLOCKING2 0x7
47 #define WM8900_REG_AUDIO3 0x8
48 #define WM8900_REG_AUDIO4 0x9
49 #define WM8900_REG_DACCTRL 0xa
50 #define WM8900_REG_LDAC_DV 0xb
51 #define WM8900_REG_RDAC_DV 0xc
52 #define WM8900_REG_SIDETONE 0xd
53 #define WM8900_REG_ADCCTRL 0xe
54 #define WM8900_REG_LADC_DV 0xf
55 #define WM8900_REG_RADC_DV 0x10
56 #define WM8900_REG_GPIO 0x12
57 #define WM8900_REG_INCTL 0x15
58 #define WM8900_REG_LINVOL 0x16
59 #define WM8900_REG_RINVOL 0x17
60 #define WM8900_REG_INBOOSTMIX1 0x18
61 #define WM8900_REG_INBOOSTMIX2 0x19
62 #define WM8900_REG_ADCPATH 0x1a
63 #define WM8900_REG_AUXBOOST 0x1b
64 #define WM8900_REG_ADDCTL 0x1e
65 #define WM8900_REG_FLLCTL1 0x24
66 #define WM8900_REG_FLLCTL2 0x25
67 #define WM8900_REG_FLLCTL3 0x26
68 #define WM8900_REG_FLLCTL4 0x27
69 #define WM8900_REG_FLLCTL5 0x28
70 #define WM8900_REG_FLLCTL6 0x29
71 #define WM8900_REG_LOUTMIXCTL1 0x2c
72 #define WM8900_REG_ROUTMIXCTL1 0x2d
73 #define WM8900_REG_BYPASS1 0x2e
74 #define WM8900_REG_BYPASS2 0x2f
75 #define WM8900_REG_AUXOUT_CTL 0x30
76 #define WM8900_REG_LOUT1CTL 0x33
77 #define WM8900_REG_ROUT1CTL 0x34
78 #define WM8900_REG_LOUT2CTL 0x35
79 #define WM8900_REG_ROUT2CTL 0x36
80 #define WM8900_REG_HPCTL1 0x3a
81 #define WM8900_REG_OUTBIASCTL 0x73
83 #define WM8900_MAXREG 0x80
85 #define WM8900_REG_ADDCTL_OUT1_DIS 0x80
86 #define WM8900_REG_ADDCTL_OUT2_DIS 0x40
87 #define WM8900_REG_ADDCTL_VMID_DIS 0x20
88 #define WM8900_REG_ADDCTL_BIAS_SRC 0x10
89 #define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
90 #define WM8900_REG_ADDCTL_TEMP_SD 0x02
92 #define WM8900_REG_GPIO_TEMP_ENA 0x2
94 #define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
95 #define WM8900_REG_POWER1_BIAS_ENA 0x0008
96 #define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
97 #define WM8900_REG_POWER1_FLL_ENA 0x0040
99 #define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
100 #define WM8900_REG_POWER2_ADCL_ENA 0x0002
101 #define WM8900_REG_POWER2_ADCR_ENA 0x0001
103 #define WM8900_REG_POWER3_DACL_ENA 0x0002
104 #define WM8900_REG_POWER3_DACR_ENA 0x0001
106 #define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
107 #define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
108 #define WM8900_REG_AUDIO1_BCLK_INV 0x0100
110 #define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
111 #define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
112 #define WM8900_REG_CLOCKING1_BCLK_MASK (~0x01e)
113 #define WM8900_REG_CLOCKING1_OPCLK_MASK (~0x7000)
115 #define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
116 #define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
118 #define WM8900_REG_DACCTRL_MUTE 0x004
119 #define WM8900_REG_DACCTRL_DAC_SB_FILT 0x100
120 #define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
122 #define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
124 #define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
126 #define WM8900_REG_FLLCTL1_OSC_ENA 0x100
128 #define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
130 #define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
131 #define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
132 #define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
133 #define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
134 #define WM8900_REG_HPCTL1_HP_SHORT 0x08
135 #define WM8900_REG_HPCTL1_HP_SHORT2 0x04
137 #define WM8900_LRC_MASK 0xfc00
139 struct snd_soc_codec_device soc_codec_dev_wm8900
;
142 struct snd_soc_codec codec
;
144 u16 reg_cache
[WM8900_MAXREG
];
146 u32 fll_in
; /* FLL input frequency */
147 u32 fll_out
; /* FLL output frequency */
151 * wm8900 register cache. We can't read the entire register space and we
152 * have slow control buses so we cache the registers.
154 static const u16 wm8900_reg_defaults
[WM8900_MAXREG
] = {
183 /* Remaining registers all zero */
186 static int wm8900_volatile_register(unsigned int reg
)
190 case WM8900_REG_POWER1
:
197 static void wm8900_reset(struct snd_soc_codec
*codec
)
199 snd_soc_write(codec
, WM8900_REG_RESET
, 0);
201 memcpy(codec
->reg_cache
, wm8900_reg_defaults
,
202 sizeof(codec
->reg_cache
));
205 static int wm8900_hp_event(struct snd_soc_dapm_widget
*w
,
206 struct snd_kcontrol
*kcontrol
, int event
)
208 struct snd_soc_codec
*codec
= w
->codec
;
209 u16 hpctl1
= snd_soc_read(codec
, WM8900_REG_HPCTL1
);
212 case SND_SOC_DAPM_PRE_PMU
:
213 /* Clamp headphone outputs */
214 hpctl1
= WM8900_REG_HPCTL1_HP_CLAMP_IP
|
215 WM8900_REG_HPCTL1_HP_CLAMP_OP
;
216 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
219 case SND_SOC_DAPM_POST_PMU
:
220 /* Enable the input stage */
221 hpctl1
&= ~WM8900_REG_HPCTL1_HP_CLAMP_IP
;
222 hpctl1
|= WM8900_REG_HPCTL1_HP_SHORT
|
223 WM8900_REG_HPCTL1_HP_SHORT2
|
224 WM8900_REG_HPCTL1_HP_IPSTAGE_ENA
;
225 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
229 /* Enable the output stage */
230 hpctl1
&= ~WM8900_REG_HPCTL1_HP_CLAMP_OP
;
231 hpctl1
|= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA
;
232 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
234 /* Remove the shorts */
235 hpctl1
&= ~WM8900_REG_HPCTL1_HP_SHORT2
;
236 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
237 hpctl1
&= ~WM8900_REG_HPCTL1_HP_SHORT
;
238 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
241 case SND_SOC_DAPM_PRE_PMD
:
242 /* Short the output */
243 hpctl1
|= WM8900_REG_HPCTL1_HP_SHORT
;
244 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
246 /* Disable the output stage */
247 hpctl1
&= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA
;
248 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
250 /* Clamp the outputs and power down input */
251 hpctl1
|= WM8900_REG_HPCTL1_HP_CLAMP_IP
|
252 WM8900_REG_HPCTL1_HP_CLAMP_OP
;
253 hpctl1
&= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA
;
254 snd_soc_write(codec
, WM8900_REG_HPCTL1
, hpctl1
);
257 case SND_SOC_DAPM_POST_PMD
:
258 /* Disable everything */
259 snd_soc_write(codec
, WM8900_REG_HPCTL1
, 0);
269 static const DECLARE_TLV_DB_SCALE(out_pga_tlv
, -5700, 100, 0);
271 static const DECLARE_TLV_DB_SCALE(out_mix_tlv
, -1500, 300, 0);
273 static const DECLARE_TLV_DB_SCALE(in_boost_tlv
, -1200, 600, 0);
275 static const DECLARE_TLV_DB_SCALE(in_pga_tlv
, -1200, 100, 0);
277 static const DECLARE_TLV_DB_SCALE(dac_boost_tlv
, 0, 600, 0);
279 static const DECLARE_TLV_DB_SCALE(dac_tlv
, -7200, 75, 1);
281 static const DECLARE_TLV_DB_SCALE(adc_svol_tlv
, -3600, 300, 0);
283 static const DECLARE_TLV_DB_SCALE(adc_tlv
, -7200, 75, 1);
285 static const char *mic_bias_level_txt
[] = { "0.9*AVDD", "0.65*AVDD" };
287 static const struct soc_enum mic_bias_level
=
288 SOC_ENUM_SINGLE(WM8900_REG_INCTL
, 8, 2, mic_bias_level_txt
);
290 static const char *dac_mute_rate_txt
[] = { "Fast", "Slow" };
292 static const struct soc_enum dac_mute_rate
=
293 SOC_ENUM_SINGLE(WM8900_REG_DACCTRL
, 7, 2, dac_mute_rate_txt
);
295 static const char *dac_deemphasis_txt
[] = {
296 "Disabled", "32kHz", "44.1kHz", "48kHz"
299 static const struct soc_enum dac_deemphasis
=
300 SOC_ENUM_SINGLE(WM8900_REG_DACCTRL
, 4, 4, dac_deemphasis_txt
);
302 static const char *adc_hpf_cut_txt
[] = {
303 "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
306 static const struct soc_enum adc_hpf_cut
=
307 SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL
, 5, 4, adc_hpf_cut_txt
);
309 static const char *lr_txt
[] = {
313 static const struct soc_enum aifl_src
=
314 SOC_ENUM_SINGLE(WM8900_REG_AUDIO1
, 15, 2, lr_txt
);
316 static const struct soc_enum aifr_src
=
317 SOC_ENUM_SINGLE(WM8900_REG_AUDIO1
, 14, 2, lr_txt
);
319 static const struct soc_enum dacl_src
=
320 SOC_ENUM_SINGLE(WM8900_REG_AUDIO2
, 15, 2, lr_txt
);
322 static const struct soc_enum dacr_src
=
323 SOC_ENUM_SINGLE(WM8900_REG_AUDIO2
, 14, 2, lr_txt
);
325 static const char *sidetone_txt
[] = {
326 "Disabled", "Left ADC", "Right ADC"
329 static const struct soc_enum dacl_sidetone
=
330 SOC_ENUM_SINGLE(WM8900_REG_SIDETONE
, 2, 3, sidetone_txt
);
332 static const struct soc_enum dacr_sidetone
=
333 SOC_ENUM_SINGLE(WM8900_REG_SIDETONE
, 0, 3, sidetone_txt
);
335 static const struct snd_kcontrol_new wm8900_snd_controls
[] = {
336 SOC_ENUM("Mic Bias Level", mic_bias_level
),
338 SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL
, 0, 31, 0,
340 SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL
, 6, 1, 1),
341 SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL
, 7, 1, 0),
343 SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL
, 0, 31, 0,
345 SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL
, 6, 1, 1),
346 SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL
, 7, 1, 0),
348 SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL
, 6, 1, 1),
349 SOC_ENUM("DAC Mute Rate", dac_mute_rate
),
350 SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL
, 9, 1, 0),
351 SOC_ENUM("DAC Deemphasis", dac_deemphasis
),
352 SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL
,
355 SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL
, 8, 1, 0),
356 SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut
),
357 SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL
, 1, 0, 1, 0),
358 SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE
, 9, 12, 0,
360 SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE
, 5, 12, 0,
362 SOC_ENUM("Left Digital Audio Source", aifl_src
),
363 SOC_ENUM("Right Digital Audio Source", aifr_src
),
365 SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2
, 10, 4, 0,
367 SOC_ENUM("Left DAC Source", dacl_src
),
368 SOC_ENUM("Right DAC Source", dacr_src
),
369 SOC_ENUM("Left DAC Sidetone", dacl_sidetone
),
370 SOC_ENUM("Right DAC Sidetone", dacr_sidetone
),
371 SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL
, 1, 0, 1, 0),
373 SOC_DOUBLE_R_TLV("Digital Playback Volume",
374 WM8900_REG_LDAC_DV
, WM8900_REG_RDAC_DV
,
376 SOC_DOUBLE_R_TLV("Digital Capture Volume",
377 WM8900_REG_LADC_DV
, WM8900_REG_RADC_DV
, 1, 119, 0, adc_tlv
),
379 SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1
, 4, 7, 0,
381 SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1
, 4, 7, 0,
383 SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL
, 4, 7, 0,
385 SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL
, 0, 7, 0,
388 SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1
, 0, 7, 0,
390 SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1
, 4, 7, 0,
392 SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2
, 0, 7, 0,
394 SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2
, 4, 7, 0,
397 SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1
, 0, 3, 0,
399 SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1
, 4, 3, 0,
401 SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2
, 0, 3, 0,
403 SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2
, 4, 3, 0,
405 SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST
, 4, 3, 0,
407 SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST
, 0, 3, 0,
410 SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL
, WM8900_REG_ROUT1CTL
,
411 0, 63, 0, out_pga_tlv
),
412 SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL
, WM8900_REG_ROUT1CTL
,
414 SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL
, WM8900_REG_ROUT1CTL
,
417 SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
418 WM8900_REG_LOUT2CTL
, WM8900_REG_ROUT2CTL
,
419 0, 63, 0, out_pga_tlv
),
420 SOC_DOUBLE_R("LINEOUT2 Switch",
421 WM8900_REG_LOUT2CTL
, WM8900_REG_ROUT2CTL
, 6, 1, 1),
422 SOC_DOUBLE_R("LINEOUT2 ZC Switch",
423 WM8900_REG_LOUT2CTL
, WM8900_REG_ROUT2CTL
, 7, 1, 0),
424 SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1
,
429 static const struct snd_kcontrol_new wm8900_dapm_loutput2_control
=
430 SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3
, 6, 1, 0);
432 static const struct snd_kcontrol_new wm8900_dapm_routput2_control
=
433 SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3
, 5, 1, 0);
435 static const struct snd_kcontrol_new wm8900_loutmix_controls
[] = {
436 SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1
, 7, 1, 0),
437 SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL
, 7, 1, 0),
438 SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1
, 7, 1, 0),
439 SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2
, 3, 1, 0),
440 SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1
, 8, 1, 0),
443 static const struct snd_kcontrol_new wm8900_routmix_controls
[] = {
444 SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1
, 7, 1, 0),
445 SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL
, 3, 1, 0),
446 SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1
, 3, 1, 0),
447 SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2
, 7, 1, 0),
448 SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1
, 8, 1, 0),
451 static const struct snd_kcontrol_new wm8900_linmix_controls
[] = {
452 SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1
, 2, 1, 1),
453 SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1
, 6, 1, 1),
454 SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST
, 6, 1, 1),
455 SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH
, 6, 1, 0),
458 static const struct snd_kcontrol_new wm8900_rinmix_controls
[] = {
459 SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2
, 2, 1, 1),
460 SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2
, 6, 1, 1),
461 SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST
, 2, 1, 1),
462 SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH
, 2, 1, 0),
465 static const struct snd_kcontrol_new wm8900_linpga_controls
[] = {
466 SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL
, 6, 1, 0),
467 SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL
, 5, 1, 0),
468 SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL
, 4, 1, 0),
471 static const struct snd_kcontrol_new wm8900_rinpga_controls
[] = {
472 SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL
, 2, 1, 0),
473 SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL
, 1, 1, 0),
474 SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL
, 0, 1, 0),
477 static const char *wm9700_lp_mux
[] = { "Disabled", "Enabled" };
479 static const struct soc_enum wm8900_lineout2_lp_mux
=
480 SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1
, 1, 2, wm9700_lp_mux
);
482 static const struct snd_kcontrol_new wm8900_lineout2_lp
=
483 SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux
);
485 static const struct snd_soc_dapm_widget wm8900_dapm_widgets
[] = {
487 /* Externally visible pins */
488 SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
489 SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
490 SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
491 SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
492 SND_SOC_DAPM_OUTPUT("HP_L"),
493 SND_SOC_DAPM_OUTPUT("HP_R"),
495 SND_SOC_DAPM_INPUT("RINPUT1"),
496 SND_SOC_DAPM_INPUT("LINPUT1"),
497 SND_SOC_DAPM_INPUT("RINPUT2"),
498 SND_SOC_DAPM_INPUT("LINPUT2"),
499 SND_SOC_DAPM_INPUT("RINPUT3"),
500 SND_SOC_DAPM_INPUT("LINPUT3"),
501 SND_SOC_DAPM_INPUT("AUX"),
503 SND_SOC_DAPM_VMID("VMID"),
506 SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2
, 3, 0,
507 wm8900_linpga_controls
,
508 ARRAY_SIZE(wm8900_linpga_controls
)),
509 SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2
, 2, 0,
510 wm8900_rinpga_controls
,
511 ARRAY_SIZE(wm8900_rinpga_controls
)),
513 SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2
, 5, 0,
514 wm8900_linmix_controls
,
515 ARRAY_SIZE(wm8900_linmix_controls
)),
516 SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2
, 4, 0,
517 wm8900_rinmix_controls
,
518 ARRAY_SIZE(wm8900_rinmix_controls
)),
520 SND_SOC_DAPM_MICBIAS("Mic Bias", WM8900_REG_POWER1
, 4, 0),
522 SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2
, 1, 0),
523 SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2
, 0, 0),
526 SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3
, 1, 0),
527 SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3
, 0, 0),
529 SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3
, 7, 0, NULL
, 0,
531 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
532 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
534 SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2
, 8, 0, NULL
, 0),
535 SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2
, 7, 0, NULL
, 0),
537 SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM
, 0, 0, &wm8900_lineout2_lp
),
538 SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3
, 6, 0, NULL
, 0),
539 SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3
, 5, 0, NULL
, 0),
541 SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3
, 3, 0,
542 wm8900_loutmix_controls
,
543 ARRAY_SIZE(wm8900_loutmix_controls
)),
544 SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3
, 2, 0,
545 wm8900_routmix_controls
,
546 ARRAY_SIZE(wm8900_routmix_controls
)),
549 /* Target, Path, Source */
550 static const struct snd_soc_dapm_route audio_map
[] = {
552 {"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
553 {"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
554 {"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
556 {"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
557 {"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
558 {"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
560 {"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
561 {"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
562 {"Left Input Mixer", "AUX Switch", "AUX"},
563 {"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
565 {"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
566 {"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
567 {"Right Input Mixer", "AUX Switch", "AUX"},
568 {"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
570 {"ADCL", NULL
, "Left Input Mixer"},
571 {"ADCR", NULL
, "Right Input Mixer"},
574 {"LINEOUT1L", NULL
, "LINEOUT1L PGA"},
575 {"LINEOUT1L PGA", NULL
, "Left Output Mixer"},
576 {"LINEOUT1R", NULL
, "LINEOUT1R PGA"},
577 {"LINEOUT1R PGA", NULL
, "Right Output Mixer"},
579 {"LINEOUT2L PGA", NULL
, "Left Output Mixer"},
580 {"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
581 {"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
582 {"LINEOUT2L", NULL
, "LINEOUT2 LP"},
584 {"LINEOUT2R PGA", NULL
, "Right Output Mixer"},
585 {"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
586 {"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
587 {"LINEOUT2R", NULL
, "LINEOUT2 LP"},
589 {"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
590 {"Left Output Mixer", "AUX Bypass Switch", "AUX"},
591 {"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
592 {"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
593 {"Left Output Mixer", "DACL Switch", "DACL"},
595 {"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
596 {"Right Output Mixer", "AUX Bypass Switch", "AUX"},
597 {"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
598 {"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
599 {"Right Output Mixer", "DACR Switch", "DACR"},
601 /* Note that the headphone output stage needs to be connected
602 * externally to LINEOUT2 via DC blocking capacitors. Other
603 * configurations are not supported.
605 * Note also that left and right headphone paths are treated as a
608 {"Headphone Amplifier", NULL
, "LINEOUT2 LP"},
609 {"Headphone Amplifier", NULL
, "LINEOUT2 LP"},
610 {"HP_L", NULL
, "Headphone Amplifier"},
611 {"HP_R", NULL
, "Headphone Amplifier"},
614 static int wm8900_add_widgets(struct snd_soc_codec
*codec
)
616 snd_soc_dapm_new_controls(codec
, wm8900_dapm_widgets
,
617 ARRAY_SIZE(wm8900_dapm_widgets
));
619 snd_soc_dapm_add_routes(codec
, audio_map
, ARRAY_SIZE(audio_map
));
621 snd_soc_dapm_new_widgets(codec
);
626 static int wm8900_hw_params(struct snd_pcm_substream
*substream
,
627 struct snd_pcm_hw_params
*params
,
628 struct snd_soc_dai
*dai
)
630 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
631 struct snd_soc_device
*socdev
= rtd
->socdev
;
632 struct snd_soc_codec
*codec
= socdev
->card
->codec
;
635 reg
= snd_soc_read(codec
, WM8900_REG_AUDIO1
) & ~0x60;
637 switch (params_format(params
)) {
638 case SNDRV_PCM_FORMAT_S16_LE
:
640 case SNDRV_PCM_FORMAT_S20_3LE
:
643 case SNDRV_PCM_FORMAT_S24_LE
:
646 case SNDRV_PCM_FORMAT_S32_LE
:
653 snd_soc_write(codec
, WM8900_REG_AUDIO1
, reg
);
655 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
656 reg
= snd_soc_read(codec
, WM8900_REG_DACCTRL
);
658 if (params_rate(params
) <= 24000)
659 reg
|= WM8900_REG_DACCTRL_DAC_SB_FILT
;
661 reg
&= ~WM8900_REG_DACCTRL_DAC_SB_FILT
;
663 snd_soc_write(codec
, WM8900_REG_DACCTRL
, reg
);
673 u16 fll_slow_lock_ref
;
678 /* The size in bits of the FLL divide multiplied by 10
679 * to allow rounding later */
680 #define FIXED_FLL_SIZE ((1 << 16) * 10)
682 static int fll_factors(struct _fll_div
*fll_div
, unsigned int Fref
,
686 unsigned int K
, Ndiv
, Nmod
, target
;
691 /* The FLL must run at 90-100MHz which is then scaled down to
692 * the output value by FLLCLK_DIV. */
695 while (target
< 90000000) {
700 if (target
> 100000000)
701 printk(KERN_WARNING
"wm8900: FLL rate %u out of range, Fref=%u"
702 " Fout=%u\n", target
, Fref
, Fout
);
704 printk(KERN_ERR
"wm8900: Invalid FLL division rate %u, "
705 "Fref=%u, Fout=%u, target=%u\n",
706 div
, Fref
, Fout
, target
);
710 fll_div
->fllclk_div
= div
>> 2;
713 fll_div
->fll_slow_lock_ref
= 1;
715 fll_div
->fll_slow_lock_ref
= 0;
717 Ndiv
= target
/ Fref
;
720 fll_div
->fll_ratio
= 8;
722 fll_div
->fll_ratio
= 1;
724 fll_div
->n
= Ndiv
/ fll_div
->fll_ratio
;
725 Nmod
= (target
/ fll_div
->fll_ratio
) % Fref
;
727 /* Calculate fractional part - scale up so we can round. */
728 Kpart
= FIXED_FLL_SIZE
* (long long)Nmod
;
732 K
= Kpart
& 0xFFFFFFFF;
737 /* Move down to proper range now rounding is done */
740 BUG_ON(target
!= Fout
* (fll_div
->fllclk_div
<< 2));
741 BUG_ON(!K
&& target
!= Fref
* fll_div
->fll_ratio
* fll_div
->n
);
746 static int wm8900_set_fll(struct snd_soc_codec
*codec
,
747 int fll_id
, unsigned int freq_in
, unsigned int freq_out
)
749 struct wm8900_priv
*wm8900
= codec
->private_data
;
750 struct _fll_div fll_div
;
753 if (wm8900
->fll_in
== freq_in
&& wm8900
->fll_out
== freq_out
)
756 /* The digital side should be disabled during any change. */
757 reg
= snd_soc_read(codec
, WM8900_REG_POWER1
);
758 snd_soc_write(codec
, WM8900_REG_POWER1
,
759 reg
& (~WM8900_REG_POWER1_FLL_ENA
));
761 /* Disable the FLL? */
762 if (!freq_in
|| !freq_out
) {
763 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING1
);
764 snd_soc_write(codec
, WM8900_REG_CLOCKING1
,
765 reg
& (~WM8900_REG_CLOCKING1_MCLK_SRC
));
767 reg
= snd_soc_read(codec
, WM8900_REG_FLLCTL1
);
768 snd_soc_write(codec
, WM8900_REG_FLLCTL1
,
769 reg
& (~WM8900_REG_FLLCTL1_OSC_ENA
));
771 wm8900
->fll_in
= freq_in
;
772 wm8900
->fll_out
= freq_out
;
777 if (fll_factors(&fll_div
, freq_in
, freq_out
) != 0)
780 wm8900
->fll_in
= freq_in
;
781 wm8900
->fll_out
= freq_out
;
783 /* The osclilator *MUST* be enabled before we enable the
784 * digital circuit. */
785 snd_soc_write(codec
, WM8900_REG_FLLCTL1
,
786 fll_div
.fll_ratio
| WM8900_REG_FLLCTL1_OSC_ENA
);
788 snd_soc_write(codec
, WM8900_REG_FLLCTL4
, fll_div
.n
>> 5);
789 snd_soc_write(codec
, WM8900_REG_FLLCTL5
,
790 (fll_div
.fllclk_div
<< 6) | (fll_div
.n
& 0x1f));
793 snd_soc_write(codec
, WM8900_REG_FLLCTL2
,
794 (fll_div
.k
>> 8) | 0x100);
795 snd_soc_write(codec
, WM8900_REG_FLLCTL3
, fll_div
.k
& 0xff);
797 snd_soc_write(codec
, WM8900_REG_FLLCTL2
, 0);
799 if (fll_div
.fll_slow_lock_ref
)
800 snd_soc_write(codec
, WM8900_REG_FLLCTL6
,
801 WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF
);
803 snd_soc_write(codec
, WM8900_REG_FLLCTL6
, 0);
805 reg
= snd_soc_read(codec
, WM8900_REG_POWER1
);
806 snd_soc_write(codec
, WM8900_REG_POWER1
,
807 reg
| WM8900_REG_POWER1_FLL_ENA
);
810 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING1
);
811 snd_soc_write(codec
, WM8900_REG_CLOCKING1
,
812 reg
| WM8900_REG_CLOCKING1_MCLK_SRC
);
817 static int wm8900_set_dai_pll(struct snd_soc_dai
*codec_dai
,
818 int pll_id
, unsigned int freq_in
, unsigned int freq_out
)
820 return wm8900_set_fll(codec_dai
->codec
, pll_id
, freq_in
, freq_out
);
823 static int wm8900_set_dai_clkdiv(struct snd_soc_dai
*codec_dai
,
826 struct snd_soc_codec
*codec
= codec_dai
->codec
;
830 case WM8900_BCLK_DIV
:
831 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING1
);
832 snd_soc_write(codec
, WM8900_REG_CLOCKING1
,
833 div
| (reg
& WM8900_REG_CLOCKING1_BCLK_MASK
));
835 case WM8900_OPCLK_DIV
:
836 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING1
);
837 snd_soc_write(codec
, WM8900_REG_CLOCKING1
,
838 div
| (reg
& WM8900_REG_CLOCKING1_OPCLK_MASK
));
840 case WM8900_DAC_LRCLK
:
841 reg
= snd_soc_read(codec
, WM8900_REG_AUDIO4
);
842 snd_soc_write(codec
, WM8900_REG_AUDIO4
,
843 div
| (reg
& WM8900_LRC_MASK
));
845 case WM8900_ADC_LRCLK
:
846 reg
= snd_soc_read(codec
, WM8900_REG_AUDIO3
);
847 snd_soc_write(codec
, WM8900_REG_AUDIO3
,
848 div
| (reg
& WM8900_LRC_MASK
));
850 case WM8900_DAC_CLKDIV
:
851 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING2
);
852 snd_soc_write(codec
, WM8900_REG_CLOCKING2
,
853 div
| (reg
& WM8900_REG_CLOCKING2_DAC_CLKDIV
));
855 case WM8900_ADC_CLKDIV
:
856 reg
= snd_soc_read(codec
, WM8900_REG_CLOCKING2
);
857 snd_soc_write(codec
, WM8900_REG_CLOCKING2
,
858 div
| (reg
& WM8900_REG_CLOCKING2_ADC_CLKDIV
));
860 case WM8900_LRCLK_MODE
:
861 reg
= snd_soc_read(codec
, WM8900_REG_DACCTRL
);
862 snd_soc_write(codec
, WM8900_REG_DACCTRL
,
863 div
| (reg
& WM8900_REG_DACCTRL_AIF_LRCLKRATE
));
873 static int wm8900_set_dai_fmt(struct snd_soc_dai
*codec_dai
,
876 struct snd_soc_codec
*codec
= codec_dai
->codec
;
877 unsigned int clocking1
, aif1
, aif3
, aif4
;
879 clocking1
= snd_soc_read(codec
, WM8900_REG_CLOCKING1
);
880 aif1
= snd_soc_read(codec
, WM8900_REG_AUDIO1
);
881 aif3
= snd_soc_read(codec
, WM8900_REG_AUDIO3
);
882 aif4
= snd_soc_read(codec
, WM8900_REG_AUDIO4
);
884 /* set master/slave audio interface */
885 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
886 case SND_SOC_DAIFMT_CBS_CFS
:
887 clocking1
&= ~WM8900_REG_CLOCKING1_BCLK_DIR
;
888 aif3
&= ~WM8900_REG_AUDIO3_ADCLRC_DIR
;
889 aif4
&= ~WM8900_REG_AUDIO4_DACLRC_DIR
;
891 case SND_SOC_DAIFMT_CBS_CFM
:
892 clocking1
&= ~WM8900_REG_CLOCKING1_BCLK_DIR
;
893 aif3
|= WM8900_REG_AUDIO3_ADCLRC_DIR
;
894 aif4
|= WM8900_REG_AUDIO4_DACLRC_DIR
;
896 case SND_SOC_DAIFMT_CBM_CFM
:
897 clocking1
|= WM8900_REG_CLOCKING1_BCLK_DIR
;
898 aif3
|= WM8900_REG_AUDIO3_ADCLRC_DIR
;
899 aif4
|= WM8900_REG_AUDIO4_DACLRC_DIR
;
901 case SND_SOC_DAIFMT_CBM_CFS
:
902 clocking1
|= WM8900_REG_CLOCKING1_BCLK_DIR
;
903 aif3
&= ~WM8900_REG_AUDIO3_ADCLRC_DIR
;
904 aif4
&= ~WM8900_REG_AUDIO4_DACLRC_DIR
;
910 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
911 case SND_SOC_DAIFMT_DSP_A
:
912 aif1
|= WM8900_REG_AUDIO1_AIF_FMT_MASK
;
913 aif1
&= ~WM8900_REG_AUDIO1_LRCLK_INV
;
915 case SND_SOC_DAIFMT_DSP_B
:
916 aif1
|= WM8900_REG_AUDIO1_AIF_FMT_MASK
;
917 aif1
|= WM8900_REG_AUDIO1_LRCLK_INV
;
919 case SND_SOC_DAIFMT_I2S
:
920 aif1
&= ~WM8900_REG_AUDIO1_AIF_FMT_MASK
;
923 case SND_SOC_DAIFMT_RIGHT_J
:
924 aif1
&= ~WM8900_REG_AUDIO1_AIF_FMT_MASK
;
926 case SND_SOC_DAIFMT_LEFT_J
:
927 aif1
&= ~WM8900_REG_AUDIO1_AIF_FMT_MASK
;
934 /* Clock inversion */
935 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
936 case SND_SOC_DAIFMT_DSP_A
:
937 case SND_SOC_DAIFMT_DSP_B
:
938 /* frame inversion not valid for DSP modes */
939 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
940 case SND_SOC_DAIFMT_NB_NF
:
941 aif1
&= ~WM8900_REG_AUDIO1_BCLK_INV
;
943 case SND_SOC_DAIFMT_IB_NF
:
944 aif1
|= WM8900_REG_AUDIO1_BCLK_INV
;
950 case SND_SOC_DAIFMT_I2S
:
951 case SND_SOC_DAIFMT_RIGHT_J
:
952 case SND_SOC_DAIFMT_LEFT_J
:
953 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
954 case SND_SOC_DAIFMT_NB_NF
:
955 aif1
&= ~WM8900_REG_AUDIO1_BCLK_INV
;
956 aif1
&= ~WM8900_REG_AUDIO1_LRCLK_INV
;
958 case SND_SOC_DAIFMT_IB_IF
:
959 aif1
|= WM8900_REG_AUDIO1_BCLK_INV
;
960 aif1
|= WM8900_REG_AUDIO1_LRCLK_INV
;
962 case SND_SOC_DAIFMT_IB_NF
:
963 aif1
|= WM8900_REG_AUDIO1_BCLK_INV
;
964 aif1
&= ~WM8900_REG_AUDIO1_LRCLK_INV
;
966 case SND_SOC_DAIFMT_NB_IF
:
967 aif1
&= ~WM8900_REG_AUDIO1_BCLK_INV
;
968 aif1
|= WM8900_REG_AUDIO1_LRCLK_INV
;
978 snd_soc_write(codec
, WM8900_REG_CLOCKING1
, clocking1
);
979 snd_soc_write(codec
, WM8900_REG_AUDIO1
, aif1
);
980 snd_soc_write(codec
, WM8900_REG_AUDIO3
, aif3
);
981 snd_soc_write(codec
, WM8900_REG_AUDIO4
, aif4
);
986 static int wm8900_digital_mute(struct snd_soc_dai
*codec_dai
, int mute
)
988 struct snd_soc_codec
*codec
= codec_dai
->codec
;
991 reg
= snd_soc_read(codec
, WM8900_REG_DACCTRL
);
994 reg
|= WM8900_REG_DACCTRL_MUTE
;
996 reg
&= ~WM8900_REG_DACCTRL_MUTE
;
998 snd_soc_write(codec
, WM8900_REG_DACCTRL
, reg
);
1003 #define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
1004 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
1005 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
1007 #define WM8900_PCM_FORMATS \
1008 (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
1009 SNDRV_PCM_FORMAT_S24_LE)
1011 static struct snd_soc_dai_ops wm8900_dai_ops
= {
1012 .hw_params
= wm8900_hw_params
,
1013 .set_clkdiv
= wm8900_set_dai_clkdiv
,
1014 .set_pll
= wm8900_set_dai_pll
,
1015 .set_fmt
= wm8900_set_dai_fmt
,
1016 .digital_mute
= wm8900_digital_mute
,
1019 struct snd_soc_dai wm8900_dai
= {
1020 .name
= "WM8900 HiFi",
1022 .stream_name
= "HiFi Playback",
1025 .rates
= WM8900_RATES
,
1026 .formats
= WM8900_PCM_FORMATS
,
1029 .stream_name
= "HiFi Capture",
1032 .rates
= WM8900_RATES
,
1033 .formats
= WM8900_PCM_FORMATS
,
1035 .ops
= &wm8900_dai_ops
,
1037 EXPORT_SYMBOL_GPL(wm8900_dai
);
1039 static int wm8900_set_bias_level(struct snd_soc_codec
*codec
,
1040 enum snd_soc_bias_level level
)
1045 case SND_SOC_BIAS_ON
:
1046 /* Enable thermal shutdown */
1047 reg
= snd_soc_read(codec
, WM8900_REG_GPIO
);
1048 snd_soc_write(codec
, WM8900_REG_GPIO
,
1049 reg
| WM8900_REG_GPIO_TEMP_ENA
);
1050 reg
= snd_soc_read(codec
, WM8900_REG_ADDCTL
);
1051 snd_soc_write(codec
, WM8900_REG_ADDCTL
,
1052 reg
| WM8900_REG_ADDCTL_TEMP_SD
);
1055 case SND_SOC_BIAS_PREPARE
:
1058 case SND_SOC_BIAS_STANDBY
:
1059 /* Charge capacitors if initial power up */
1060 if (codec
->bias_level
== SND_SOC_BIAS_OFF
) {
1061 /* STARTUP_BIAS_ENA on */
1062 snd_soc_write(codec
, WM8900_REG_POWER1
,
1063 WM8900_REG_POWER1_STARTUP_BIAS_ENA
);
1065 /* Startup bias mode */
1066 snd_soc_write(codec
, WM8900_REG_ADDCTL
,
1067 WM8900_REG_ADDCTL_BIAS_SRC
|
1068 WM8900_REG_ADDCTL_VMID_SOFTST
);
1071 snd_soc_write(codec
, WM8900_REG_POWER1
,
1072 WM8900_REG_POWER1_STARTUP_BIAS_ENA
| 0x1);
1074 /* Allow capacitors to charge */
1075 schedule_timeout_interruptible(msecs_to_jiffies(400));
1078 snd_soc_write(codec
, WM8900_REG_POWER1
,
1079 WM8900_REG_POWER1_STARTUP_BIAS_ENA
|
1080 WM8900_REG_POWER1_BIAS_ENA
| 0x1);
1082 snd_soc_write(codec
, WM8900_REG_ADDCTL
, 0);
1084 snd_soc_write(codec
, WM8900_REG_POWER1
,
1085 WM8900_REG_POWER1_BIAS_ENA
| 0x1);
1088 reg
= snd_soc_read(codec
, WM8900_REG_POWER1
);
1089 snd_soc_write(codec
, WM8900_REG_POWER1
,
1090 (reg
& WM8900_REG_POWER1_FLL_ENA
) |
1091 WM8900_REG_POWER1_BIAS_ENA
| 0x1);
1092 snd_soc_write(codec
, WM8900_REG_POWER2
,
1093 WM8900_REG_POWER2_SYSCLK_ENA
);
1094 snd_soc_write(codec
, WM8900_REG_POWER3
, 0);
1097 case SND_SOC_BIAS_OFF
:
1098 /* Startup bias enable */
1099 reg
= snd_soc_read(codec
, WM8900_REG_POWER1
);
1100 snd_soc_write(codec
, WM8900_REG_POWER1
,
1101 reg
& WM8900_REG_POWER1_STARTUP_BIAS_ENA
);
1102 snd_soc_write(codec
, WM8900_REG_ADDCTL
,
1103 WM8900_REG_ADDCTL_BIAS_SRC
|
1104 WM8900_REG_ADDCTL_VMID_SOFTST
);
1106 /* Discharge caps */
1107 snd_soc_write(codec
, WM8900_REG_POWER1
,
1108 WM8900_REG_POWER1_STARTUP_BIAS_ENA
);
1109 schedule_timeout_interruptible(msecs_to_jiffies(500));
1112 snd_soc_write(codec
, WM8900_REG_HPCTL1
, 0);
1115 snd_soc_write(codec
, WM8900_REG_ADDCTL
, 0);
1116 snd_soc_write(codec
, WM8900_REG_POWER1
, 0);
1117 snd_soc_write(codec
, WM8900_REG_POWER2
, 0);
1118 snd_soc_write(codec
, WM8900_REG_POWER3
, 0);
1120 /* Need to let things settle before stopping the clock
1121 * to ensure that restart works, see "Stopping the
1122 * master clock" in the datasheet. */
1123 schedule_timeout_interruptible(msecs_to_jiffies(1));
1124 snd_soc_write(codec
, WM8900_REG_POWER2
,
1125 WM8900_REG_POWER2_SYSCLK_ENA
);
1128 codec
->bias_level
= level
;
1132 static int wm8900_suspend(struct platform_device
*pdev
, pm_message_t state
)
1134 struct snd_soc_device
*socdev
= platform_get_drvdata(pdev
);
1135 struct snd_soc_codec
*codec
= socdev
->card
->codec
;
1136 struct wm8900_priv
*wm8900
= codec
->private_data
;
1137 int fll_out
= wm8900
->fll_out
;
1138 int fll_in
= wm8900
->fll_in
;
1141 /* Stop the FLL in an orderly fashion */
1142 ret
= wm8900_set_fll(codec
, 0, 0, 0);
1144 dev_err(&pdev
->dev
, "Failed to stop FLL\n");
1148 wm8900
->fll_out
= fll_out
;
1149 wm8900
->fll_in
= fll_in
;
1151 wm8900_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
1156 static int wm8900_resume(struct platform_device
*pdev
)
1158 struct snd_soc_device
*socdev
= platform_get_drvdata(pdev
);
1159 struct snd_soc_codec
*codec
= socdev
->card
->codec
;
1160 struct wm8900_priv
*wm8900
= codec
->private_data
;
1164 cache
= kmemdup(codec
->reg_cache
, sizeof(wm8900_reg_defaults
),
1167 wm8900_reset(codec
);
1168 wm8900_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
1170 /* Restart the FLL? */
1171 if (wm8900
->fll_out
) {
1172 int fll_out
= wm8900
->fll_out
;
1173 int fll_in
= wm8900
->fll_in
;
1176 wm8900
->fll_out
= 0;
1178 ret
= wm8900_set_fll(codec
, 0, fll_in
, fll_out
);
1180 dev_err(&pdev
->dev
, "Failed to restart FLL\n");
1186 for (i
= 0; i
< WM8900_MAXREG
; i
++)
1187 snd_soc_write(codec
, i
, cache
[i
]);
1190 dev_err(&pdev
->dev
, "Unable to allocate register cache\n");
1195 static struct snd_soc_codec
*wm8900_codec
;
1197 static __devinit
int wm8900_i2c_probe(struct i2c_client
*i2c
,
1198 const struct i2c_device_id
*id
)
1200 struct wm8900_priv
*wm8900
;
1201 struct snd_soc_codec
*codec
;
1205 wm8900
= kzalloc(sizeof(struct wm8900_priv
), GFP_KERNEL
);
1209 codec
= &wm8900
->codec
;
1210 codec
->private_data
= wm8900
;
1211 codec
->reg_cache
= &wm8900
->reg_cache
[0];
1212 codec
->reg_cache_size
= WM8900_MAXREG
;
1214 mutex_init(&codec
->mutex
);
1215 INIT_LIST_HEAD(&codec
->dapm_widgets
);
1216 INIT_LIST_HEAD(&codec
->dapm_paths
);
1218 codec
->name
= "WM8900";
1219 codec
->owner
= THIS_MODULE
;
1220 codec
->dai
= &wm8900_dai
;
1222 codec
->control_data
= i2c
;
1223 codec
->set_bias_level
= wm8900_set_bias_level
;
1224 codec
->volatile_register
= wm8900_volatile_register
;
1225 codec
->dev
= &i2c
->dev
;
1227 ret
= snd_soc_codec_set_cache_io(codec
, 8, 16, SND_SOC_I2C
);
1229 dev_err(&i2c
->dev
, "Failed to set cache I/O: %d\n", ret
);
1233 reg
= snd_soc_read(codec
, WM8900_REG_ID
);
1234 if (reg
!= 0x8900) {
1235 dev_err(&i2c
->dev
, "Device is not a WM8900 - ID %x\n", reg
);
1240 /* Read back from the chip */
1241 reg
= snd_soc_read(codec
, WM8900_REG_POWER1
);
1242 reg
= (reg
>> 12) & 0xf;
1243 dev_info(&i2c
->dev
, "WM8900 revision %d\n", reg
);
1245 wm8900_reset(codec
);
1247 /* Turn the chip on */
1248 wm8900_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
1250 /* Latch the volume update bits */
1251 snd_soc_write(codec
, WM8900_REG_LINVOL
,
1252 snd_soc_read(codec
, WM8900_REG_LINVOL
) | 0x100);
1253 snd_soc_write(codec
, WM8900_REG_RINVOL
,
1254 snd_soc_read(codec
, WM8900_REG_RINVOL
) | 0x100);
1255 snd_soc_write(codec
, WM8900_REG_LOUT1CTL
,
1256 snd_soc_read(codec
, WM8900_REG_LOUT1CTL
) | 0x100);
1257 snd_soc_write(codec
, WM8900_REG_ROUT1CTL
,
1258 snd_soc_read(codec
, WM8900_REG_ROUT1CTL
) | 0x100);
1259 snd_soc_write(codec
, WM8900_REG_LOUT2CTL
,
1260 snd_soc_read(codec
, WM8900_REG_LOUT2CTL
) | 0x100);
1261 snd_soc_write(codec
, WM8900_REG_ROUT2CTL
,
1262 snd_soc_read(codec
, WM8900_REG_ROUT2CTL
) | 0x100);
1263 snd_soc_write(codec
, WM8900_REG_LDAC_DV
,
1264 snd_soc_read(codec
, WM8900_REG_LDAC_DV
) | 0x100);
1265 snd_soc_write(codec
, WM8900_REG_RDAC_DV
,
1266 snd_soc_read(codec
, WM8900_REG_RDAC_DV
) | 0x100);
1267 snd_soc_write(codec
, WM8900_REG_LADC_DV
,
1268 snd_soc_read(codec
, WM8900_REG_LADC_DV
) | 0x100);
1269 snd_soc_write(codec
, WM8900_REG_RADC_DV
,
1270 snd_soc_read(codec
, WM8900_REG_RADC_DV
) | 0x100);
1272 /* Set the DAC and mixer output bias */
1273 snd_soc_write(codec
, WM8900_REG_OUTBIASCTL
, 0x81);
1275 wm8900_dai
.dev
= &i2c
->dev
;
1277 wm8900_codec
= codec
;
1279 ret
= snd_soc_register_codec(codec
);
1281 dev_err(&i2c
->dev
, "Failed to register codec: %d\n", ret
);
1285 ret
= snd_soc_register_dai(&wm8900_dai
);
1287 dev_err(&i2c
->dev
, "Failed to register DAI: %d\n", ret
);
1294 snd_soc_unregister_codec(codec
);
1297 wm8900_codec
= NULL
;
1301 static __devexit
int wm8900_i2c_remove(struct i2c_client
*client
)
1303 snd_soc_unregister_dai(&wm8900_dai
);
1304 snd_soc_unregister_codec(wm8900_codec
);
1306 wm8900_set_bias_level(wm8900_codec
, SND_SOC_BIAS_OFF
);
1308 wm8900_dai
.dev
= NULL
;
1309 kfree(wm8900_codec
->private_data
);
1310 wm8900_codec
= NULL
;
1316 static int wm8900_i2c_suspend(struct i2c_client
*client
, pm_message_t msg
)
1318 return snd_soc_suspend_device(&client
->dev
);
1321 static int wm8900_i2c_resume(struct i2c_client
*client
)
1323 return snd_soc_resume_device(&client
->dev
);
1326 #define wm8900_i2c_suspend NULL
1327 #define wm8900_i2c_resume NULL
1330 static const struct i2c_device_id wm8900_i2c_id
[] = {
1334 MODULE_DEVICE_TABLE(i2c
, wm8900_i2c_id
);
1336 static struct i2c_driver wm8900_i2c_driver
= {
1339 .owner
= THIS_MODULE
,
1341 .probe
= wm8900_i2c_probe
,
1342 .remove
= __devexit_p(wm8900_i2c_remove
),
1343 .suspend
= wm8900_i2c_suspend
,
1344 .resume
= wm8900_i2c_resume
,
1345 .id_table
= wm8900_i2c_id
,
1348 static int wm8900_probe(struct platform_device
*pdev
)
1350 struct snd_soc_device
*socdev
= platform_get_drvdata(pdev
);
1351 struct snd_soc_codec
*codec
;
1354 if (!wm8900_codec
) {
1355 dev_err(&pdev
->dev
, "I2C client not yet instantiated\n");
1359 codec
= wm8900_codec
;
1360 socdev
->card
->codec
= codec
;
1363 ret
= snd_soc_new_pcms(socdev
, SNDRV_DEFAULT_IDX1
, SNDRV_DEFAULT_STR1
);
1365 dev_err(&pdev
->dev
, "Failed to register new PCMs\n");
1369 snd_soc_add_controls(codec
, wm8900_snd_controls
,
1370 ARRAY_SIZE(wm8900_snd_controls
));
1371 wm8900_add_widgets(codec
);
1373 ret
= snd_soc_init_card(socdev
);
1375 dev_err(&pdev
->dev
, "Failed to register card\n");
1382 snd_soc_free_pcms(socdev
);
1383 snd_soc_dapm_free(socdev
);
1388 /* power down chip */
1389 static int wm8900_remove(struct platform_device
*pdev
)
1391 struct snd_soc_device
*socdev
= platform_get_drvdata(pdev
);
1393 snd_soc_free_pcms(socdev
);
1394 snd_soc_dapm_free(socdev
);
1399 struct snd_soc_codec_device soc_codec_dev_wm8900
= {
1400 .probe
= wm8900_probe
,
1401 .remove
= wm8900_remove
,
1402 .suspend
= wm8900_suspend
,
1403 .resume
= wm8900_resume
,
1405 EXPORT_SYMBOL_GPL(soc_codec_dev_wm8900
);
1407 static int __init
wm8900_modinit(void)
1409 return i2c_add_driver(&wm8900_i2c_driver
);
1411 module_init(wm8900_modinit
);
1413 static void __exit
wm8900_exit(void)
1415 i2c_del_driver(&wm8900_i2c_driver
);
1417 module_exit(wm8900_exit
);
1419 MODULE_DESCRIPTION("ASoC WM8900 driver");
1420 MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
1421 MODULE_LICENSE("GPL");