2 * drivers/ata/pata_arasan_cf.c
4 * Arasan Compact Flash host controller source file
6 * Copyright (C) 2011 ST Microelectronics
7 * Viresh Kumar <viresh.linux@gmail.com>
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
15 * The Arasan CompactFlash Device Controller IP core has three basic modes of
16 * operation: PC card ATA using I/O mode, PC card ATA using memory mode, PC card
17 * ATA using true IDE modes. This driver supports only True IDE mode currently.
19 * Arasan CF Controller shares global irq register with Arasan XD Controller.
21 * Tested on arch/arm/mach-spear13xx
24 #include <linux/ata.h>
25 #include <linux/clk.h>
26 #include <linux/completion.h>
27 #include <linux/delay.h>
28 #include <linux/dmaengine.h>
30 #include <linux/irq.h>
31 #include <linux/kernel.h>
32 #include <linux/libata.h>
33 #include <linux/module.h>
35 #include <linux/pata_arasan_cf_data.h>
36 #include <linux/platform_device.h>
38 #include <linux/slab.h>
39 #include <linux/spinlock.h>
40 #include <linux/types.h>
41 #include <linux/workqueue.h>
43 #define DRIVER_NAME "arasan_cf"
44 #define TIMEOUT msecs_to_jiffies(3000)
47 /* CompactFlash Interface Status */
50 #define BIN_AUDIO_OUT (1 << 1)
51 #define CARD_DETECT1 (1 << 2)
52 #define CARD_DETECT2 (1 << 3)
53 #define INP_ACK (1 << 4)
54 #define CARD_READY (1 << 5)
55 #define IO_READY (1 << 6)
56 #define B16_IO_PORT_SEL (1 << 7)
59 /* Interrupt Enable */
61 #define CARD_DETECT_IRQ (1)
62 #define STATUS_CHNG_IRQ (1 << 1)
63 #define MEM_MODE_IRQ (1 << 2)
64 #define IO_MODE_IRQ (1 << 3)
65 #define TRUE_IDE_MODE_IRQ (1 << 8)
66 #define PIO_XFER_ERR_IRQ (1 << 9)
67 #define BUF_AVAIL_IRQ (1 << 10)
68 #define XFER_DONE_IRQ (1 << 11)
69 #define IGNORED_IRQS (STATUS_CHNG_IRQ | MEM_MODE_IRQ | IO_MODE_IRQ |\
71 #define TRUE_IDE_IRQS (CARD_DETECT_IRQ | PIO_XFER_ERR_IRQ |\
72 BUF_AVAIL_IRQ | XFER_DONE_IRQ)
75 #define CARD_MODE_MASK (0x3)
76 #define MEM_MODE (0x0)
78 #define TRUE_IDE_MODE (0x2)
80 #define CARD_TYPE_MASK (1 << 2)
82 #define CF_PLUS_CARD (1 << 2)
84 #define CARD_RESET (1 << 3)
85 #define CFHOST_ENB (1 << 4)
86 #define OUTPUTS_TRISTATE (1 << 5)
87 #define ULTRA_DMA_ENB (1 << 8)
88 #define MULTI_WORD_DMA_ENB (1 << 9)
89 #define DRQ_BLOCK_SIZE_MASK (0x3 << 11)
90 #define DRQ_BLOCK_SIZE_512 (0)
91 #define DRQ_BLOCK_SIZE_1024 (1 << 11)
92 #define DRQ_BLOCK_SIZE_2048 (2 << 11)
93 #define DRQ_BLOCK_SIZE_4096 (3 << 11)
94 /* CF Interface Clock Configuration */
96 #define CF_IF_CLK_MASK (0XF)
97 /* CF Timing Mode Configuration */
99 #define MEM_MODE_TIMING_MASK (0x3)
100 #define MEM_MODE_TIMING_250NS (0x0)
101 #define MEM_MODE_TIMING_120NS (0x1)
102 #define MEM_MODE_TIMING_100NS (0x2)
103 #define MEM_MODE_TIMING_80NS (0x3)
105 #define IO_MODE_TIMING_MASK (0x3 << 2)
106 #define IO_MODE_TIMING_250NS (0x0 << 2)
107 #define IO_MODE_TIMING_120NS (0x1 << 2)
108 #define IO_MODE_TIMING_100NS (0x2 << 2)
109 #define IO_MODE_TIMING_80NS (0x3 << 2)
111 #define TRUEIDE_PIO_TIMING_MASK (0x7 << 4)
112 #define TRUEIDE_PIO_TIMING_SHIFT 4
114 #define TRUEIDE_MWORD_DMA_TIMING_MASK (0x7 << 7)
115 #define TRUEIDE_MWORD_DMA_TIMING_SHIFT 7
117 #define ULTRA_DMA_TIMING_MASK (0x7 << 10)
118 #define ULTRA_DMA_TIMING_SHIFT 10
119 /* CF Transfer Address */
120 #define XFER_ADDR 0x014
121 #define XFER_ADDR_MASK (0x7FF)
122 #define MAX_XFER_COUNT 0x20000u
123 /* Transfer Control */
124 #define XFER_CTR 0x01C
125 #define XFER_COUNT_MASK (0x3FFFF)
126 #define ADDR_INC_DISABLE (1 << 24)
127 #define XFER_WIDTH_MASK (1 << 25)
128 #define XFER_WIDTH_8B (0)
129 #define XFER_WIDTH_16B (1 << 25)
131 #define MEM_TYPE_MASK (1 << 26)
132 #define MEM_TYPE_COMMON (0)
133 #define MEM_TYPE_ATTRIBUTE (1 << 26)
135 #define MEM_IO_XFER_MASK (1 << 27)
137 #define IO_XFER (1 << 27)
139 #define DMA_XFER_MODE (1 << 28)
141 #define AHB_BUS_NORMAL_PIO_OPRTN (~(1 << 29))
142 #define XFER_DIR_MASK (1 << 30)
143 #define XFER_READ (0)
144 #define XFER_WRITE (1 << 30)
146 #define XFER_START (1 << 31)
147 /* Write Data Port */
148 #define WRITE_PORT 0x024
150 #define READ_PORT 0x028
152 #define ATA_DATA_PORT 0x030
153 #define ATA_DATA_PORT_MASK (0xFFFF)
154 /* ATA Error/Features */
155 #define ATA_ERR_FTR 0x034
156 /* ATA Sector Count */
158 /* ATA Sector Number */
160 /* ATA Cylinder Low */
162 /* ATA Cylinder High */
164 /* ATA Select Card/Head */
166 /* ATA Status-Command */
167 #define ATA_STS_CMD 0x04C
168 /* ATA Alternate Status/Device Control */
169 #define ATA_ASTS_DCTR 0x050
170 /* Extended Write Data Port 0x200-0x3FC */
171 #define EXT_WRITE_PORT 0x200
172 /* Extended Read Data Port 0x400-0x5FC */
173 #define EXT_READ_PORT 0x400
174 #define FIFO_SIZE 0x200u
175 /* Global Interrupt Status */
176 #define GIRQ_STS 0x800
177 /* Global Interrupt Status enable */
178 #define GIRQ_STS_EN 0x804
179 /* Global Interrupt Signal enable */
180 #define GIRQ_SGN_EN 0x808
182 #define GIRQ_XD (1 << 1)
184 /* Compact Flash Controller Dev Structure */
185 struct arasan_cf_dev
{
186 /* pointer to ata_host structure */
187 struct ata_host
*host
;
191 /* physical base address of controller */
193 /* virtual base address of controller */
198 /* status to be updated to framework regarding DMA transfer */
200 /* Card is present or Not */
204 /* Completion for transfer complete interrupt from controller */
205 struct completion cf_completion
;
206 /* Completion for DMA transfer complete. */
207 struct completion dma_completion
;
208 /* Dma channel allocated */
209 struct dma_chan
*dma_chan
;
210 /* Mask for DMA transfers */
212 /* dma channel private data */
214 /* DMA transfer work */
215 struct work_struct work
;
216 /* DMA delayed finish work */
217 struct delayed_work dwork
;
218 /* qc to be transferred using DMA */
219 struct ata_queued_cmd
*qc
;
222 static struct scsi_host_template arasan_cf_sht
= {
223 ATA_BASE_SHT(DRIVER_NAME
),
224 .sg_tablesize
= SG_NONE
,
225 .dma_boundary
= 0xFFFFFFFFUL
,
228 static void cf_dumpregs(struct arasan_cf_dev
*acdev
)
230 struct device
*dev
= acdev
->host
->dev
;
232 dev_dbg(dev
, ": =========== REGISTER DUMP ===========");
233 dev_dbg(dev
, ": CFI_STS: %x", readl(acdev
->vbase
+ CFI_STS
));
234 dev_dbg(dev
, ": IRQ_STS: %x", readl(acdev
->vbase
+ IRQ_STS
));
235 dev_dbg(dev
, ": IRQ_EN: %x", readl(acdev
->vbase
+ IRQ_EN
));
236 dev_dbg(dev
, ": OP_MODE: %x", readl(acdev
->vbase
+ OP_MODE
));
237 dev_dbg(dev
, ": CLK_CFG: %x", readl(acdev
->vbase
+ CLK_CFG
));
238 dev_dbg(dev
, ": TM_CFG: %x", readl(acdev
->vbase
+ TM_CFG
));
239 dev_dbg(dev
, ": XFER_CTR: %x", readl(acdev
->vbase
+ XFER_CTR
));
240 dev_dbg(dev
, ": GIRQ_STS: %x", readl(acdev
->vbase
+ GIRQ_STS
));
241 dev_dbg(dev
, ": GIRQ_STS_EN: %x", readl(acdev
->vbase
+ GIRQ_STS_EN
));
242 dev_dbg(dev
, ": GIRQ_SGN_EN: %x", readl(acdev
->vbase
+ GIRQ_SGN_EN
));
243 dev_dbg(dev
, ": =====================================");
246 /* Enable/Disable global interrupts shared between CF and XD ctrlr. */
247 static void cf_ginterrupt_enable(struct arasan_cf_dev
*acdev
, bool enable
)
249 /* enable should be 0 or 1 */
250 writel(enable
, acdev
->vbase
+ GIRQ_STS_EN
);
251 writel(enable
, acdev
->vbase
+ GIRQ_SGN_EN
);
254 /* Enable/Disable CF interrupts */
256 cf_interrupt_enable(struct arasan_cf_dev
*acdev
, u32 mask
, bool enable
)
258 u32 val
= readl(acdev
->vbase
+ IRQ_EN
);
259 /* clear & enable/disable irqs */
261 writel(mask
, acdev
->vbase
+ IRQ_STS
);
262 writel(val
| mask
, acdev
->vbase
+ IRQ_EN
);
264 writel(val
& ~mask
, acdev
->vbase
+ IRQ_EN
);
267 static inline void cf_card_reset(struct arasan_cf_dev
*acdev
)
269 u32 val
= readl(acdev
->vbase
+ OP_MODE
);
271 writel(val
| CARD_RESET
, acdev
->vbase
+ OP_MODE
);
273 writel(val
& ~CARD_RESET
, acdev
->vbase
+ OP_MODE
);
276 static inline void cf_ctrl_reset(struct arasan_cf_dev
*acdev
)
278 writel(readl(acdev
->vbase
+ OP_MODE
) & ~CFHOST_ENB
,
279 acdev
->vbase
+ OP_MODE
);
280 writel(readl(acdev
->vbase
+ OP_MODE
) | CFHOST_ENB
,
281 acdev
->vbase
+ OP_MODE
);
284 static void cf_card_detect(struct arasan_cf_dev
*acdev
, bool hotplugged
)
286 struct ata_port
*ap
= acdev
->host
->ports
[0];
287 struct ata_eh_info
*ehi
= &ap
->link
.eh_info
;
288 u32 val
= readl(acdev
->vbase
+ CFI_STS
);
290 /* Both CD1 & CD2 should be low if card inserted completely */
291 if (!(val
& (CARD_DETECT1
| CARD_DETECT2
))) {
292 if (acdev
->card_present
)
294 acdev
->card_present
= 1;
295 cf_card_reset(acdev
);
297 if (!acdev
->card_present
)
299 acdev
->card_present
= 0;
303 ata_ehi_hotplugged(ehi
);
308 static int cf_init(struct arasan_cf_dev
*acdev
)
310 struct arasan_cf_pdata
*pdata
= dev_get_platdata(acdev
->host
->dev
);
314 ret
= clk_prepare_enable(acdev
->clk
);
316 dev_dbg(acdev
->host
->dev
, "clock enable failed");
320 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
321 /* configure CF interface clock */
322 writel((pdata
->cf_if_clk
<= CF_IF_CLK_200M
) ? pdata
->cf_if_clk
:
323 CF_IF_CLK_166M
, acdev
->vbase
+ CLK_CFG
);
325 writel(TRUE_IDE_MODE
| CFHOST_ENB
, acdev
->vbase
+ OP_MODE
);
326 cf_interrupt_enable(acdev
, CARD_DETECT_IRQ
, 1);
327 cf_ginterrupt_enable(acdev
, 1);
328 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
333 static void cf_exit(struct arasan_cf_dev
*acdev
)
337 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
338 cf_ginterrupt_enable(acdev
, 0);
339 cf_interrupt_enable(acdev
, TRUE_IDE_IRQS
, 0);
340 cf_card_reset(acdev
);
341 writel(readl(acdev
->vbase
+ OP_MODE
) & ~CFHOST_ENB
,
342 acdev
->vbase
+ OP_MODE
);
343 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
344 clk_disable_unprepare(acdev
->clk
);
347 static void dma_callback(void *dev
)
349 struct arasan_cf_dev
*acdev
= (struct arasan_cf_dev
*) dev
;
351 complete(&acdev
->dma_completion
);
354 static bool filter(struct dma_chan
*chan
, void *slave
)
356 chan
->private = slave
;
360 static inline void dma_complete(struct arasan_cf_dev
*acdev
)
362 struct ata_queued_cmd
*qc
= acdev
->qc
;
366 ata_sff_interrupt(acdev
->irq
, acdev
->host
);
368 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
369 if (unlikely(qc
->err_mask
) && ata_is_dma(qc
->tf
.protocol
))
370 ata_ehi_push_desc(&qc
->ap
->link
.eh_info
, "DMA Failed: Timeout");
371 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
374 static inline int wait4buf(struct arasan_cf_dev
*acdev
)
376 if (!wait_for_completion_timeout(&acdev
->cf_completion
, TIMEOUT
)) {
377 u32 rw
= acdev
->qc
->tf
.flags
& ATA_TFLAG_WRITE
;
379 dev_err(acdev
->host
->dev
, "%s TimeOut", rw
? "write" : "read");
383 /* Check if PIO Error interrupt has occurred */
384 if (acdev
->dma_status
& ATA_DMA_ERR
)
391 dma_xfer(struct arasan_cf_dev
*acdev
, dma_addr_t src
, dma_addr_t dest
, u32 len
)
393 struct dma_async_tx_descriptor
*tx
;
394 struct dma_chan
*chan
= acdev
->dma_chan
;
396 unsigned long flags
= DMA_PREP_INTERRUPT
| DMA_COMPL_SKIP_SRC_UNMAP
|
397 DMA_COMPL_SKIP_DEST_UNMAP
;
400 tx
= chan
->device
->device_prep_dma_memcpy(chan
, dest
, src
, len
, flags
);
402 dev_err(acdev
->host
->dev
, "device_prep_dma_memcpy failed\n");
406 tx
->callback
= dma_callback
;
407 tx
->callback_param
= acdev
;
408 cookie
= tx
->tx_submit(tx
);
410 ret
= dma_submit_error(cookie
);
412 dev_err(acdev
->host
->dev
, "dma_submit_error\n");
416 chan
->device
->device_issue_pending(chan
);
418 /* Wait for DMA to complete */
419 if (!wait_for_completion_timeout(&acdev
->dma_completion
, TIMEOUT
)) {
420 chan
->device
->device_control(chan
, DMA_TERMINATE_ALL
, 0);
421 dev_err(acdev
->host
->dev
, "wait_for_completion_timeout\n");
428 static int sg_xfer(struct arasan_cf_dev
*acdev
, struct scatterlist
*sg
)
430 dma_addr_t dest
= 0, src
= 0;
431 u32 xfer_cnt
, sglen
, dma_len
, xfer_ctr
;
432 u32 write
= acdev
->qc
->tf
.flags
& ATA_TFLAG_WRITE
;
436 sglen
= sg_dma_len(sg
);
438 src
= sg_dma_address(sg
);
439 dest
= acdev
->pbase
+ EXT_WRITE_PORT
;
441 dest
= sg_dma_address(sg
);
442 src
= acdev
->pbase
+ EXT_READ_PORT
;
447 * MAX_XFER_COUNT data will be transferred before we get transfer
448 * complete interrupt. Between after FIFO_SIZE data
449 * buffer available interrupt will be generated. At this time we will
450 * fill FIFO again: max FIFO_SIZE data.
453 xfer_cnt
= min(sglen
, MAX_XFER_COUNT
);
454 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
455 xfer_ctr
= readl(acdev
->vbase
+ XFER_CTR
) &
457 writel(xfer_ctr
| xfer_cnt
| XFER_START
,
458 acdev
->vbase
+ XFER_CTR
);
459 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
461 /* continue dma xfers until current sg is completed */
463 /* wait for read to complete */
465 ret
= wait4buf(acdev
);
470 /* read/write FIFO in chunk of FIFO_SIZE */
471 dma_len
= min(xfer_cnt
, FIFO_SIZE
);
472 ret
= dma_xfer(acdev
, src
, dest
, dma_len
);
474 dev_err(acdev
->host
->dev
, "dma failed");
486 /* wait for write to complete */
488 ret
= wait4buf(acdev
);
496 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
497 writel(readl(acdev
->vbase
+ XFER_CTR
) & ~XFER_START
,
498 acdev
->vbase
+ XFER_CTR
);
499 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
505 * This routine uses External DMA controller to read/write data to FIFO of CF
506 * controller. There are two xfer related interrupt supported by CF controller:
507 * - buf_avail: This interrupt is generated as soon as we have buffer of 512
508 * bytes available for reading or empty buffer available for writing.
509 * - xfer_done: This interrupt is generated on transfer of "xfer_size" amount of
510 * data to/from FIFO. xfer_size is programmed in XFER_CTR register.
512 * Max buffer size = FIFO_SIZE = 512 Bytes.
513 * Max xfer_size = MAX_XFER_COUNT = 256 KB.
515 static void data_xfer(struct work_struct
*work
)
517 struct arasan_cf_dev
*acdev
= container_of(work
, struct arasan_cf_dev
,
519 struct ata_queued_cmd
*qc
= acdev
->qc
;
520 struct scatterlist
*sg
;
525 /* request dma channels */
526 /* dma_request_channel may sleep, so calling from process context */
527 acdev
->dma_chan
= dma_request_channel(acdev
->mask
, filter
,
529 if (!acdev
->dma_chan
) {
530 dev_err(acdev
->host
->dev
, "Unable to get dma_chan\n");
531 goto chan_request_fail
;
534 for_each_sg(qc
->sg
, sg
, qc
->n_elem
, temp
) {
535 ret
= sg_xfer(acdev
, sg
);
540 dma_release_channel(acdev
->dma_chan
);
542 /* data xferred successfully */
546 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
547 status
= ioread8(qc
->ap
->ioaddr
.altstatus_addr
);
548 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
549 if (status
& (ATA_BUSY
| ATA_DRQ
)) {
550 ata_sff_queue_delayed_work(&acdev
->dwork
, 1);
560 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
561 /* error when transferring data to/from memory */
562 qc
->err_mask
|= AC_ERR_HOST_BUS
;
563 qc
->ap
->hsm_task_state
= HSM_ST_ERR
;
565 cf_ctrl_reset(acdev
);
566 spin_unlock_irqrestore(qc
->ap
->lock
, flags
);
571 static void delayed_finish(struct work_struct
*work
)
573 struct arasan_cf_dev
*acdev
= container_of(work
, struct arasan_cf_dev
,
575 struct ata_queued_cmd
*qc
= acdev
->qc
;
579 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
580 status
= ioread8(qc
->ap
->ioaddr
.altstatus_addr
);
581 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
583 if (status
& (ATA_BUSY
| ATA_DRQ
))
584 ata_sff_queue_delayed_work(&acdev
->dwork
, 1);
589 static irqreturn_t
arasan_cf_interrupt(int irq
, void *dev
)
591 struct arasan_cf_dev
*acdev
= ((struct ata_host
*)dev
)->private_data
;
595 irqsts
= readl(acdev
->vbase
+ GIRQ_STS
);
596 if (!(irqsts
& GIRQ_CF
))
599 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
600 irqsts
= readl(acdev
->vbase
+ IRQ_STS
);
601 writel(irqsts
, acdev
->vbase
+ IRQ_STS
); /* clear irqs */
602 writel(GIRQ_CF
, acdev
->vbase
+ GIRQ_STS
); /* clear girqs */
604 /* handle only relevant interrupts */
605 irqsts
&= ~IGNORED_IRQS
;
607 if (irqsts
& CARD_DETECT_IRQ
) {
608 cf_card_detect(acdev
, 1);
609 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
613 if (irqsts
& PIO_XFER_ERR_IRQ
) {
614 acdev
->dma_status
= ATA_DMA_ERR
;
615 writel(readl(acdev
->vbase
+ XFER_CTR
) & ~XFER_START
,
616 acdev
->vbase
+ XFER_CTR
);
617 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
618 complete(&acdev
->cf_completion
);
619 dev_err(acdev
->host
->dev
, "pio xfer err irq\n");
623 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
625 if (irqsts
& BUF_AVAIL_IRQ
) {
626 complete(&acdev
->cf_completion
);
630 if (irqsts
& XFER_DONE_IRQ
) {
631 struct ata_queued_cmd
*qc
= acdev
->qc
;
633 /* Send Complete only for write */
634 if (qc
->tf
.flags
& ATA_TFLAG_WRITE
)
635 complete(&acdev
->cf_completion
);
641 static void arasan_cf_freeze(struct ata_port
*ap
)
643 struct arasan_cf_dev
*acdev
= ap
->host
->private_data
;
645 /* stop transfer and reset controller */
646 writel(readl(acdev
->vbase
+ XFER_CTR
) & ~XFER_START
,
647 acdev
->vbase
+ XFER_CTR
);
648 cf_ctrl_reset(acdev
);
649 acdev
->dma_status
= ATA_DMA_ERR
;
651 ata_sff_dma_pause(ap
);
655 void arasan_cf_error_handler(struct ata_port
*ap
)
657 struct arasan_cf_dev
*acdev
= ap
->host
->private_data
;
660 * DMA transfers using an external DMA controller may be scheduled.
661 * Abort them before handling error. Refer data_xfer() for further
664 cancel_work_sync(&acdev
->work
);
665 cancel_delayed_work_sync(&acdev
->dwork
);
666 return ata_sff_error_handler(ap
);
669 static void arasan_cf_dma_start(struct arasan_cf_dev
*acdev
)
671 u32 xfer_ctr
= readl(acdev
->vbase
+ XFER_CTR
) & ~XFER_DIR_MASK
;
672 u32 write
= acdev
->qc
->tf
.flags
& ATA_TFLAG_WRITE
;
674 xfer_ctr
|= write
? XFER_WRITE
: XFER_READ
;
675 writel(xfer_ctr
, acdev
->vbase
+ XFER_CTR
);
677 acdev
->qc
->ap
->ops
->sff_exec_command(acdev
->qc
->ap
, &acdev
->qc
->tf
);
678 ata_sff_queue_work(&acdev
->work
);
681 unsigned int arasan_cf_qc_issue(struct ata_queued_cmd
*qc
)
683 struct ata_port
*ap
= qc
->ap
;
684 struct arasan_cf_dev
*acdev
= ap
->host
->private_data
;
686 /* defer PIO handling to sff_qc_issue */
687 if (!ata_is_dma(qc
->tf
.protocol
))
688 return ata_sff_qc_issue(qc
);
690 /* select the device */
692 ata_sff_dev_select(ap
, qc
->dev
->devno
);
695 /* start the command */
696 switch (qc
->tf
.protocol
) {
698 WARN_ON_ONCE(qc
->tf
.flags
& ATA_TFLAG_POLLING
);
700 ap
->ops
->sff_tf_load(ap
, &qc
->tf
);
701 acdev
->dma_status
= 0;
703 arasan_cf_dma_start(acdev
);
704 ap
->hsm_task_state
= HSM_ST_LAST
;
709 return AC_ERR_SYSTEM
;
715 static void arasan_cf_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
717 struct arasan_cf_dev
*acdev
= ap
->host
->private_data
;
718 u8 pio
= adev
->pio_mode
- XFER_PIO_0
;
722 /* Arasan ctrl supports Mode0 -> Mode6 */
724 dev_err(ap
->dev
, "Unknown PIO mode\n");
728 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
729 val
= readl(acdev
->vbase
+ OP_MODE
) &
730 ~(ULTRA_DMA_ENB
| MULTI_WORD_DMA_ENB
| DRQ_BLOCK_SIZE_MASK
);
731 writel(val
, acdev
->vbase
+ OP_MODE
);
732 val
= readl(acdev
->vbase
+ TM_CFG
) & ~TRUEIDE_PIO_TIMING_MASK
;
733 val
|= pio
<< TRUEIDE_PIO_TIMING_SHIFT
;
734 writel(val
, acdev
->vbase
+ TM_CFG
);
736 cf_interrupt_enable(acdev
, BUF_AVAIL_IRQ
| XFER_DONE_IRQ
, 0);
737 cf_interrupt_enable(acdev
, PIO_XFER_ERR_IRQ
, 1);
738 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
741 static void arasan_cf_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
743 struct arasan_cf_dev
*acdev
= ap
->host
->private_data
;
744 u32 opmode
, tmcfg
, dma_mode
= adev
->dma_mode
;
747 spin_lock_irqsave(&acdev
->host
->lock
, flags
);
748 opmode
= readl(acdev
->vbase
+ OP_MODE
) &
749 ~(MULTI_WORD_DMA_ENB
| ULTRA_DMA_ENB
);
750 tmcfg
= readl(acdev
->vbase
+ TM_CFG
);
752 if ((dma_mode
>= XFER_UDMA_0
) && (dma_mode
<= XFER_UDMA_6
)) {
753 opmode
|= ULTRA_DMA_ENB
;
754 tmcfg
&= ~ULTRA_DMA_TIMING_MASK
;
755 tmcfg
|= (dma_mode
- XFER_UDMA_0
) << ULTRA_DMA_TIMING_SHIFT
;
756 } else if ((dma_mode
>= XFER_MW_DMA_0
) && (dma_mode
<= XFER_MW_DMA_4
)) {
757 opmode
|= MULTI_WORD_DMA_ENB
;
758 tmcfg
&= ~TRUEIDE_MWORD_DMA_TIMING_MASK
;
759 tmcfg
|= (dma_mode
- XFER_MW_DMA_0
) <<
760 TRUEIDE_MWORD_DMA_TIMING_SHIFT
;
762 dev_err(ap
->dev
, "Unknown DMA mode\n");
763 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
767 writel(opmode
, acdev
->vbase
+ OP_MODE
);
768 writel(tmcfg
, acdev
->vbase
+ TM_CFG
);
769 writel(DMA_XFER_MODE
, acdev
->vbase
+ XFER_CTR
);
771 cf_interrupt_enable(acdev
, PIO_XFER_ERR_IRQ
, 0);
772 cf_interrupt_enable(acdev
, BUF_AVAIL_IRQ
| XFER_DONE_IRQ
, 1);
773 spin_unlock_irqrestore(&acdev
->host
->lock
, flags
);
776 static struct ata_port_operations arasan_cf_ops
= {
777 .inherits
= &ata_sff_port_ops
,
778 .freeze
= arasan_cf_freeze
,
779 .error_handler
= arasan_cf_error_handler
,
780 .qc_issue
= arasan_cf_qc_issue
,
781 .set_piomode
= arasan_cf_set_piomode
,
782 .set_dmamode
= arasan_cf_set_dmamode
,
785 static int __devinit
arasan_cf_probe(struct platform_device
*pdev
)
787 struct arasan_cf_dev
*acdev
;
788 struct arasan_cf_pdata
*pdata
= dev_get_platdata(&pdev
->dev
);
789 struct ata_host
*host
;
791 struct resource
*res
;
792 irq_handler_t irq_handler
= NULL
;
795 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
799 if (!devm_request_mem_region(&pdev
->dev
, res
->start
, resource_size(res
),
801 dev_warn(&pdev
->dev
, "Failed to get memory region resource\n");
805 acdev
= devm_kzalloc(&pdev
->dev
, sizeof(*acdev
), GFP_KERNEL
);
807 dev_warn(&pdev
->dev
, "kzalloc fail\n");
811 /* if irq is 0, support only PIO */
812 acdev
->irq
= platform_get_irq(pdev
, 0);
814 irq_handler
= arasan_cf_interrupt
;
816 pdata
->quirk
|= CF_BROKEN_MWDMA
| CF_BROKEN_UDMA
;
818 acdev
->pbase
= res
->start
;
819 acdev
->vbase
= devm_ioremap_nocache(&pdev
->dev
, res
->start
,
822 dev_warn(&pdev
->dev
, "ioremap fail\n");
826 acdev
->clk
= clk_get(&pdev
->dev
, NULL
);
827 if (IS_ERR(acdev
->clk
)) {
828 dev_warn(&pdev
->dev
, "Clock not found\n");
829 return PTR_ERR(acdev
->clk
);
833 host
= ata_host_alloc(&pdev
->dev
, 1);
836 dev_warn(&pdev
->dev
, "alloc host fail\n");
841 host
->private_data
= acdev
;
843 ap
->ops
= &arasan_cf_ops
;
844 ap
->pio_mask
= ATA_PIO6
;
845 ap
->mwdma_mask
= ATA_MWDMA4
;
846 ap
->udma_mask
= ATA_UDMA6
;
848 init_completion(&acdev
->cf_completion
);
849 init_completion(&acdev
->dma_completion
);
850 INIT_WORK(&acdev
->work
, data_xfer
);
851 INIT_DELAYED_WORK(&acdev
->dwork
, delayed_finish
);
852 dma_cap_set(DMA_MEMCPY
, acdev
->mask
);
853 acdev
->dma_priv
= pdata
->dma_priv
;
855 /* Handle platform specific quirks */
857 if (pdata
->quirk
& CF_BROKEN_PIO
) {
858 ap
->ops
->set_piomode
= NULL
;
861 if (pdata
->quirk
& CF_BROKEN_MWDMA
)
863 if (pdata
->quirk
& CF_BROKEN_UDMA
)
866 ap
->flags
|= ATA_FLAG_PIO_POLLING
| ATA_FLAG_NO_ATAPI
;
868 ap
->ioaddr
.cmd_addr
= acdev
->vbase
+ ATA_DATA_PORT
;
869 ap
->ioaddr
.data_addr
= acdev
->vbase
+ ATA_DATA_PORT
;
870 ap
->ioaddr
.error_addr
= acdev
->vbase
+ ATA_ERR_FTR
;
871 ap
->ioaddr
.feature_addr
= acdev
->vbase
+ ATA_ERR_FTR
;
872 ap
->ioaddr
.nsect_addr
= acdev
->vbase
+ ATA_SC
;
873 ap
->ioaddr
.lbal_addr
= acdev
->vbase
+ ATA_SN
;
874 ap
->ioaddr
.lbam_addr
= acdev
->vbase
+ ATA_CL
;
875 ap
->ioaddr
.lbah_addr
= acdev
->vbase
+ ATA_CH
;
876 ap
->ioaddr
.device_addr
= acdev
->vbase
+ ATA_SH
;
877 ap
->ioaddr
.status_addr
= acdev
->vbase
+ ATA_STS_CMD
;
878 ap
->ioaddr
.command_addr
= acdev
->vbase
+ ATA_STS_CMD
;
879 ap
->ioaddr
.altstatus_addr
= acdev
->vbase
+ ATA_ASTS_DCTR
;
880 ap
->ioaddr
.ctl_addr
= acdev
->vbase
+ ATA_ASTS_DCTR
;
882 ata_port_desc(ap
, "phy_addr %llx virt_addr %p",
883 (unsigned long long) res
->start
, acdev
->vbase
);
885 ret
= cf_init(acdev
);
889 cf_card_detect(acdev
, 0);
891 return ata_host_activate(host
, acdev
->irq
, irq_handler
, 0,
899 static int __devexit
arasan_cf_remove(struct platform_device
*pdev
)
901 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
902 struct arasan_cf_dev
*acdev
= host
->ports
[0]->private_data
;
904 ata_host_detach(host
);
912 static int arasan_cf_suspend(struct device
*dev
)
914 struct ata_host
*host
= dev_get_drvdata(dev
);
915 struct arasan_cf_dev
*acdev
= host
->ports
[0]->private_data
;
918 acdev
->dma_chan
->device
->device_control(acdev
->dma_chan
,
919 DMA_TERMINATE_ALL
, 0);
922 return ata_host_suspend(host
, PMSG_SUSPEND
);
925 static int arasan_cf_resume(struct device
*dev
)
927 struct ata_host
*host
= dev_get_drvdata(dev
);
928 struct arasan_cf_dev
*acdev
= host
->ports
[0]->private_data
;
931 ata_host_resume(host
);
937 static SIMPLE_DEV_PM_OPS(arasan_cf_pm_ops
, arasan_cf_suspend
, arasan_cf_resume
);
940 static const struct of_device_id arasan_cf_id_table
[] = {
941 { .compatible
= "arasan,cf-spear1340" },
944 MODULE_DEVICE_TABLE(of
, arasan_cf_id_table
);
947 static struct platform_driver arasan_cf_driver
= {
948 .probe
= arasan_cf_probe
,
949 .remove
= __devexit_p(arasan_cf_remove
),
952 .owner
= THIS_MODULE
,
953 .pm
= &arasan_cf_pm_ops
,
954 .of_match_table
= of_match_ptr(arasan_cf_id_table
),
958 module_platform_driver(arasan_cf_driver
);
960 MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");
961 MODULE_DESCRIPTION("Arasan ATA Compact Flash driver");
962 MODULE_LICENSE("GPL");
963 MODULE_ALIAS("platform:" DRIVER_NAME
);