2 * OMAP2xxx APLL clock control functions
4 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2010 Nokia Corporation
8 * Richard Woodruff <r-woodruff2@ti.com>
11 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
12 * Gordon McNutt and RidgeRun, Inc.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
20 #include <linux/kernel.h>
21 #include <linux/clk.h>
24 #include <plat/clock.h>
25 #include <plat/prcm.h>
28 #include "clock2xxx.h"
29 #include "cm2xxx_3xxx.h"
30 #include "cm-regbits-24xx.h"
32 /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
33 #define EN_APLL_STOPPED 0
34 #define EN_APLL_LOCKED 3
36 /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
37 #define APLLS_CLKIN_19_2MHZ 0
38 #define APLLS_CLKIN_13MHZ 2
39 #define APLLS_CLKIN_12MHZ 3
41 void __iomem
*cm_idlest_pll
;
43 /* Private functions */
45 /* Enable an APLL if off */
46 static int omap2_clk_apll_enable(struct clk
*clk
, u32 status_mask
)
50 apll_mask
= EN_APLL_LOCKED
<< clk
->enable_bit
;
52 cval
= omap2_cm_read_mod_reg(PLL_MOD
, CM_CLKEN
);
54 if ((cval
& apll_mask
) == apll_mask
)
55 return 0; /* apll already enabled */
59 omap2_cm_write_mod_reg(cval
, PLL_MOD
, CM_CLKEN
);
61 omap2_cm_wait_idlest(cm_idlest_pll
, status_mask
,
62 OMAP24XX_CM_IDLEST_VAL
, clk
->name
);
65 * REVISIT: Should we return an error code if omap2_wait_clock_ready()
71 static int omap2_clk_apll96_enable(struct clk
*clk
)
73 return omap2_clk_apll_enable(clk
, OMAP24XX_ST_96M_APLL_MASK
);
76 static int omap2_clk_apll54_enable(struct clk
*clk
)
78 return omap2_clk_apll_enable(clk
, OMAP24XX_ST_54M_APLL_MASK
);
81 static void _apll96_allow_idle(struct clk
*clk
)
83 omap2xxx_cm_set_apll96_auto_low_power_stop();
86 static void _apll96_deny_idle(struct clk
*clk
)
88 omap2xxx_cm_set_apll96_disable_autoidle();
91 static void _apll54_allow_idle(struct clk
*clk
)
93 omap2xxx_cm_set_apll54_auto_low_power_stop();
96 static void _apll54_deny_idle(struct clk
*clk
)
98 omap2xxx_cm_set_apll54_disable_autoidle();
102 static void omap2_clk_apll_disable(struct clk
*clk
)
106 cval
= omap2_cm_read_mod_reg(PLL_MOD
, CM_CLKEN
);
107 cval
&= ~(EN_APLL_LOCKED
<< clk
->enable_bit
);
108 omap2_cm_write_mod_reg(cval
, PLL_MOD
, CM_CLKEN
);
113 const struct clkops clkops_apll96
= {
114 .enable
= omap2_clk_apll96_enable
,
115 .disable
= omap2_clk_apll_disable
,
116 .allow_idle
= _apll96_allow_idle
,
117 .deny_idle
= _apll96_deny_idle
,
120 const struct clkops clkops_apll54
= {
121 .enable
= omap2_clk_apll54_enable
,
122 .disable
= omap2_clk_apll_disable
,
123 .allow_idle
= _apll54_allow_idle
,
124 .deny_idle
= _apll54_deny_idle
,
127 /* Public functions */
129 u32
omap2xxx_get_apll_clkin(void)
131 u32 aplls
, srate
= 0;
133 aplls
= omap2_cm_read_mod_reg(PLL_MOD
, CM_CLKSEL1
);
134 aplls
&= OMAP24XX_APLLS_CLKIN_MASK
;
135 aplls
>>= OMAP24XX_APLLS_CLKIN_SHIFT
;
137 if (aplls
== APLLS_CLKIN_19_2MHZ
)
139 else if (aplls
== APLLS_CLKIN_13MHZ
)
141 else if (aplls
== APLLS_CLKIN_12MHZ
)