Linux 3.17-rc2
[linux/fpc-iii.git] / arch / mips / mm / sc-mips.c
blob99eb8fabab606afe28781620301f430e4b776fd4
1 /*
2 * Copyright (C) 2006 Chris Dearman (chris@mips.com),
3 */
4 #include <linux/init.h>
5 #include <linux/kernel.h>
6 #include <linux/sched.h>
7 #include <linux/mm.h>
9 #include <asm/cpu-type.h>
10 #include <asm/mipsregs.h>
11 #include <asm/bcache.h>
12 #include <asm/cacheops.h>
13 #include <asm/page.h>
14 #include <asm/pgtable.h>
15 #include <asm/mmu_context.h>
16 #include <asm/r4kcache.h>
19 * MIPS32/MIPS64 L2 cache handling
23 * Writeback and invalidate the secondary cache before DMA.
25 static void mips_sc_wback_inv(unsigned long addr, unsigned long size)
27 blast_scache_range(addr, addr + size);
31 * Invalidate the secondary cache before DMA.
33 static void mips_sc_inv(unsigned long addr, unsigned long size)
35 unsigned long lsize = cpu_scache_line_size();
36 unsigned long almask = ~(lsize - 1);
38 cache_op(Hit_Writeback_Inv_SD, addr & almask);
39 cache_op(Hit_Writeback_Inv_SD, (addr + size - 1) & almask);
40 blast_inv_scache_range(addr, addr + size);
43 static void mips_sc_enable(void)
45 /* L2 cache is permanently enabled */
48 static void mips_sc_disable(void)
50 /* L2 cache is permanently enabled */
53 static struct bcache_ops mips_sc_ops = {
54 .bc_enable = mips_sc_enable,
55 .bc_disable = mips_sc_disable,
56 .bc_wback_inv = mips_sc_wback_inv,
57 .bc_inv = mips_sc_inv
61 * Check if the L2 cache controller is activated on a particular platform.
62 * MTI's L2 controller and the L2 cache controller of Broadcom's BMIPS
63 * cores both use c0_config2's bit 12 as "L2 Bypass" bit, that is the
64 * cache being disabled. However there is no guarantee for this to be
65 * true on all platforms. In an act of stupidity the spec defined bits
66 * 12..15 as implementation defined so below function will eventually have
67 * to be replaced by a platform specific probe.
69 static inline int mips_sc_is_activated(struct cpuinfo_mips *c)
71 unsigned int config2 = read_c0_config2();
72 unsigned int tmp;
74 /* Check the bypass bit (L2B) */
75 switch (current_cpu_type()) {
76 case CPU_34K:
77 case CPU_74K:
78 case CPU_1004K:
79 case CPU_1074K:
80 case CPU_INTERAPTIV:
81 case CPU_PROAPTIV:
82 case CPU_P5600:
83 case CPU_BMIPS5000:
84 if (config2 & (1 << 12))
85 return 0;
88 tmp = (config2 >> 4) & 0x0f;
89 if (0 < tmp && tmp <= 7)
90 c->scache.linesz = 2 << tmp;
91 else
92 return 0;
93 return 1;
96 static inline int __init mips_sc_probe(void)
98 struct cpuinfo_mips *c = &current_cpu_data;
99 unsigned int config1, config2;
100 unsigned int tmp;
102 /* Mark as not present until probe completed */
103 c->scache.flags |= MIPS_CACHE_NOT_PRESENT;
105 /* Ignore anything but MIPSxx processors */
106 if (!(c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
107 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)))
108 return 0;
110 /* Does this MIPS32/MIPS64 CPU have a config2 register? */
111 config1 = read_c0_config1();
112 if (!(config1 & MIPS_CONF_M))
113 return 0;
115 config2 = read_c0_config2();
117 if (!mips_sc_is_activated(c))
118 return 0;
120 tmp = (config2 >> 8) & 0x0f;
121 if (0 <= tmp && tmp <= 7)
122 c->scache.sets = 64 << tmp;
123 else
124 return 0;
126 tmp = (config2 >> 0) & 0x0f;
127 if (0 <= tmp && tmp <= 7)
128 c->scache.ways = tmp + 1;
129 else
130 return 0;
132 c->scache.waysize = c->scache.sets * c->scache.linesz;
133 c->scache.waybit = __ffs(c->scache.waysize);
135 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
137 return 1;
140 int mips_sc_init(void)
142 int found = mips_sc_probe();
143 if (found) {
144 mips_sc_enable();
145 bcops = &mips_sc_ops;
147 return found;