2 * STX GP3 - 8560 ADS Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "stx,gp3-8560", "stx,gp3";
34 d-cache-line-size = <32>;
35 i-cache-line-size = <32>;
36 d-cache-size = <32768>;
37 i-cache-size = <32768>;
38 timebase-frequency = <0>;
40 clock-frequency = <0>;
41 next-level-cache = <&L2>;
46 device_type = "memory";
47 reg = <0x00000000 0x10000000>;
54 ranges = <0 0xfdf00000 0x100000>;
56 compatible = "fsl,mpc8560-immr", "simple-bus";
59 compatible = "fsl,ecm-law";
65 compatible = "fsl,mpc8560-ecm", "fsl,ecm";
66 reg = <0x1000 0x1000>;
68 interrupt-parent = <&mpic>;
71 memory-controller@2000 {
72 compatible = "fsl,mpc8540-memory-controller";
73 reg = <0x2000 0x1000>;
74 interrupt-parent = <&mpic>;
78 L2: l2-cache-controller@20000 {
79 compatible = "fsl,mpc8540-l2-cache-controller";
80 reg = <0x20000 0x1000>;
81 cache-line-size = <32>;
82 cache-size = <0x40000>; // L2, 256K
83 interrupt-parent = <&mpic>;
91 compatible = "fsl-i2c";
94 interrupt-parent = <&mpic>;
101 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
103 ranges = <0x0 0x21100 0x200>;
106 compatible = "fsl,mpc8560-dma-channel",
107 "fsl,eloplus-dma-channel";
110 interrupt-parent = <&mpic>;
114 compatible = "fsl,mpc8560-dma-channel",
115 "fsl,eloplus-dma-channel";
118 interrupt-parent = <&mpic>;
122 compatible = "fsl,mpc8560-dma-channel",
123 "fsl,eloplus-dma-channel";
126 interrupt-parent = <&mpic>;
130 compatible = "fsl,mpc8560-dma-channel",
131 "fsl,eloplus-dma-channel";
134 interrupt-parent = <&mpic>;
139 enet0: ethernet@24000 {
140 #address-cells = <1>;
143 device_type = "network";
145 compatible = "gianfar";
146 reg = <0x24000 0x1000>;
147 ranges = <0x0 0x24000 0x1000>;
148 local-mac-address = [ 00 00 00 00 00 00 ];
149 interrupts = <29 2 30 2 34 2>;
150 interrupt-parent = <&mpic>;
151 tbi-handle = <&tbi0>;
152 phy-handle = <&phy2>;
155 #address-cells = <1>;
157 compatible = "fsl,gianfar-mdio";
160 phy2: ethernet-phy@2 {
161 interrupt-parent = <&mpic>;
165 phy4: ethernet-phy@4 {
166 interrupt-parent = <&mpic>;
172 device_type = "tbi-phy";
177 enet1: ethernet@25000 {
178 #address-cells = <1>;
181 device_type = "network";
183 compatible = "gianfar";
184 reg = <0x25000 0x1000>;
185 ranges = <0x0 0x25000 0x1000>;
186 local-mac-address = [ 00 00 00 00 00 00 ];
187 interrupts = <35 2 36 2 40 2>;
188 interrupt-parent = <&mpic>;
189 tbi-handle = <&tbi1>;
190 phy-handle = <&phy4>;
193 #address-cells = <1>;
195 compatible = "fsl,gianfar-tbi";
200 device_type = "tbi-phy";
206 interrupt-controller;
207 #address-cells = <0>;
208 #interrupt-cells = <2>;
209 reg = <0x40000 0x40000>;
210 compatible = "chrp,open-pic";
211 device_type = "open-pic";
215 #address-cells = <1>;
217 compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus";
218 reg = <0x919c0 0x30>;
222 #address-cells = <1>;
224 ranges = <0 0x80000 0x10000>;
227 compatible = "fsl,cpm-muram-data";
228 reg = <0 0x4000 0x9000 0x2000>;
233 compatible = "fsl,mpc8560-brg",
236 reg = <0x919f0 0x10 0x915f0 0x10>;
237 clock-frequency = <0>;
241 interrupt-controller;
242 #address-cells = <0>;
243 #interrupt-cells = <2>;
245 interrupt-parent = <&mpic>;
246 reg = <0x90c00 0x80>;
247 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
250 serial0: serial@91a20 {
251 device_type = "serial";
252 compatible = "fsl,mpc8560-scc-uart",
254 reg = <0x91a20 0x20 0x88100 0x100>;
256 fsl,cpm-command = <0x4a00000>;
258 interrupt-parent = <&cpmpic>;
264 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
268 0x6000 0 0 1 &mpic 1 1
269 0x6000 0 0 2 &mpic 2 1
270 0x6000 0 0 3 &mpic 3 1
271 0x6000 0 0 4 &mpic 4 1
274 0x6800 0 0 1 &mpic 4 1
275 0x6800 0 0 2 &mpic 1 1
276 0x6800 0 0 3 &mpic 2 1
277 0x6800 0 0 4 &mpic 3 1
280 0x7000 0 0 1 &mpic 3 1
281 0x7000 0 0 2 &mpic 4 1
282 0x7000 0 0 3 &mpic 1 1
283 0x7000 0 0 4 &mpic 2 1
286 0x7800 0 0 1 &mpic 2 1
287 0x7800 0 0 2 &mpic 3 1
288 0x7800 0 0 3 &mpic 4 1
289 0x7800 0 0 4 &mpic 1 1>;
291 interrupt-parent = <&mpic>;
294 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
295 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
296 clock-frequency = <66666666>;
297 #interrupt-cells = <1>;
299 #address-cells = <3>;
300 reg = <0xfdf08000 0x1000>;
301 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";