Linux 4.8.3
[linux/fpc-iii.git] / include / drm / drm_dp_helper.h
blob63b8bd50244479a4cebe0d9ddf766fca375a7bcf
1 /*
2 * Copyright © 2008 Keith Packard
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
23 #ifndef _DRM_DP_HELPER_H_
24 #define _DRM_DP_HELPER_H_
26 #include <linux/types.h>
27 #include <linux/i2c.h>
28 #include <linux/delay.h>
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
35 * Abbreviations, in chronological order:
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
40 * MST: Multistream Transport - part of DP 1.2a
42 * 1.2 formally includes both eDP and DPI definitions.
45 #define DP_AUX_MAX_PAYLOAD_BYTES 16
47 #define DP_AUX_I2C_WRITE 0x0
48 #define DP_AUX_I2C_READ 0x1
49 #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
50 #define DP_AUX_I2C_MOT 0x4
51 #define DP_AUX_NATIVE_WRITE 0x8
52 #define DP_AUX_NATIVE_READ 0x9
54 #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55 #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56 #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57 #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
59 #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60 #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61 #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62 #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
64 /* AUX CH addresses */
65 /* DPCD */
66 #define DP_DPCD_REV 0x000
68 #define DP_MAX_LINK_RATE 0x001
70 #define DP_MAX_LANE_COUNT 0x002
71 # define DP_MAX_LANE_COUNT_MASK 0x1f
72 # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
73 # define DP_ENHANCED_FRAME_CAP (1 << 7)
75 #define DP_MAX_DOWNSPREAD 0x003
76 # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
77 # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
79 #define DP_NORP 0x004
81 #define DP_DOWNSTREAMPORT_PRESENT 0x005
82 # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
83 # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
84 # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
85 # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
86 # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
87 # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
88 # define DP_FORMAT_CONVERSION (1 << 3)
89 # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
91 #define DP_MAIN_LINK_CHANNEL_CODING 0x006
93 #define DP_DOWN_STREAM_PORT_COUNT 0x007
94 # define DP_PORT_COUNT_MASK 0x0f
95 # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
96 # define DP_OUI_SUPPORT (1 << 7)
98 #define DP_RECEIVE_PORT_0_CAP_0 0x008
99 # define DP_LOCAL_EDID_PRESENT (1 << 1)
100 # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
102 #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
104 #define DP_RECEIVE_PORT_1_CAP_0 0x00a
105 #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
107 #define DP_I2C_SPEED_CAP 0x00c /* DPI */
108 # define DP_I2C_SPEED_1K 0x01
109 # define DP_I2C_SPEED_5K 0x02
110 # define DP_I2C_SPEED_10K 0x04
111 # define DP_I2C_SPEED_100K 0x08
112 # define DP_I2C_SPEED_400K 0x10
113 # define DP_I2C_SPEED_1M 0x20
115 #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
116 # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
117 # define DP_FRAMING_CHANGE_CAP (1 << 1)
118 # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
120 #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
122 #define DP_ADAPTER_CAP 0x00f /* 1.2 */
123 # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
124 # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
126 #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
127 # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
129 /* Multiple stream transport */
130 #define DP_FAUX_CAP 0x020 /* 1.2 */
131 # define DP_FAUX_CAP_1 (1 << 0)
133 #define DP_MSTM_CAP 0x021 /* 1.2 */
134 # define DP_MST_CAP (1 << 0)
136 #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
138 /* AV_SYNC_DATA_BLOCK 1.2 */
139 #define DP_AV_GRANULARITY 0x023
140 # define DP_AG_FACTOR_MASK (0xf << 0)
141 # define DP_AG_FACTOR_3MS (0 << 0)
142 # define DP_AG_FACTOR_2MS (1 << 0)
143 # define DP_AG_FACTOR_1MS (2 << 0)
144 # define DP_AG_FACTOR_500US (3 << 0)
145 # define DP_AG_FACTOR_200US (4 << 0)
146 # define DP_AG_FACTOR_100US (5 << 0)
147 # define DP_AG_FACTOR_10US (6 << 0)
148 # define DP_AG_FACTOR_1US (7 << 0)
149 # define DP_VG_FACTOR_MASK (0xf << 4)
150 # define DP_VG_FACTOR_3MS (0 << 4)
151 # define DP_VG_FACTOR_2MS (1 << 4)
152 # define DP_VG_FACTOR_1MS (2 << 4)
153 # define DP_VG_FACTOR_500US (3 << 4)
154 # define DP_VG_FACTOR_200US (4 << 4)
155 # define DP_VG_FACTOR_100US (5 << 4)
157 #define DP_AUD_DEC_LAT0 0x024
158 #define DP_AUD_DEC_LAT1 0x025
160 #define DP_AUD_PP_LAT0 0x026
161 #define DP_AUD_PP_LAT1 0x027
163 #define DP_VID_INTER_LAT 0x028
165 #define DP_VID_PROG_LAT 0x029
167 #define DP_REP_LAT 0x02a
169 #define DP_AUD_DEL_INS0 0x02b
170 #define DP_AUD_DEL_INS1 0x02c
171 #define DP_AUD_DEL_INS2 0x02d
172 /* End of AV_SYNC_DATA_BLOCK */
174 #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
175 # define DP_ALPM_CAP (1 << 0)
177 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
178 # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
180 #define DP_GUID 0x030 /* 1.2 */
182 #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
183 # define DP_PSR_IS_SUPPORTED 1
184 # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
186 #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
187 # define DP_PSR_NO_TRAIN_ON_EXIT 1
188 # define DP_PSR_SETUP_TIME_330 (0 << 1)
189 # define DP_PSR_SETUP_TIME_275 (1 << 1)
190 # define DP_PSR_SETUP_TIME_220 (2 << 1)
191 # define DP_PSR_SETUP_TIME_165 (3 << 1)
192 # define DP_PSR_SETUP_TIME_110 (4 << 1)
193 # define DP_PSR_SETUP_TIME_55 (5 << 1)
194 # define DP_PSR_SETUP_TIME_0 (6 << 1)
195 # define DP_PSR_SETUP_TIME_MASK (7 << 1)
196 # define DP_PSR_SETUP_TIME_SHIFT 1
199 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
200 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
201 * each port's descriptor is one byte wide. If it was set, each port's is
202 * four bytes wide, starting with the one byte from the base info. As of
203 * DP interop v1.1a only VGA defines additional detail.
206 /* offset 0 */
207 #define DP_DOWNSTREAM_PORT_0 0x80
208 # define DP_DS_PORT_TYPE_MASK (7 << 0)
209 # define DP_DS_PORT_TYPE_DP 0
210 # define DP_DS_PORT_TYPE_VGA 1
211 # define DP_DS_PORT_TYPE_DVI 2
212 # define DP_DS_PORT_TYPE_HDMI 3
213 # define DP_DS_PORT_TYPE_NON_EDID 4
214 # define DP_DS_PORT_HPD (1 << 3)
215 /* offset 1 for VGA is maximum megapixels per second / 8 */
216 /* offset 2 */
217 # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
218 # define DP_DS_VGA_8BPC 0
219 # define DP_DS_VGA_10BPC 1
220 # define DP_DS_VGA_12BPC 2
221 # define DP_DS_VGA_16BPC 3
223 /* link configuration */
224 #define DP_LINK_BW_SET 0x100
225 # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
226 # define DP_LINK_BW_1_62 0x06
227 # define DP_LINK_BW_2_7 0x0a
228 # define DP_LINK_BW_5_4 0x14 /* 1.2 */
230 #define DP_LANE_COUNT_SET 0x101
231 # define DP_LANE_COUNT_MASK 0x0f
232 # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
234 #define DP_TRAINING_PATTERN_SET 0x102
235 # define DP_TRAINING_PATTERN_DISABLE 0
236 # define DP_TRAINING_PATTERN_1 1
237 # define DP_TRAINING_PATTERN_2 2
238 # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
239 # define DP_TRAINING_PATTERN_MASK 0x3
241 /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
242 # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
243 # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
244 # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
245 # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
246 # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
248 # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
249 # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
251 # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
252 # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
253 # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
254 # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
256 #define DP_TRAINING_LANE0_SET 0x103
257 #define DP_TRAINING_LANE1_SET 0x104
258 #define DP_TRAINING_LANE2_SET 0x105
259 #define DP_TRAINING_LANE3_SET 0x106
261 # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
262 # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
263 # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
264 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
265 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
266 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
267 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
269 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
270 # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
271 # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
272 # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
273 # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
275 # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
276 # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
278 #define DP_DOWNSPREAD_CTRL 0x107
279 # define DP_SPREAD_AMP_0_5 (1 << 4)
280 # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
282 #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
283 # define DP_SET_ANSI_8B10B (1 << 0)
285 #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
286 /* bitmask as for DP_I2C_SPEED_CAP */
288 #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
289 # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
290 # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
291 # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
293 #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
294 #define DP_LINK_QUAL_LANE1_SET 0x10c
295 #define DP_LINK_QUAL_LANE2_SET 0x10d
296 #define DP_LINK_QUAL_LANE3_SET 0x10e
297 # define DP_LINK_QUAL_PATTERN_DISABLE 0
298 # define DP_LINK_QUAL_PATTERN_D10_2 1
299 # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
300 # define DP_LINK_QUAL_PATTERN_PRBS7 3
301 # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
302 # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
303 # define DP_LINK_QUAL_PATTERN_MASK 7
305 #define DP_TRAINING_LANE0_1_SET2 0x10f
306 #define DP_TRAINING_LANE2_3_SET2 0x110
307 # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
308 # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
309 # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
310 # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
312 #define DP_MSTM_CTRL 0x111 /* 1.2 */
313 # define DP_MST_EN (1 << 0)
314 # define DP_UP_REQ_EN (1 << 1)
315 # define DP_UPSTREAM_IS_SRC (1 << 2)
317 #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
318 #define DP_AUDIO_DELAY1 0x113
319 #define DP_AUDIO_DELAY2 0x114
321 #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
322 # define DP_LINK_RATE_SET_SHIFT 0
323 # define DP_LINK_RATE_SET_MASK (7 << 0)
325 #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
326 # define DP_ALPM_ENABLE (1 << 0)
327 # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
329 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
330 # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
331 # define DP_IRQ_HPD_ENABLE (1 << 1)
333 #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
334 # define DP_PWR_NOT_NEEDED (1 << 0)
336 #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
337 # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
339 #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
340 # define DP_PSR_ENABLE (1 << 0)
341 # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
342 # define DP_PSR_CRC_VERIFICATION (1 << 2)
343 # define DP_PSR_FRAME_CAPTURE (1 << 3)
344 # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
345 # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
347 #define DP_ADAPTER_CTRL 0x1a0
348 # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
350 #define DP_BRANCH_DEVICE_CTRL 0x1a1
351 # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
353 #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
354 #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
355 #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
357 #define DP_SINK_COUNT 0x200
358 /* prior to 1.2 bit 7 was reserved mbz */
359 # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
360 # define DP_SINK_CP_READY (1 << 6)
362 #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
363 # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
364 # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
365 # define DP_CP_IRQ (1 << 2)
366 # define DP_MCCS_IRQ (1 << 3)
367 # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
368 # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
369 # define DP_SINK_SPECIFIC_IRQ (1 << 6)
371 #define DP_LANE0_1_STATUS 0x202
372 #define DP_LANE2_3_STATUS 0x203
373 # define DP_LANE_CR_DONE (1 << 0)
374 # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
375 # define DP_LANE_SYMBOL_LOCKED (1 << 2)
377 #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
378 DP_LANE_CHANNEL_EQ_DONE | \
379 DP_LANE_SYMBOL_LOCKED)
381 #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
383 #define DP_INTERLANE_ALIGN_DONE (1 << 0)
384 #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
385 #define DP_LINK_STATUS_UPDATED (1 << 7)
387 #define DP_SINK_STATUS 0x205
389 #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
390 #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
392 #define DP_ADJUST_REQUEST_LANE0_1 0x206
393 #define DP_ADJUST_REQUEST_LANE2_3 0x207
394 # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
395 # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
396 # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
397 # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
398 # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
399 # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
400 # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
401 # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
403 #define DP_TEST_REQUEST 0x218
404 # define DP_TEST_LINK_TRAINING (1 << 0)
405 # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
406 # define DP_TEST_LINK_EDID_READ (1 << 2)
407 # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
408 # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
410 #define DP_TEST_LINK_RATE 0x219
411 # define DP_LINK_RATE_162 (0x6)
412 # define DP_LINK_RATE_27 (0xa)
414 #define DP_TEST_LANE_COUNT 0x220
416 #define DP_TEST_PATTERN 0x221
418 #define DP_TEST_CRC_R_CR 0x240
419 #define DP_TEST_CRC_G_Y 0x242
420 #define DP_TEST_CRC_B_CB 0x244
422 #define DP_TEST_SINK_MISC 0x246
423 # define DP_TEST_CRC_SUPPORTED (1 << 5)
424 # define DP_TEST_COUNT_MASK 0xf
426 #define DP_TEST_RESPONSE 0x260
427 # define DP_TEST_ACK (1 << 0)
428 # define DP_TEST_NAK (1 << 1)
429 # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
431 #define DP_TEST_EDID_CHECKSUM 0x261
433 #define DP_TEST_SINK 0x270
434 # define DP_TEST_SINK_START (1 << 0)
436 #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
437 # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
438 # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
440 #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
441 /* up to ID_SLOT_63 at 0x2ff */
443 #define DP_SOURCE_OUI 0x300
444 #define DP_SINK_OUI 0x400
445 #define DP_BRANCH_OUI 0x500
447 #define DP_SET_POWER 0x600
448 # define DP_SET_POWER_D0 0x1
449 # define DP_SET_POWER_D3 0x2
450 # define DP_SET_POWER_MASK 0x3
452 #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
453 # define DP_EDP_11 0x00
454 # define DP_EDP_12 0x01
455 # define DP_EDP_13 0x02
456 # define DP_EDP_14 0x03
458 #define DP_EDP_GENERAL_CAP_1 0x701
459 # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
460 # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
461 # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
462 # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
463 # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
464 # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
465 # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
466 # define DP_EDP_SET_POWER_CAP (1 << 7)
468 #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
469 # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
470 # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
471 # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
472 # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
473 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
474 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
475 # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
476 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
478 #define DP_EDP_GENERAL_CAP_2 0x703
479 # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
481 #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
482 # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
483 # define DP_EDP_X_REGION_CAP_SHIFT 0
484 # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
485 # define DP_EDP_Y_REGION_CAP_SHIFT 4
487 #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
488 # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
489 # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
490 # define DP_EDP_FRC_ENABLE (1 << 2)
491 # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
492 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
494 #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
495 # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
496 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
497 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
498 # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
499 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
500 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
501 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
502 # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
503 # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
504 # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
506 #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
507 #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
509 #define DP_EDP_PWMGEN_BIT_COUNT 0x724
510 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
511 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
513 #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
515 #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
517 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
518 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
519 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
521 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
522 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
523 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
525 #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
526 #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
528 #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
529 #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
531 #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
532 #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
533 #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
534 #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
536 #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
537 /* 0-5 sink count */
538 # define DP_SINK_COUNT_CP_READY (1 << 6)
540 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
542 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
544 #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
546 #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
547 # define DP_PSR_LINK_CRC_ERROR (1 << 0)
548 # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
549 # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
551 #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
552 # define DP_PSR_CAPS_CHANGE (1 << 0)
554 #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
555 # define DP_PSR_SINK_INACTIVE 0
556 # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
557 # define DP_PSR_SINK_ACTIVE_RFB 2
558 # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
559 # define DP_PSR_SINK_ACTIVE_RESYNC 4
560 # define DP_PSR_SINK_INTERNAL_ERROR 7
561 # define DP_PSR_SINK_STATE_MASK 0x07
563 #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
564 # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
566 /* DP 1.2 Sideband message defines */
567 /* peer device type - DP 1.2a Table 2-92 */
568 #define DP_PEER_DEVICE_NONE 0x0
569 #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
570 #define DP_PEER_DEVICE_MST_BRANCHING 0x2
571 #define DP_PEER_DEVICE_SST_SINK 0x3
572 #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
574 /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
575 #define DP_LINK_ADDRESS 0x01
576 #define DP_CONNECTION_STATUS_NOTIFY 0x02
577 #define DP_ENUM_PATH_RESOURCES 0x10
578 #define DP_ALLOCATE_PAYLOAD 0x11
579 #define DP_QUERY_PAYLOAD 0x12
580 #define DP_RESOURCE_STATUS_NOTIFY 0x13
581 #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
582 #define DP_REMOTE_DPCD_READ 0x20
583 #define DP_REMOTE_DPCD_WRITE 0x21
584 #define DP_REMOTE_I2C_READ 0x22
585 #define DP_REMOTE_I2C_WRITE 0x23
586 #define DP_POWER_UP_PHY 0x24
587 #define DP_POWER_DOWN_PHY 0x25
588 #define DP_SINK_EVENT_NOTIFY 0x30
589 #define DP_QUERY_STREAM_ENC_STATUS 0x38
591 /* DP 1.2 MST sideband nak reasons - table 2.84 */
592 #define DP_NAK_WRITE_FAILURE 0x01
593 #define DP_NAK_INVALID_READ 0x02
594 #define DP_NAK_CRC_FAILURE 0x03
595 #define DP_NAK_BAD_PARAM 0x04
596 #define DP_NAK_DEFER 0x05
597 #define DP_NAK_LINK_FAILURE 0x06
598 #define DP_NAK_NO_RESOURCES 0x07
599 #define DP_NAK_DPCD_FAIL 0x08
600 #define DP_NAK_I2C_NAK 0x09
601 #define DP_NAK_ALLOCATE_FAIL 0x0a
603 #define MODE_I2C_START 1
604 #define MODE_I2C_WRITE 2
605 #define MODE_I2C_READ 4
606 #define MODE_I2C_STOP 8
608 /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
609 #define DP_MST_PHYSICAL_PORT_0 0
610 #define DP_MST_LOGICAL_PORT_0 8
612 #define DP_LINK_STATUS_SIZE 6
613 bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
614 int lane_count);
615 bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
616 int lane_count);
617 u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
618 int lane);
619 u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
620 int lane);
622 #define DP_BRANCH_OUI_HEADER_SIZE 0xc
623 #define DP_RECEIVER_CAP_SIZE 0xf
624 #define EDP_PSR_RECEIVER_CAP_SIZE 2
625 #define EDP_DISPLAY_CTL_CAP_SIZE 3
627 void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
628 void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
630 u8 drm_dp_link_rate_to_bw_code(int link_rate);
631 int drm_dp_bw_code_to_link_rate(u8 link_bw);
633 struct edp_sdp_header {
634 u8 HB0; /* Secondary Data Packet ID */
635 u8 HB1; /* Secondary Data Packet Type */
636 u8 HB2; /* 7:5 reserved, 4:0 revision number */
637 u8 HB3; /* 7:5 reserved, 4:0 number of valid data bytes */
638 } __packed;
640 #define EDP_SDP_HEADER_REVISION_MASK 0x1F
641 #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
643 struct edp_vsc_psr {
644 struct edp_sdp_header sdp_header;
645 u8 DB0; /* Stereo Interface */
646 u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
647 u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
648 u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
649 u8 DB4; /* CRC value bits 7:0 of the G or Y component */
650 u8 DB5; /* CRC value bits 15:8 of the G or Y component */
651 u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
652 u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
653 u8 DB8_31[24]; /* Reserved */
654 } __packed;
656 #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
657 #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
658 #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
660 int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
662 static inline int
663 drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
665 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
668 static inline u8
669 drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
671 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
674 static inline bool
675 drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
677 return dpcd[DP_DPCD_REV] >= 0x11 &&
678 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
681 static inline bool
682 drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
684 return dpcd[DP_DPCD_REV] >= 0x12 &&
685 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
689 * DisplayPort AUX channel
693 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
694 * @address: address of the (first) register to access
695 * @request: contains the type of transaction (see DP_AUX_* macros)
696 * @reply: upon completion, contains the reply type of the transaction
697 * @buffer: pointer to a transmission or reception buffer
698 * @size: size of @buffer
700 struct drm_dp_aux_msg {
701 unsigned int address;
702 u8 request;
703 u8 reply;
704 void *buffer;
705 size_t size;
709 * struct drm_dp_aux - DisplayPort AUX channel
710 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
711 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
712 * @dev: pointer to struct device that is the parent for this AUX channel
713 * @hw_mutex: internal mutex used for locking transfers
714 * @transfer: transfers a message representing a single AUX transaction
716 * The .dev field should be set to a pointer to the device that implements
717 * the AUX channel.
719 * The .name field may be used to specify the name of the I2C adapter. If set to
720 * NULL, dev_name() of .dev will be used.
722 * Drivers provide a hardware-specific implementation of how transactions
723 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
724 * structure describing the transaction is passed into this function. Upon
725 * success, the implementation should return the number of payload bytes
726 * that were transferred, or a negative error-code on failure. Helpers
727 * propagate errors from the .transfer() function, with the exception of
728 * the -EBUSY error, which causes a transaction to be retried. On a short,
729 * helpers will return -EPROTO to make it simpler to check for failure.
731 * An AUX channel can also be used to transport I2C messages to a sink. A
732 * typical application of that is to access an EDID that's present in the
733 * sink device. The .transfer() function can also be used to execute such
734 * transactions. The drm_dp_aux_register() function registers an I2C
735 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
736 * should call drm_dp_aux_unregister() to remove the I2C adapter.
737 * The I2C adapter uses long transfers by default; if a partial response is
738 * received, the adapter will drop down to the size given by the partial
739 * response for this transaction only.
741 * Note that the aux helper code assumes that the .transfer() function
742 * only modifies the reply field of the drm_dp_aux_msg structure. The
743 * retry logic and i2c helpers assume this is the case.
745 struct drm_dp_aux {
746 const char *name;
747 struct i2c_adapter ddc;
748 struct device *dev;
749 struct mutex hw_mutex;
750 ssize_t (*transfer)(struct drm_dp_aux *aux,
751 struct drm_dp_aux_msg *msg);
753 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
755 unsigned i2c_nack_count;
757 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
759 unsigned i2c_defer_count;
762 ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
763 void *buffer, size_t size);
764 ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
765 void *buffer, size_t size);
768 * drm_dp_dpcd_readb() - read a single byte from the DPCD
769 * @aux: DisplayPort AUX channel
770 * @offset: address of the register to read
771 * @valuep: location where the value of the register will be stored
773 * Returns the number of bytes transferred (1) on success, or a negative
774 * error code on failure.
776 static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
777 unsigned int offset, u8 *valuep)
779 return drm_dp_dpcd_read(aux, offset, valuep, 1);
783 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
784 * @aux: DisplayPort AUX channel
785 * @offset: address of the register to write
786 * @value: value to write to the register
788 * Returns the number of bytes transferred (1) on success, or a negative
789 * error code on failure.
791 static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
792 unsigned int offset, u8 value)
794 return drm_dp_dpcd_write(aux, offset, &value, 1);
797 int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
798 u8 status[DP_LINK_STATUS_SIZE]);
801 * DisplayPort link
803 #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
805 struct drm_dp_link {
806 unsigned char revision;
807 unsigned int rate;
808 unsigned int num_lanes;
809 unsigned long capabilities;
812 int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
813 int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
814 int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
815 int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
817 void drm_dp_aux_init(struct drm_dp_aux *aux);
818 int drm_dp_aux_register(struct drm_dp_aux *aux);
819 void drm_dp_aux_unregister(struct drm_dp_aux *aux);
821 #endif /* _DRM_DP_HELPER_H_ */