2 * PCA953x 4/8/16/24/40 bit I/O ports
4 * Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
5 * Copyright (C) 2007 Marvell International Ltd.
7 * Derived from drivers/i2c/chips/pca9539.c
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
14 #include <linux/acpi.h>
15 #include <linux/gpio/driver.h>
16 #include <linux/gpio/consumer.h>
17 #include <linux/i2c.h>
18 #include <linux/init.h>
19 #include <linux/interrupt.h>
20 #include <linux/module.h>
21 #include <linux/of_platform.h>
22 #include <linux/platform_data/pca953x.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/slab.h>
26 #include <asm/unaligned.h>
28 #define PCA953X_INPUT 0x00
29 #define PCA953X_OUTPUT 0x01
30 #define PCA953X_INVERT 0x02
31 #define PCA953X_DIRECTION 0x03
33 #define REG_ADDR_AI 0x80
35 #define PCA957X_IN 0x00
36 #define PCA957X_INVRT 0x01
37 #define PCA957X_BKEN 0x02
38 #define PCA957X_PUPD 0x03
39 #define PCA957X_CFG 0x04
40 #define PCA957X_OUT 0x05
41 #define PCA957X_MSK 0x06
42 #define PCA957X_INTS 0x07
44 #define PCAL953X_OUT_STRENGTH 0x20
45 #define PCAL953X_IN_LATCH 0x22
46 #define PCAL953X_PULL_EN 0x23
47 #define PCAL953X_PULL_SEL 0x24
48 #define PCAL953X_INT_MASK 0x25
49 #define PCAL953X_INT_STAT 0x26
50 #define PCAL953X_OUT_CONF 0x27
52 #define PCAL6524_INT_EDGE 0x28
53 #define PCAL6524_INT_CLR 0x2a
54 #define PCAL6524_IN_STATUS 0x2b
55 #define PCAL6524_OUT_INDCONF 0x2c
56 #define PCAL6524_DEBOUNCE 0x2d
58 #define PCA_GPIO_MASK 0x00FF
60 #define PCAL_GPIO_MASK 0x1f
61 #define PCAL_PINCTRL_MASK 0xe0
63 #define PCA_INT 0x0100
64 #define PCA_PCAL 0x0200
65 #define PCA_LATCH_INT (PCA_PCAL | PCA_INT)
66 #define PCA953X_TYPE 0x1000
67 #define PCA957X_TYPE 0x2000
68 #define PCA_TYPE_MASK 0xF000
70 #define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
72 static const struct i2c_device_id pca953x_id
[] = {
73 { "pca9505", 40 | PCA953X_TYPE
| PCA_INT
, },
74 { "pca9534", 8 | PCA953X_TYPE
| PCA_INT
, },
75 { "pca9535", 16 | PCA953X_TYPE
| PCA_INT
, },
76 { "pca9536", 4 | PCA953X_TYPE
, },
77 { "pca9537", 4 | PCA953X_TYPE
| PCA_INT
, },
78 { "pca9538", 8 | PCA953X_TYPE
| PCA_INT
, },
79 { "pca9539", 16 | PCA953X_TYPE
| PCA_INT
, },
80 { "pca9554", 8 | PCA953X_TYPE
| PCA_INT
, },
81 { "pca9555", 16 | PCA953X_TYPE
| PCA_INT
, },
82 { "pca9556", 8 | PCA953X_TYPE
, },
83 { "pca9557", 8 | PCA953X_TYPE
, },
84 { "pca9574", 8 | PCA957X_TYPE
| PCA_INT
, },
85 { "pca9575", 16 | PCA957X_TYPE
| PCA_INT
, },
86 { "pca9698", 40 | PCA953X_TYPE
, },
88 { "pcal6524", 24 | PCA953X_TYPE
| PCA_INT
| PCA_PCAL
, },
89 { "pcal9555a", 16 | PCA953X_TYPE
| PCA_INT
| PCA_PCAL
, },
91 { "max7310", 8 | PCA953X_TYPE
, },
92 { "max7312", 16 | PCA953X_TYPE
| PCA_INT
, },
93 { "max7313", 16 | PCA953X_TYPE
| PCA_INT
, },
94 { "max7315", 8 | PCA953X_TYPE
| PCA_INT
, },
95 { "max7318", 16 | PCA953X_TYPE
| PCA_INT
, },
96 { "pca6107", 8 | PCA953X_TYPE
| PCA_INT
, },
97 { "tca6408", 8 | PCA953X_TYPE
| PCA_INT
, },
98 { "tca6416", 16 | PCA953X_TYPE
| PCA_INT
, },
99 { "tca6424", 24 | PCA953X_TYPE
| PCA_INT
, },
100 { "tca9539", 16 | PCA953X_TYPE
| PCA_INT
, },
101 { "tca9554", 8 | PCA953X_TYPE
| PCA_INT
, },
102 { "xra1202", 8 | PCA953X_TYPE
},
105 MODULE_DEVICE_TABLE(i2c
, pca953x_id
);
107 static const struct acpi_device_id pca953x_acpi_ids
[] = {
108 { "INT3491", 16 | PCA953X_TYPE
| PCA_INT
| PCA_PCAL
, },
111 MODULE_DEVICE_TABLE(acpi
, pca953x_acpi_ids
);
116 #define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
118 struct pca953x_reg_config
{
124 static const struct pca953x_reg_config pca953x_regs
= {
125 .direction
= PCA953X_DIRECTION
,
126 .output
= PCA953X_OUTPUT
,
127 .input
= PCA953X_INPUT
,
130 static const struct pca953x_reg_config pca957x_regs
= {
131 .direction
= PCA957X_CFG
,
132 .output
= PCA957X_OUT
,
136 struct pca953x_chip
{
138 u8 reg_output
[MAX_BANK
];
139 u8 reg_direction
[MAX_BANK
];
140 struct mutex i2c_lock
;
142 #ifdef CONFIG_GPIO_PCA953X_IRQ
143 struct mutex irq_lock
;
144 u8 irq_mask
[MAX_BANK
];
145 u8 irq_stat
[MAX_BANK
];
146 u8 irq_trig_raise
[MAX_BANK
];
147 u8 irq_trig_fall
[MAX_BANK
];
150 struct i2c_client
*client
;
151 struct gpio_chip gpio_chip
;
152 const char *const *names
;
153 unsigned long driver_data
;
154 struct regulator
*regulator
;
156 const struct pca953x_reg_config
*regs
;
158 int (*write_regs
)(struct pca953x_chip
*, int, u8
*);
159 int (*read_regs
)(struct pca953x_chip
*, int, u8
*);
162 static int pca953x_read_single(struct pca953x_chip
*chip
, int reg
, u32
*val
,
166 int bank_shift
= fls((chip
->gpio_chip
.ngpio
- 1) / BANK_SZ
);
167 int offset
= off
/ BANK_SZ
;
169 ret
= i2c_smbus_read_byte_data(chip
->client
,
170 (reg
<< bank_shift
) + offset
);
174 dev_err(&chip
->client
->dev
, "failed reading register\n");
181 static int pca953x_write_single(struct pca953x_chip
*chip
, int reg
, u32 val
,
185 int bank_shift
= fls((chip
->gpio_chip
.ngpio
- 1) / BANK_SZ
);
186 int offset
= off
/ BANK_SZ
;
188 ret
= i2c_smbus_write_byte_data(chip
->client
,
189 (reg
<< bank_shift
) + offset
, val
);
192 dev_err(&chip
->client
->dev
, "failed writing register\n");
199 static int pca953x_write_regs_8(struct pca953x_chip
*chip
, int reg
, u8
*val
)
201 return i2c_smbus_write_byte_data(chip
->client
, reg
, *val
);
204 static int pca953x_write_regs_16(struct pca953x_chip
*chip
, int reg
, u8
*val
)
206 u16 word
= get_unaligned((u16
*)val
);
208 return i2c_smbus_write_word_data(chip
->client
, reg
<< 1, word
);
211 static int pca957x_write_regs_16(struct pca953x_chip
*chip
, int reg
, u8
*val
)
215 ret
= i2c_smbus_write_byte_data(chip
->client
, reg
<< 1, val
[0]);
219 return i2c_smbus_write_byte_data(chip
->client
, (reg
<< 1) + 1, val
[1]);
222 static int pca953x_write_regs_24(struct pca953x_chip
*chip
, int reg
, u8
*val
)
224 int bank_shift
= fls((chip
->gpio_chip
.ngpio
- 1) / BANK_SZ
);
225 int addr
= (reg
& PCAL_GPIO_MASK
) << bank_shift
;
226 int pinctrl
= (reg
& PCAL_PINCTRL_MASK
) << 1;
228 return i2c_smbus_write_i2c_block_data(chip
->client
,
229 pinctrl
| addr
| REG_ADDR_AI
,
233 static int pca953x_write_regs(struct pca953x_chip
*chip
, int reg
, u8
*val
)
237 ret
= chip
->write_regs(chip
, reg
, val
);
239 dev_err(&chip
->client
->dev
, "failed writing register\n");
246 static int pca953x_read_regs_8(struct pca953x_chip
*chip
, int reg
, u8
*val
)
250 ret
= i2c_smbus_read_byte_data(chip
->client
, reg
);
256 static int pca953x_read_regs_16(struct pca953x_chip
*chip
, int reg
, u8
*val
)
260 ret
= i2c_smbus_read_word_data(chip
->client
, reg
<< 1);
261 put_unaligned(ret
, (u16
*)val
);
266 static int pca953x_read_regs_24(struct pca953x_chip
*chip
, int reg
, u8
*val
)
268 int bank_shift
= fls((chip
->gpio_chip
.ngpio
- 1) / BANK_SZ
);
269 int addr
= (reg
& PCAL_GPIO_MASK
) << bank_shift
;
270 int pinctrl
= (reg
& PCAL_PINCTRL_MASK
) << 1;
272 return i2c_smbus_read_i2c_block_data(chip
->client
,
273 pinctrl
| addr
| REG_ADDR_AI
,
277 static int pca953x_read_regs(struct pca953x_chip
*chip
, int reg
, u8
*val
)
281 ret
= chip
->read_regs(chip
, reg
, val
);
283 dev_err(&chip
->client
->dev
, "failed reading register\n");
290 static int pca953x_gpio_direction_input(struct gpio_chip
*gc
, unsigned off
)
292 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
296 mutex_lock(&chip
->i2c_lock
);
297 reg_val
= chip
->reg_direction
[off
/ BANK_SZ
] | (1u << (off
% BANK_SZ
));
299 ret
= pca953x_write_single(chip
, chip
->regs
->direction
, reg_val
, off
);
303 chip
->reg_direction
[off
/ BANK_SZ
] = reg_val
;
305 mutex_unlock(&chip
->i2c_lock
);
309 static int pca953x_gpio_direction_output(struct gpio_chip
*gc
,
310 unsigned off
, int val
)
312 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
316 mutex_lock(&chip
->i2c_lock
);
317 /* set output level */
319 reg_val
= chip
->reg_output
[off
/ BANK_SZ
]
320 | (1u << (off
% BANK_SZ
));
322 reg_val
= chip
->reg_output
[off
/ BANK_SZ
]
323 & ~(1u << (off
% BANK_SZ
));
325 ret
= pca953x_write_single(chip
, chip
->regs
->output
, reg_val
, off
);
329 chip
->reg_output
[off
/ BANK_SZ
] = reg_val
;
332 reg_val
= chip
->reg_direction
[off
/ BANK_SZ
] & ~(1u << (off
% BANK_SZ
));
333 ret
= pca953x_write_single(chip
, chip
->regs
->direction
, reg_val
, off
);
337 chip
->reg_direction
[off
/ BANK_SZ
] = reg_val
;
339 mutex_unlock(&chip
->i2c_lock
);
343 static int pca953x_gpio_get_value(struct gpio_chip
*gc
, unsigned off
)
345 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
349 mutex_lock(&chip
->i2c_lock
);
350 ret
= pca953x_read_single(chip
, chip
->regs
->input
, ®_val
, off
);
351 mutex_unlock(&chip
->i2c_lock
);
353 /* NOTE: diagnostic already emitted; that's all we should
354 * do unless gpio_*_value_cansleep() calls become different
355 * from their nonsleeping siblings (and report faults).
360 return (reg_val
& (1u << (off
% BANK_SZ
))) ? 1 : 0;
363 static void pca953x_gpio_set_value(struct gpio_chip
*gc
, unsigned off
, int val
)
365 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
369 mutex_lock(&chip
->i2c_lock
);
371 reg_val
= chip
->reg_output
[off
/ BANK_SZ
]
372 | (1u << (off
% BANK_SZ
));
374 reg_val
= chip
->reg_output
[off
/ BANK_SZ
]
375 & ~(1u << (off
% BANK_SZ
));
377 ret
= pca953x_write_single(chip
, chip
->regs
->output
, reg_val
, off
);
381 chip
->reg_output
[off
/ BANK_SZ
] = reg_val
;
383 mutex_unlock(&chip
->i2c_lock
);
386 static int pca953x_gpio_get_direction(struct gpio_chip
*gc
, unsigned off
)
388 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
392 mutex_lock(&chip
->i2c_lock
);
393 ret
= pca953x_read_single(chip
, chip
->regs
->direction
, ®_val
, off
);
394 mutex_unlock(&chip
->i2c_lock
);
398 return !!(reg_val
& (1u << (off
% BANK_SZ
)));
401 static void pca953x_gpio_set_multiple(struct gpio_chip
*gc
,
402 unsigned long *mask
, unsigned long *bits
)
404 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
405 unsigned int bank_mask
, bank_val
;
406 int bank_shift
, bank
;
407 u8 reg_val
[MAX_BANK
];
410 bank_shift
= fls((chip
->gpio_chip
.ngpio
- 1) / BANK_SZ
);
412 mutex_lock(&chip
->i2c_lock
);
413 memcpy(reg_val
, chip
->reg_output
, NBANK(chip
));
414 for (bank
= 0; bank
< NBANK(chip
); bank
++) {
415 bank_mask
= mask
[bank
/ sizeof(*mask
)] >>
416 ((bank
% sizeof(*mask
)) * 8);
418 bank_val
= bits
[bank
/ sizeof(*bits
)] >>
419 ((bank
% sizeof(*bits
)) * 8);
420 bank_val
&= bank_mask
;
421 reg_val
[bank
] = (reg_val
[bank
] & ~bank_mask
) | bank_val
;
425 ret
= i2c_smbus_write_i2c_block_data(chip
->client
,
426 chip
->regs
->output
<< bank_shift
,
427 NBANK(chip
), reg_val
);
431 memcpy(chip
->reg_output
, reg_val
, NBANK(chip
));
433 mutex_unlock(&chip
->i2c_lock
);
436 static void pca953x_setup_gpio(struct pca953x_chip
*chip
, int gpios
)
438 struct gpio_chip
*gc
;
440 gc
= &chip
->gpio_chip
;
442 gc
->direction_input
= pca953x_gpio_direction_input
;
443 gc
->direction_output
= pca953x_gpio_direction_output
;
444 gc
->get
= pca953x_gpio_get_value
;
445 gc
->set
= pca953x_gpio_set_value
;
446 gc
->get_direction
= pca953x_gpio_get_direction
;
447 gc
->set_multiple
= pca953x_gpio_set_multiple
;
448 gc
->can_sleep
= true;
450 gc
->base
= chip
->gpio_start
;
452 gc
->label
= chip
->client
->name
;
453 gc
->parent
= &chip
->client
->dev
;
454 gc
->owner
= THIS_MODULE
;
455 gc
->names
= chip
->names
;
458 #ifdef CONFIG_GPIO_PCA953X_IRQ
459 static void pca953x_irq_mask(struct irq_data
*d
)
461 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
462 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
464 chip
->irq_mask
[d
->hwirq
/ BANK_SZ
] &= ~(1 << (d
->hwirq
% BANK_SZ
));
467 static void pca953x_irq_unmask(struct irq_data
*d
)
469 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
470 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
472 chip
->irq_mask
[d
->hwirq
/ BANK_SZ
] |= 1 << (d
->hwirq
% BANK_SZ
);
475 static void pca953x_irq_bus_lock(struct irq_data
*d
)
477 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
478 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
480 mutex_lock(&chip
->irq_lock
);
483 static void pca953x_irq_bus_sync_unlock(struct irq_data
*d
)
485 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
486 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
489 u8 invert_irq_mask
[MAX_BANK
];
491 if (chip
->driver_data
& PCA_PCAL
) {
492 /* Enable latch on interrupt-enabled inputs */
493 pca953x_write_regs(chip
, PCAL953X_IN_LATCH
, chip
->irq_mask
);
495 for (i
= 0; i
< NBANK(chip
); i
++)
496 invert_irq_mask
[i
] = ~chip
->irq_mask
[i
];
498 /* Unmask enabled interrupts */
499 pca953x_write_regs(chip
, PCAL953X_INT_MASK
, invert_irq_mask
);
502 /* Look for any newly setup interrupt */
503 for (i
= 0; i
< NBANK(chip
); i
++) {
504 new_irqs
= chip
->irq_trig_fall
[i
] | chip
->irq_trig_raise
[i
];
505 new_irqs
&= ~chip
->reg_direction
[i
];
508 level
= __ffs(new_irqs
);
509 pca953x_gpio_direction_input(&chip
->gpio_chip
,
510 level
+ (BANK_SZ
* i
));
511 new_irqs
&= ~(1 << level
);
515 mutex_unlock(&chip
->irq_lock
);
518 static int pca953x_irq_set_type(struct irq_data
*d
, unsigned int type
)
520 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
521 struct pca953x_chip
*chip
= gpiochip_get_data(gc
);
522 int bank_nb
= d
->hwirq
/ BANK_SZ
;
523 u8 mask
= 1 << (d
->hwirq
% BANK_SZ
);
525 if (!(type
& IRQ_TYPE_EDGE_BOTH
)) {
526 dev_err(&chip
->client
->dev
, "irq %d: unsupported type %d\n",
531 if (type
& IRQ_TYPE_EDGE_FALLING
)
532 chip
->irq_trig_fall
[bank_nb
] |= mask
;
534 chip
->irq_trig_fall
[bank_nb
] &= ~mask
;
536 if (type
& IRQ_TYPE_EDGE_RISING
)
537 chip
->irq_trig_raise
[bank_nb
] |= mask
;
539 chip
->irq_trig_raise
[bank_nb
] &= ~mask
;
544 static void pca953x_irq_shutdown(struct irq_data
*d
)
546 struct pca953x_chip
*chip
= irq_data_get_irq_chip_data(d
);
547 u8 mask
= 1 << (d
->hwirq
% BANK_SZ
);
549 chip
->irq_trig_raise
[d
->hwirq
/ BANK_SZ
] &= ~mask
;
550 chip
->irq_trig_fall
[d
->hwirq
/ BANK_SZ
] &= ~mask
;
553 static struct irq_chip pca953x_irq_chip
= {
555 .irq_mask
= pca953x_irq_mask
,
556 .irq_unmask
= pca953x_irq_unmask
,
557 .irq_bus_lock
= pca953x_irq_bus_lock
,
558 .irq_bus_sync_unlock
= pca953x_irq_bus_sync_unlock
,
559 .irq_set_type
= pca953x_irq_set_type
,
560 .irq_shutdown
= pca953x_irq_shutdown
,
563 static bool pca953x_irq_pending(struct pca953x_chip
*chip
, u8
*pending
)
565 u8 cur_stat
[MAX_BANK
];
566 u8 old_stat
[MAX_BANK
];
567 bool pending_seen
= false;
568 bool trigger_seen
= false;
569 u8 trigger
[MAX_BANK
];
572 if (chip
->driver_data
& PCA_PCAL
) {
573 /* Read the current interrupt status from the device */
574 ret
= pca953x_read_regs(chip
, PCAL953X_INT_STAT
, trigger
);
578 /* Check latched inputs and clear interrupt status */
579 ret
= pca953x_read_regs(chip
, PCA953X_INPUT
, cur_stat
);
583 for (i
= 0; i
< NBANK(chip
); i
++) {
584 /* Apply filter for rising/falling edge selection */
585 pending
[i
] = (~cur_stat
[i
] & chip
->irq_trig_fall
[i
]) |
586 (cur_stat
[i
] & chip
->irq_trig_raise
[i
]);
587 pending
[i
] &= trigger
[i
];
595 ret
= pca953x_read_regs(chip
, chip
->regs
->input
, cur_stat
);
599 /* Remove output pins from the equation */
600 for (i
= 0; i
< NBANK(chip
); i
++)
601 cur_stat
[i
] &= chip
->reg_direction
[i
];
603 memcpy(old_stat
, chip
->irq_stat
, NBANK(chip
));
605 for (i
= 0; i
< NBANK(chip
); i
++) {
606 trigger
[i
] = (cur_stat
[i
] ^ old_stat
[i
]) & chip
->irq_mask
[i
];
614 memcpy(chip
->irq_stat
, cur_stat
, NBANK(chip
));
616 for (i
= 0; i
< NBANK(chip
); i
++) {
617 pending
[i
] = (old_stat
[i
] & chip
->irq_trig_fall
[i
]) |
618 (cur_stat
[i
] & chip
->irq_trig_raise
[i
]);
619 pending
[i
] &= trigger
[i
];
627 static irqreturn_t
pca953x_irq_handler(int irq
, void *devid
)
629 struct pca953x_chip
*chip
= devid
;
630 u8 pending
[MAX_BANK
];
632 unsigned nhandled
= 0;
635 if (!pca953x_irq_pending(chip
, pending
))
638 for (i
= 0; i
< NBANK(chip
); i
++) {
640 level
= __ffs(pending
[i
]);
641 handle_nested_irq(irq_find_mapping(chip
->gpio_chip
.irq
.domain
,
642 level
+ (BANK_SZ
* i
)));
643 pending
[i
] &= ~(1 << level
);
648 return (nhandled
> 0) ? IRQ_HANDLED
: IRQ_NONE
;
651 static int pca953x_irq_setup(struct pca953x_chip
*chip
,
654 struct i2c_client
*client
= chip
->client
;
657 if (client
->irq
&& irq_base
!= -1
658 && (chip
->driver_data
& PCA_INT
)) {
659 ret
= pca953x_read_regs(chip
,
660 chip
->regs
->input
, chip
->irq_stat
);
665 * There is no way to know which GPIO line generated the
666 * interrupt. We have to rely on the previous read for
669 for (i
= 0; i
< NBANK(chip
); i
++)
670 chip
->irq_stat
[i
] &= chip
->reg_direction
[i
];
671 mutex_init(&chip
->irq_lock
);
673 ret
= devm_request_threaded_irq(&client
->dev
,
677 IRQF_TRIGGER_LOW
| IRQF_ONESHOT
|
679 dev_name(&client
->dev
), chip
);
681 dev_err(&client
->dev
, "failed to request irq %d\n",
686 ret
= gpiochip_irqchip_add_nested(&chip
->gpio_chip
,
692 dev_err(&client
->dev
,
693 "could not connect irqchip to gpiochip\n");
697 gpiochip_set_nested_irqchip(&chip
->gpio_chip
,
705 #else /* CONFIG_GPIO_PCA953X_IRQ */
706 static int pca953x_irq_setup(struct pca953x_chip
*chip
,
709 struct i2c_client
*client
= chip
->client
;
711 if (client
->irq
&& irq_base
!= -1 && (chip
->driver_data
& PCA_INT
))
712 dev_warn(&client
->dev
, "interrupt support not compiled in\n");
718 static int device_pca953x_init(struct pca953x_chip
*chip
, u32 invert
)
723 chip
->regs
= &pca953x_regs
;
725 ret
= pca953x_read_regs(chip
, chip
->regs
->output
, chip
->reg_output
);
729 ret
= pca953x_read_regs(chip
, chip
->regs
->direction
,
730 chip
->reg_direction
);
734 /* set platform specific polarity inversion */
736 memset(val
, 0xFF, NBANK(chip
));
738 memset(val
, 0, NBANK(chip
));
740 ret
= pca953x_write_regs(chip
, PCA953X_INVERT
, val
);
745 static int device_pca957x_init(struct pca953x_chip
*chip
, u32 invert
)
750 chip
->regs
= &pca957x_regs
;
752 ret
= pca953x_read_regs(chip
, chip
->regs
->output
, chip
->reg_output
);
755 ret
= pca953x_read_regs(chip
, chip
->regs
->direction
,
756 chip
->reg_direction
);
760 /* set platform specific polarity inversion */
762 memset(val
, 0xFF, NBANK(chip
));
764 memset(val
, 0, NBANK(chip
));
765 ret
= pca953x_write_regs(chip
, PCA957X_INVRT
, val
);
769 /* To enable register 6, 7 to control pull up and pull down */
770 memset(val
, 0x02, NBANK(chip
));
771 ret
= pca953x_write_regs(chip
, PCA957X_BKEN
, val
);
780 static const struct of_device_id pca953x_dt_ids
[];
782 static int pca953x_probe(struct i2c_client
*client
,
783 const struct i2c_device_id
*i2c_id
)
785 struct pca953x_platform_data
*pdata
;
786 struct pca953x_chip
*chip
;
790 struct regulator
*reg
;
792 chip
= devm_kzalloc(&client
->dev
,
793 sizeof(struct pca953x_chip
), GFP_KERNEL
);
797 pdata
= dev_get_platdata(&client
->dev
);
799 irq_base
= pdata
->irq_base
;
800 chip
->gpio_start
= pdata
->gpio_base
;
801 invert
= pdata
->invert
;
802 chip
->names
= pdata
->names
;
804 struct gpio_desc
*reset_gpio
;
806 chip
->gpio_start
= -1;
810 * See if we need to de-assert a reset pin.
812 * There is no known ACPI-enabled platforms that are
813 * using "reset" GPIO. Otherwise any of those platform
814 * must use _DSD method with corresponding property.
816 reset_gpio
= devm_gpiod_get_optional(&client
->dev
, "reset",
818 if (IS_ERR(reset_gpio
))
819 return PTR_ERR(reset_gpio
);
822 chip
->client
= client
;
824 reg
= devm_regulator_get(&client
->dev
, "vcc");
827 if (ret
!= -EPROBE_DEFER
)
828 dev_err(&client
->dev
, "reg get err: %d\n", ret
);
831 ret
= regulator_enable(reg
);
833 dev_err(&client
->dev
, "reg en err: %d\n", ret
);
836 chip
->regulator
= reg
;
839 chip
->driver_data
= i2c_id
->driver_data
;
841 const struct acpi_device_id
*acpi_id
;
842 struct device
*dev
= &client
->dev
;
844 chip
->driver_data
= (uintptr_t)of_device_get_match_data(dev
);
845 if (!chip
->driver_data
) {
846 acpi_id
= acpi_match_device(pca953x_acpi_ids
, dev
);
852 chip
->driver_data
= acpi_id
->driver_data
;
856 mutex_init(&chip
->i2c_lock
);
858 * In case we have an i2c-mux controlled by a GPIO provided by an
859 * expander using the same driver higher on the device tree, read the
860 * i2c adapter nesting depth and use the retrieved value as lockdep
861 * subclass for chip->i2c_lock.
863 * REVISIT: This solution is not complete. It protects us from lockdep
864 * false positives when the expander controlling the i2c-mux is on
865 * a different level on the device tree, but not when it's on the same
866 * level on a different branch (in which case the subclass number
867 * would be the same).
869 * TODO: Once a correct solution is developed, a similar fix should be
870 * applied to all other i2c-controlled GPIO expanders (and potentially
873 lockdep_set_subclass(&chip
->i2c_lock
,
874 i2c_adapter_depth(client
->adapter
));
876 /* initialize cached registers from their original values.
877 * we can't share this chip with another i2c master.
879 pca953x_setup_gpio(chip
, chip
->driver_data
& PCA_GPIO_MASK
);
881 if (chip
->gpio_chip
.ngpio
<= 8) {
882 chip
->write_regs
= pca953x_write_regs_8
;
883 chip
->read_regs
= pca953x_read_regs_8
;
884 } else if (chip
->gpio_chip
.ngpio
>= 24) {
885 chip
->write_regs
= pca953x_write_regs_24
;
886 chip
->read_regs
= pca953x_read_regs_24
;
888 if (PCA_CHIP_TYPE(chip
->driver_data
) == PCA953X_TYPE
)
889 chip
->write_regs
= pca953x_write_regs_16
;
891 chip
->write_regs
= pca957x_write_regs_16
;
892 chip
->read_regs
= pca953x_read_regs_16
;
895 if (PCA_CHIP_TYPE(chip
->driver_data
) == PCA953X_TYPE
)
896 ret
= device_pca953x_init(chip
, invert
);
898 ret
= device_pca957x_init(chip
, invert
);
902 ret
= devm_gpiochip_add_data(&client
->dev
, &chip
->gpio_chip
, chip
);
906 ret
= pca953x_irq_setup(chip
, irq_base
);
910 if (pdata
&& pdata
->setup
) {
911 ret
= pdata
->setup(client
, chip
->gpio_chip
.base
,
912 chip
->gpio_chip
.ngpio
, pdata
->context
);
914 dev_warn(&client
->dev
, "setup failed, %d\n", ret
);
917 i2c_set_clientdata(client
, chip
);
921 regulator_disable(chip
->regulator
);
925 static int pca953x_remove(struct i2c_client
*client
)
927 struct pca953x_platform_data
*pdata
= dev_get_platdata(&client
->dev
);
928 struct pca953x_chip
*chip
= i2c_get_clientdata(client
);
931 if (pdata
&& pdata
->teardown
) {
932 ret
= pdata
->teardown(client
, chip
->gpio_chip
.base
,
933 chip
->gpio_chip
.ngpio
, pdata
->context
);
935 dev_err(&client
->dev
, "%s failed, %d\n",
941 regulator_disable(chip
->regulator
);
946 /* convenience to stop overlong match-table lines */
947 #define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
948 #define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)
950 static const struct of_device_id pca953x_dt_ids
[] = {
951 { .compatible
= "nxp,pca9505", .data
= OF_953X(40, PCA_INT
), },
952 { .compatible
= "nxp,pca9534", .data
= OF_953X( 8, PCA_INT
), },
953 { .compatible
= "nxp,pca9535", .data
= OF_953X(16, PCA_INT
), },
954 { .compatible
= "nxp,pca9536", .data
= OF_953X( 4, 0), },
955 { .compatible
= "nxp,pca9537", .data
= OF_953X( 4, PCA_INT
), },
956 { .compatible
= "nxp,pca9538", .data
= OF_953X( 8, PCA_INT
), },
957 { .compatible
= "nxp,pca9539", .data
= OF_953X(16, PCA_INT
), },
958 { .compatible
= "nxp,pca9554", .data
= OF_953X( 8, PCA_INT
), },
959 { .compatible
= "nxp,pca9555", .data
= OF_953X(16, PCA_INT
), },
960 { .compatible
= "nxp,pca9556", .data
= OF_953X( 8, 0), },
961 { .compatible
= "nxp,pca9557", .data
= OF_953X( 8, 0), },
962 { .compatible
= "nxp,pca9574", .data
= OF_957X( 8, PCA_INT
), },
963 { .compatible
= "nxp,pca9575", .data
= OF_957X(16, PCA_INT
), },
964 { .compatible
= "nxp,pca9698", .data
= OF_953X(40, 0), },
966 { .compatible
= "nxp,pcal6524", .data
= OF_953X(24, PCA_LATCH_INT
), },
967 { .compatible
= "nxp,pcal9555a", .data
= OF_953X(16, PCA_LATCH_INT
), },
969 { .compatible
= "maxim,max7310", .data
= OF_953X( 8, 0), },
970 { .compatible
= "maxim,max7312", .data
= OF_953X(16, PCA_INT
), },
971 { .compatible
= "maxim,max7313", .data
= OF_953X(16, PCA_INT
), },
972 { .compatible
= "maxim,max7315", .data
= OF_953X( 8, PCA_INT
), },
973 { .compatible
= "maxim,max7318", .data
= OF_953X(16, PCA_INT
), },
975 { .compatible
= "ti,pca6107", .data
= OF_953X( 8, PCA_INT
), },
976 { .compatible
= "ti,pca9536", .data
= OF_953X( 4, 0), },
977 { .compatible
= "ti,tca6408", .data
= OF_953X( 8, PCA_INT
), },
978 { .compatible
= "ti,tca6416", .data
= OF_953X(16, PCA_INT
), },
979 { .compatible
= "ti,tca6424", .data
= OF_953X(24, PCA_INT
), },
981 { .compatible
= "onnn,pca9654", .data
= OF_953X( 8, PCA_INT
), },
983 { .compatible
= "exar,xra1202", .data
= OF_953X( 8, 0), },
987 MODULE_DEVICE_TABLE(of
, pca953x_dt_ids
);
989 static struct i2c_driver pca953x_driver
= {
992 .of_match_table
= pca953x_dt_ids
,
993 .acpi_match_table
= ACPI_PTR(pca953x_acpi_ids
),
995 .probe
= pca953x_probe
,
996 .remove
= pca953x_remove
,
997 .id_table
= pca953x_id
,
1000 static int __init
pca953x_init(void)
1002 return i2c_add_driver(&pca953x_driver
);
1004 /* register after i2c postcore initcall and before
1005 * subsys initcalls that may rely on these GPIOs
1007 subsys_initcall(pca953x_init
);
1009 static void __exit
pca953x_exit(void)
1011 i2c_del_driver(&pca953x_driver
);
1013 module_exit(pca953x_exit
);
1015 MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
1016 MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
1017 MODULE_LICENSE("GPL");