2 * arch/arm/mach-tegra/gpio.c
4 * Copyright (c) 2010 Google, Inc
7 * Erik Gilling <konkers@google.com>
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 #include <linux/err.h>
21 #include <linux/init.h>
22 #include <linux/irq.h>
23 #include <linux/interrupt.h>
25 #include <linux/gpio/driver.h>
26 #include <linux/of_device.h>
27 #include <linux/platform_device.h>
28 #include <linux/module.h>
29 #include <linux/irqdomain.h>
30 #include <linux/irqchip/chained_irq.h>
31 #include <linux/pinctrl/consumer.h>
34 #define GPIO_BANK(x) ((x) >> 5)
35 #define GPIO_PORT(x) (((x) >> 3) & 0x3)
36 #define GPIO_BIT(x) ((x) & 0x7)
38 #define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
41 #define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
42 #define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
43 #define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
44 #define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
45 #define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
46 #define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
47 #define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
48 #define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
49 #define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
52 #define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
53 #define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
54 #define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
55 #define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
56 #define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
57 #define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
58 #define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
60 #define GPIO_INT_LVL_MASK 0x010101
61 #define GPIO_INT_LVL_EDGE_RISING 0x000101
62 #define GPIO_INT_LVL_EDGE_FALLING 0x000100
63 #define GPIO_INT_LVL_EDGE_BOTH 0x010100
64 #define GPIO_INT_LVL_LEVEL_HIGH 0x000001
65 #define GPIO_INT_LVL_LEVEL_LOW 0x000000
67 struct tegra_gpio_info
;
69 struct tegra_gpio_bank
{
72 spinlock_t lvl_lock
[4];
73 spinlock_t dbc_lock
[4]; /* Lock for updating debounce count register */
74 #ifdef CONFIG_PM_SLEEP
84 struct tegra_gpio_info
*tgi
;
87 struct tegra_gpio_soc_config
{
88 bool debounce_supported
;
93 struct tegra_gpio_info
{
96 struct irq_domain
*irq_domain
;
97 struct tegra_gpio_bank
*bank_info
;
98 const struct tegra_gpio_soc_config
*soc
;
104 static inline void tegra_gpio_writel(struct tegra_gpio_info
*tgi
,
107 __raw_writel(val
, tgi
->regs
+ reg
);
110 static inline u32
tegra_gpio_readl(struct tegra_gpio_info
*tgi
, u32 reg
)
112 return __raw_readl(tgi
->regs
+ reg
);
115 static unsigned int tegra_gpio_compose(unsigned int bank
, unsigned int port
,
118 return (bank
<< 5) | ((port
& 0x3) << 3) | (bit
& 0x7);
121 static void tegra_gpio_mask_write(struct tegra_gpio_info
*tgi
, u32 reg
,
122 unsigned int gpio
, u32 value
)
126 val
= 0x100 << GPIO_BIT(gpio
);
128 val
|= 1 << GPIO_BIT(gpio
);
129 tegra_gpio_writel(tgi
, val
, reg
);
132 static void tegra_gpio_enable(struct tegra_gpio_info
*tgi
, unsigned int gpio
)
134 tegra_gpio_mask_write(tgi
, GPIO_MSK_CNF(tgi
, gpio
), gpio
, 1);
137 static void tegra_gpio_disable(struct tegra_gpio_info
*tgi
, unsigned int gpio
)
139 tegra_gpio_mask_write(tgi
, GPIO_MSK_CNF(tgi
, gpio
), gpio
, 0);
142 static int tegra_gpio_request(struct gpio_chip
*chip
, unsigned int offset
)
144 return pinctrl_gpio_request(offset
);
147 static void tegra_gpio_free(struct gpio_chip
*chip
, unsigned int offset
)
149 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
151 pinctrl_gpio_free(offset
);
152 tegra_gpio_disable(tgi
, offset
);
155 static void tegra_gpio_set(struct gpio_chip
*chip
, unsigned int offset
,
158 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
160 tegra_gpio_mask_write(tgi
, GPIO_MSK_OUT(tgi
, offset
), offset
, value
);
163 static int tegra_gpio_get(struct gpio_chip
*chip
, unsigned int offset
)
165 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
166 unsigned int bval
= BIT(GPIO_BIT(offset
));
168 /* If gpio is in output mode then read from the out value */
169 if (tegra_gpio_readl(tgi
, GPIO_OE(tgi
, offset
)) & bval
)
170 return !!(tegra_gpio_readl(tgi
, GPIO_OUT(tgi
, offset
)) & bval
);
172 return !!(tegra_gpio_readl(tgi
, GPIO_IN(tgi
, offset
)) & bval
);
175 static int tegra_gpio_direction_input(struct gpio_chip
*chip
,
178 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
180 tegra_gpio_mask_write(tgi
, GPIO_MSK_OE(tgi
, offset
), offset
, 0);
181 tegra_gpio_enable(tgi
, offset
);
185 static int tegra_gpio_direction_output(struct gpio_chip
*chip
,
189 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
191 tegra_gpio_set(chip
, offset
, value
);
192 tegra_gpio_mask_write(tgi
, GPIO_MSK_OE(tgi
, offset
), offset
, 1);
193 tegra_gpio_enable(tgi
, offset
);
197 static int tegra_gpio_get_direction(struct gpio_chip
*chip
,
200 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
201 u32 pin_mask
= BIT(GPIO_BIT(offset
));
204 cnf
= tegra_gpio_readl(tgi
, GPIO_CNF(tgi
, offset
));
205 if (!(cnf
& pin_mask
))
208 oe
= tegra_gpio_readl(tgi
, GPIO_OE(tgi
, offset
));
210 return !(oe
& pin_mask
);
213 static int tegra_gpio_set_debounce(struct gpio_chip
*chip
, unsigned int offset
,
214 unsigned int debounce
)
216 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
217 struct tegra_gpio_bank
*bank
= &tgi
->bank_info
[GPIO_BANK(offset
)];
218 unsigned int debounce_ms
= DIV_ROUND_UP(debounce
, 1000);
223 tegra_gpio_mask_write(tgi
, GPIO_MSK_DBC_EN(tgi
, offset
),
228 debounce_ms
= min(debounce_ms
, 255U);
229 port
= GPIO_PORT(offset
);
231 /* There is only one debounce count register per port and hence
232 * set the maximum of current and requested debounce time.
234 spin_lock_irqsave(&bank
->dbc_lock
[port
], flags
);
235 if (bank
->dbc_cnt
[port
] < debounce_ms
) {
236 tegra_gpio_writel(tgi
, debounce_ms
, GPIO_DBC_CNT(tgi
, offset
));
237 bank
->dbc_cnt
[port
] = debounce_ms
;
239 spin_unlock_irqrestore(&bank
->dbc_lock
[port
], flags
);
241 tegra_gpio_mask_write(tgi
, GPIO_MSK_DBC_EN(tgi
, offset
), offset
, 1);
246 static int tegra_gpio_set_config(struct gpio_chip
*chip
, unsigned int offset
,
247 unsigned long config
)
251 if (pinconf_to_config_param(config
) != PIN_CONFIG_INPUT_DEBOUNCE
)
254 debounce
= pinconf_to_config_argument(config
);
255 return tegra_gpio_set_debounce(chip
, offset
, debounce
);
258 static int tegra_gpio_to_irq(struct gpio_chip
*chip
, unsigned int offset
)
260 struct tegra_gpio_info
*tgi
= gpiochip_get_data(chip
);
262 return irq_find_mapping(tgi
->irq_domain
, offset
);
265 static void tegra_gpio_irq_ack(struct irq_data
*d
)
267 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
268 struct tegra_gpio_info
*tgi
= bank
->tgi
;
269 unsigned int gpio
= d
->hwirq
;
271 tegra_gpio_writel(tgi
, 1 << GPIO_BIT(gpio
), GPIO_INT_CLR(tgi
, gpio
));
274 static void tegra_gpio_irq_mask(struct irq_data
*d
)
276 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
277 struct tegra_gpio_info
*tgi
= bank
->tgi
;
278 unsigned int gpio
= d
->hwirq
;
280 tegra_gpio_mask_write(tgi
, GPIO_MSK_INT_ENB(tgi
, gpio
), gpio
, 0);
283 static void tegra_gpio_irq_unmask(struct irq_data
*d
)
285 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
286 struct tegra_gpio_info
*tgi
= bank
->tgi
;
287 unsigned int gpio
= d
->hwirq
;
289 tegra_gpio_mask_write(tgi
, GPIO_MSK_INT_ENB(tgi
, gpio
), gpio
, 1);
292 static int tegra_gpio_irq_set_type(struct irq_data
*d
, unsigned int type
)
294 unsigned int gpio
= d
->hwirq
, port
= GPIO_PORT(gpio
), lvl_type
;
295 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
296 struct tegra_gpio_info
*tgi
= bank
->tgi
;
301 switch (type
& IRQ_TYPE_SENSE_MASK
) {
302 case IRQ_TYPE_EDGE_RISING
:
303 lvl_type
= GPIO_INT_LVL_EDGE_RISING
;
306 case IRQ_TYPE_EDGE_FALLING
:
307 lvl_type
= GPIO_INT_LVL_EDGE_FALLING
;
310 case IRQ_TYPE_EDGE_BOTH
:
311 lvl_type
= GPIO_INT_LVL_EDGE_BOTH
;
314 case IRQ_TYPE_LEVEL_HIGH
:
315 lvl_type
= GPIO_INT_LVL_LEVEL_HIGH
;
318 case IRQ_TYPE_LEVEL_LOW
:
319 lvl_type
= GPIO_INT_LVL_LEVEL_LOW
;
326 spin_lock_irqsave(&bank
->lvl_lock
[port
], flags
);
328 val
= tegra_gpio_readl(tgi
, GPIO_INT_LVL(tgi
, gpio
));
329 val
&= ~(GPIO_INT_LVL_MASK
<< GPIO_BIT(gpio
));
330 val
|= lvl_type
<< GPIO_BIT(gpio
);
331 tegra_gpio_writel(tgi
, val
, GPIO_INT_LVL(tgi
, gpio
));
333 spin_unlock_irqrestore(&bank
->lvl_lock
[port
], flags
);
335 tegra_gpio_mask_write(tgi
, GPIO_MSK_OE(tgi
, gpio
), gpio
, 0);
336 tegra_gpio_enable(tgi
, gpio
);
338 ret
= gpiochip_lock_as_irq(&tgi
->gc
, gpio
);
341 "unable to lock Tegra GPIO %u as IRQ\n", gpio
);
342 tegra_gpio_disable(tgi
, gpio
);
346 if (type
& (IRQ_TYPE_LEVEL_LOW
| IRQ_TYPE_LEVEL_HIGH
))
347 irq_set_handler_locked(d
, handle_level_irq
);
348 else if (type
& (IRQ_TYPE_EDGE_FALLING
| IRQ_TYPE_EDGE_RISING
))
349 irq_set_handler_locked(d
, handle_edge_irq
);
354 static void tegra_gpio_irq_shutdown(struct irq_data
*d
)
356 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
357 struct tegra_gpio_info
*tgi
= bank
->tgi
;
358 unsigned int gpio
= d
->hwirq
;
360 gpiochip_unlock_as_irq(&tgi
->gc
, gpio
);
363 static void tegra_gpio_irq_handler(struct irq_desc
*desc
)
365 unsigned int port
, pin
, gpio
;
366 bool unmasked
= false;
369 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
370 struct tegra_gpio_bank
*bank
= irq_desc_get_handler_data(desc
);
371 struct tegra_gpio_info
*tgi
= bank
->tgi
;
373 chained_irq_enter(chip
, desc
);
375 for (port
= 0; port
< 4; port
++) {
376 gpio
= tegra_gpio_compose(bank
->bank
, port
, 0);
377 sta
= tegra_gpio_readl(tgi
, GPIO_INT_STA(tgi
, gpio
)) &
378 tegra_gpio_readl(tgi
, GPIO_INT_ENB(tgi
, gpio
));
379 lvl
= tegra_gpio_readl(tgi
, GPIO_INT_LVL(tgi
, gpio
));
381 for_each_set_bit(pin
, &sta
, 8) {
382 tegra_gpio_writel(tgi
, 1 << pin
,
383 GPIO_INT_CLR(tgi
, gpio
));
385 /* if gpio is edge triggered, clear condition
386 * before executing the handler so that we don't
389 if (!unmasked
&& lvl
& (0x100 << pin
)) {
391 chained_irq_exit(chip
, desc
);
394 generic_handle_irq(irq_find_mapping(tgi
->irq_domain
,
400 chained_irq_exit(chip
, desc
);
404 #ifdef CONFIG_PM_SLEEP
405 static int tegra_gpio_resume(struct device
*dev
)
407 struct platform_device
*pdev
= to_platform_device(dev
);
408 struct tegra_gpio_info
*tgi
= platform_get_drvdata(pdev
);
412 local_irq_save(flags
);
414 for (b
= 0; b
< tgi
->bank_count
; b
++) {
415 struct tegra_gpio_bank
*bank
= &tgi
->bank_info
[b
];
417 for (p
= 0; p
< ARRAY_SIZE(bank
->oe
); p
++) {
418 unsigned int gpio
= (b
<< 5) | (p
<< 3);
420 tegra_gpio_writel(tgi
, bank
->cnf
[p
],
421 GPIO_CNF(tgi
, gpio
));
423 if (tgi
->soc
->debounce_supported
) {
424 tegra_gpio_writel(tgi
, bank
->dbc_cnt
[p
],
425 GPIO_DBC_CNT(tgi
, gpio
));
426 tegra_gpio_writel(tgi
, bank
->dbc_enb
[p
],
427 GPIO_MSK_DBC_EN(tgi
, gpio
));
430 tegra_gpio_writel(tgi
, bank
->out
[p
],
431 GPIO_OUT(tgi
, gpio
));
432 tegra_gpio_writel(tgi
, bank
->oe
[p
],
434 tegra_gpio_writel(tgi
, bank
->int_lvl
[p
],
435 GPIO_INT_LVL(tgi
, gpio
));
436 tegra_gpio_writel(tgi
, bank
->int_enb
[p
],
437 GPIO_INT_ENB(tgi
, gpio
));
441 local_irq_restore(flags
);
445 static int tegra_gpio_suspend(struct device
*dev
)
447 struct platform_device
*pdev
= to_platform_device(dev
);
448 struct tegra_gpio_info
*tgi
= platform_get_drvdata(pdev
);
452 local_irq_save(flags
);
453 for (b
= 0; b
< tgi
->bank_count
; b
++) {
454 struct tegra_gpio_bank
*bank
= &tgi
->bank_info
[b
];
456 for (p
= 0; p
< ARRAY_SIZE(bank
->oe
); p
++) {
457 unsigned int gpio
= (b
<< 5) | (p
<< 3);
459 bank
->cnf
[p
] = tegra_gpio_readl(tgi
,
460 GPIO_CNF(tgi
, gpio
));
461 bank
->out
[p
] = tegra_gpio_readl(tgi
,
462 GPIO_OUT(tgi
, gpio
));
463 bank
->oe
[p
] = tegra_gpio_readl(tgi
,
465 if (tgi
->soc
->debounce_supported
) {
466 bank
->dbc_enb
[p
] = tegra_gpio_readl(tgi
,
467 GPIO_MSK_DBC_EN(tgi
, gpio
));
468 bank
->dbc_enb
[p
] = (bank
->dbc_enb
[p
] << 8) |
472 bank
->int_enb
[p
] = tegra_gpio_readl(tgi
,
473 GPIO_INT_ENB(tgi
, gpio
));
474 bank
->int_lvl
[p
] = tegra_gpio_readl(tgi
,
475 GPIO_INT_LVL(tgi
, gpio
));
477 /* Enable gpio irq for wake up source */
478 tegra_gpio_writel(tgi
, bank
->wake_enb
[p
],
479 GPIO_INT_ENB(tgi
, gpio
));
482 local_irq_restore(flags
);
486 static int tegra_gpio_irq_set_wake(struct irq_data
*d
, unsigned int enable
)
488 struct tegra_gpio_bank
*bank
= irq_data_get_irq_chip_data(d
);
489 unsigned int gpio
= d
->hwirq
;
492 port
= GPIO_PORT(gpio
);
493 bit
= GPIO_BIT(gpio
);
497 bank
->wake_enb
[port
] |= mask
;
499 bank
->wake_enb
[port
] &= ~mask
;
501 return irq_set_irq_wake(bank
->irq
, enable
);
505 #ifdef CONFIG_DEBUG_FS
507 #include <linux/debugfs.h>
508 #include <linux/seq_file.h>
510 static int tegra_dbg_gpio_show(struct seq_file
*s
, void *unused
)
512 struct tegra_gpio_info
*tgi
= s
->private;
515 for (i
= 0; i
< tgi
->bank_count
; i
++) {
516 for (j
= 0; j
< 4; j
++) {
517 unsigned int gpio
= tegra_gpio_compose(i
, j
, 0);
520 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
522 tegra_gpio_readl(tgi
, GPIO_CNF(tgi
, gpio
)),
523 tegra_gpio_readl(tgi
, GPIO_OE(tgi
, gpio
)),
524 tegra_gpio_readl(tgi
, GPIO_OUT(tgi
, gpio
)),
525 tegra_gpio_readl(tgi
, GPIO_IN(tgi
, gpio
)),
526 tegra_gpio_readl(tgi
, GPIO_INT_STA(tgi
, gpio
)),
527 tegra_gpio_readl(tgi
, GPIO_INT_ENB(tgi
, gpio
)),
528 tegra_gpio_readl(tgi
, GPIO_INT_LVL(tgi
, gpio
)));
534 DEFINE_SHOW_ATTRIBUTE(tegra_dbg_gpio
);
536 static void tegra_gpio_debuginit(struct tegra_gpio_info
*tgi
)
538 (void) debugfs_create_file("tegra_gpio", 0444,
539 NULL
, tgi
, &tegra_dbg_gpio_fops
);
544 static inline void tegra_gpio_debuginit(struct tegra_gpio_info
*tgi
)
550 static const struct dev_pm_ops tegra_gpio_pm_ops
= {
551 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend
, tegra_gpio_resume
)
554 static int tegra_gpio_probe(struct platform_device
*pdev
)
556 struct tegra_gpio_info
*tgi
;
557 struct resource
*res
;
558 struct tegra_gpio_bank
*bank
;
559 unsigned int gpio
, i
, j
;
562 tgi
= devm_kzalloc(&pdev
->dev
, sizeof(*tgi
), GFP_KERNEL
);
566 tgi
->soc
= of_device_get_match_data(&pdev
->dev
);
567 tgi
->dev
= &pdev
->dev
;
569 ret
= platform_irq_count(pdev
);
573 tgi
->bank_count
= ret
;
575 if (!tgi
->bank_count
) {
576 dev_err(&pdev
->dev
, "Missing IRQ resource\n");
580 tgi
->gc
.label
= "tegra-gpio";
581 tgi
->gc
.request
= tegra_gpio_request
;
582 tgi
->gc
.free
= tegra_gpio_free
;
583 tgi
->gc
.direction_input
= tegra_gpio_direction_input
;
584 tgi
->gc
.get
= tegra_gpio_get
;
585 tgi
->gc
.direction_output
= tegra_gpio_direction_output
;
586 tgi
->gc
.set
= tegra_gpio_set
;
587 tgi
->gc
.get_direction
= tegra_gpio_get_direction
;
588 tgi
->gc
.to_irq
= tegra_gpio_to_irq
;
590 tgi
->gc
.ngpio
= tgi
->bank_count
* 32;
591 tgi
->gc
.parent
= &pdev
->dev
;
592 tgi
->gc
.of_node
= pdev
->dev
.of_node
;
594 tgi
->ic
.name
= "GPIO";
595 tgi
->ic
.irq_ack
= tegra_gpio_irq_ack
;
596 tgi
->ic
.irq_mask
= tegra_gpio_irq_mask
;
597 tgi
->ic
.irq_unmask
= tegra_gpio_irq_unmask
;
598 tgi
->ic
.irq_set_type
= tegra_gpio_irq_set_type
;
599 tgi
->ic
.irq_shutdown
= tegra_gpio_irq_shutdown
;
600 #ifdef CONFIG_PM_SLEEP
601 tgi
->ic
.irq_set_wake
= tegra_gpio_irq_set_wake
;
604 platform_set_drvdata(pdev
, tgi
);
606 if (tgi
->soc
->debounce_supported
)
607 tgi
->gc
.set_config
= tegra_gpio_set_config
;
609 tgi
->bank_info
= devm_kcalloc(&pdev
->dev
, tgi
->bank_count
,
610 sizeof(*tgi
->bank_info
), GFP_KERNEL
);
614 tgi
->irq_domain
= irq_domain_add_linear(pdev
->dev
.of_node
,
616 &irq_domain_simple_ops
, NULL
);
617 if (!tgi
->irq_domain
)
620 for (i
= 0; i
< tgi
->bank_count
; i
++) {
621 ret
= platform_get_irq(pdev
, i
);
623 dev_err(&pdev
->dev
, "Missing IRQ resource: %d\n", ret
);
627 bank
= &tgi
->bank_info
[i
];
633 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
634 tgi
->regs
= devm_ioremap_resource(&pdev
->dev
, res
);
635 if (IS_ERR(tgi
->regs
))
636 return PTR_ERR(tgi
->regs
);
638 for (i
= 0; i
< tgi
->bank_count
; i
++) {
639 for (j
= 0; j
< 4; j
++) {
640 int gpio
= tegra_gpio_compose(i
, j
, 0);
642 tegra_gpio_writel(tgi
, 0x00, GPIO_INT_ENB(tgi
, gpio
));
646 ret
= devm_gpiochip_add_data(&pdev
->dev
, &tgi
->gc
, tgi
);
648 irq_domain_remove(tgi
->irq_domain
);
652 for (gpio
= 0; gpio
< tgi
->gc
.ngpio
; gpio
++) {
653 int irq
= irq_create_mapping(tgi
->irq_domain
, gpio
);
654 /* No validity check; all Tegra GPIOs are valid IRQs */
656 bank
= &tgi
->bank_info
[GPIO_BANK(gpio
)];
658 irq_set_chip_data(irq
, bank
);
659 irq_set_chip_and_handler(irq
, &tgi
->ic
, handle_simple_irq
);
662 for (i
= 0; i
< tgi
->bank_count
; i
++) {
663 bank
= &tgi
->bank_info
[i
];
665 irq_set_chained_handler_and_data(bank
->irq
,
666 tegra_gpio_irq_handler
, bank
);
668 for (j
= 0; j
< 4; j
++) {
669 spin_lock_init(&bank
->lvl_lock
[j
]);
670 spin_lock_init(&bank
->dbc_lock
[j
]);
674 tegra_gpio_debuginit(tgi
);
679 static const struct tegra_gpio_soc_config tegra20_gpio_config
= {
681 .upper_offset
= 0x800,
684 static const struct tegra_gpio_soc_config tegra30_gpio_config
= {
685 .bank_stride
= 0x100,
686 .upper_offset
= 0x80,
689 static const struct tegra_gpio_soc_config tegra210_gpio_config
= {
690 .debounce_supported
= true,
691 .bank_stride
= 0x100,
692 .upper_offset
= 0x80,
695 static const struct of_device_id tegra_gpio_of_match
[] = {
696 { .compatible
= "nvidia,tegra210-gpio", .data
= &tegra210_gpio_config
},
697 { .compatible
= "nvidia,tegra30-gpio", .data
= &tegra30_gpio_config
},
698 { .compatible
= "nvidia,tegra20-gpio", .data
= &tegra20_gpio_config
},
702 static struct platform_driver tegra_gpio_driver
= {
704 .name
= "tegra-gpio",
705 .pm
= &tegra_gpio_pm_ops
,
706 .of_match_table
= tegra_gpio_of_match
,
708 .probe
= tegra_gpio_probe
,
711 static int __init
tegra_gpio_init(void)
713 return platform_driver_register(&tegra_gpio_driver
);
715 subsys_initcall(tegra_gpio_init
);