2 * drivers/mmc/host/via-sdmmc.c - VIA SD/MMC Card Reader driver
3 * Copyright (c) 2008, VIA Technologies Inc. All Rights Reserved.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or (at
8 * your option) any later version.
11 #include <linux/pci.h>
12 #include <linux/module.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/highmem.h>
15 #include <linux/delay.h>
16 #include <linux/interrupt.h>
18 #include <linux/mmc/host.h>
20 #define DRV_NAME "via_sdmmc"
22 #define PCI_DEVICE_ID_VIA_9530 0x9530
24 #define VIA_CRDR_SDC_OFF 0x200
25 #define VIA_CRDR_DDMA_OFF 0x400
26 #define VIA_CRDR_PCICTRL_OFF 0x600
28 #define VIA_CRDR_MIN_CLOCK 375000
29 #define VIA_CRDR_MAX_CLOCK 48000000
35 #define VIA_CRDR_PCI_WORK_MODE 0x40
36 #define VIA_CRDR_PCI_DBG_MODE 0x41
42 #define VIA_CRDR_SDCTRL 0x0
43 #define VIA_CRDR_SDCTRL_START 0x01
44 #define VIA_CRDR_SDCTRL_WRITE 0x04
45 #define VIA_CRDR_SDCTRL_SINGLE_WR 0x10
46 #define VIA_CRDR_SDCTRL_SINGLE_RD 0x20
47 #define VIA_CRDR_SDCTRL_MULTI_WR 0x30
48 #define VIA_CRDR_SDCTRL_MULTI_RD 0x40
49 #define VIA_CRDR_SDCTRL_STOP 0x70
51 #define VIA_CRDR_SDCTRL_RSP_NONE 0x0
52 #define VIA_CRDR_SDCTRL_RSP_R1 0x10000
53 #define VIA_CRDR_SDCTRL_RSP_R2 0x20000
54 #define VIA_CRDR_SDCTRL_RSP_R3 0x30000
55 #define VIA_CRDR_SDCTRL_RSP_R1B 0x90000
57 #define VIA_CRDR_SDCARG 0x4
59 #define VIA_CRDR_SDBUSMODE 0x8
60 #define VIA_CRDR_SDMODE_4BIT 0x02
61 #define VIA_CRDR_SDMODE_CLK_ON 0x40
63 #define VIA_CRDR_SDBLKLEN 0xc
65 * Bit 0 -Bit 10 : Block length. So, the maximum block length should be 2048.
66 * Bit 11 - Bit 13 : Reserved.
67 * GPIDET : Select GPI pin to detect card, GPI means CR_CD# in top design.
68 * INTEN : Enable SD host interrupt.
69 * Bit 16 - Bit 31 : Block count. So, the maximun block count should be 65536.
71 #define VIA_CRDR_SDBLKLEN_GPIDET 0x2000
72 #define VIA_CRDR_SDBLKLEN_INTEN 0x8000
73 #define VIA_CRDR_MAX_BLOCK_COUNT 65536
74 #define VIA_CRDR_MAX_BLOCK_LENGTH 2048
76 #define VIA_CRDR_SDRESP0 0x10
77 #define VIA_CRDR_SDRESP1 0x14
78 #define VIA_CRDR_SDRESP2 0x18
79 #define VIA_CRDR_SDRESP3 0x1c
81 #define VIA_CRDR_SDCURBLKCNT 0x20
83 #define VIA_CRDR_SDINTMASK 0x24
85 * MBDIE : Multiple Blocks transfer Done Interrupt Enable
86 * BDDIE : Block Data transfer Done Interrupt Enable
87 * CIRIE : Card Insertion or Removal Interrupt Enable
88 * CRDIE : Command-Response transfer Done Interrupt Enable
89 * CRTOIE : Command-Response response TimeOut Interrupt Enable
90 * ASCRDIE : Auto Stop Command-Response transfer Done Interrupt Enable
91 * DTIE : Data access Timeout Interrupt Enable
92 * SCIE : reSponse CRC error Interrupt Enable
93 * RCIE : Read data CRC error Interrupt Enable
94 * WCIE : Write data CRC error Interrupt Enable
96 #define VIA_CRDR_SDINTMASK_MBDIE 0x10
97 #define VIA_CRDR_SDINTMASK_BDDIE 0x20
98 #define VIA_CRDR_SDINTMASK_CIRIE 0x80
99 #define VIA_CRDR_SDINTMASK_CRDIE 0x200
100 #define VIA_CRDR_SDINTMASK_CRTOIE 0x400
101 #define VIA_CRDR_SDINTMASK_ASCRDIE 0x800
102 #define VIA_CRDR_SDINTMASK_DTIE 0x1000
103 #define VIA_CRDR_SDINTMASK_SCIE 0x2000
104 #define VIA_CRDR_SDINTMASK_RCIE 0x4000
105 #define VIA_CRDR_SDINTMASK_WCIE 0x8000
107 #define VIA_CRDR_SDACTIVE_INTMASK \
108 (VIA_CRDR_SDINTMASK_MBDIE | VIA_CRDR_SDINTMASK_CIRIE \
109 | VIA_CRDR_SDINTMASK_CRDIE | VIA_CRDR_SDINTMASK_CRTOIE \
110 | VIA_CRDR_SDINTMASK_DTIE | VIA_CRDR_SDINTMASK_SCIE \
111 | VIA_CRDR_SDINTMASK_RCIE | VIA_CRDR_SDINTMASK_WCIE)
113 #define VIA_CRDR_SDSTATUS 0x28
116 * WP : SD card Write Protect status
118 * SLOTG : SD SLOT status(Gpi pin status)
119 * MBD : Multiple Blocks transfer Done interrupt status
120 * BDD : Block Data transfer Done interrupt status
122 * CIR : Card Insertion or Removal interrupt detected on GPI pin
124 * CRD : Command-Response transfer Done interrupt status
125 * CRTO : Command-Response response TimeOut interrupt status
126 * ASCRDIE : Auto Stop Command-Response transfer Done interrupt status
127 * DT : Data access Timeout interrupt status
128 * SC : reSponse CRC error interrupt status
129 * RC : Read data CRC error interrupt status
130 * WC : Write data CRC error interrupt status
132 #define VIA_CRDR_SDSTS_CECC 0x01
133 #define VIA_CRDR_SDSTS_WP 0x02
134 #define VIA_CRDR_SDSTS_SLOTD 0x04
135 #define VIA_CRDR_SDSTS_SLOTG 0x08
136 #define VIA_CRDR_SDSTS_MBD 0x10
137 #define VIA_CRDR_SDSTS_BDD 0x20
138 #define VIA_CRDR_SDSTS_CD 0x40
139 #define VIA_CRDR_SDSTS_CIR 0x80
140 #define VIA_CRDR_SDSTS_IO 0x100
141 #define VIA_CRDR_SDSTS_CRD 0x200
142 #define VIA_CRDR_SDSTS_CRTO 0x400
143 #define VIA_CRDR_SDSTS_ASCRDIE 0x800
144 #define VIA_CRDR_SDSTS_DT 0x1000
145 #define VIA_CRDR_SDSTS_SC 0x2000
146 #define VIA_CRDR_SDSTS_RC 0x4000
147 #define VIA_CRDR_SDSTS_WC 0x8000
149 #define VIA_CRDR_SDSTS_IGN_MASK\
150 (VIA_CRDR_SDSTS_BDD | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_IO)
151 #define VIA_CRDR_SDSTS_INT_MASK \
152 (VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_BDD | VIA_CRDR_SDSTS_CD \
153 | VIA_CRDR_SDSTS_CIR | VIA_CRDR_SDSTS_IO | VIA_CRDR_SDSTS_CRD \
154 | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_DT \
155 | VIA_CRDR_SDSTS_SC | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
156 #define VIA_CRDR_SDSTS_W1C_MASK \
157 (VIA_CRDR_SDSTS_CECC | VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_BDD \
158 | VIA_CRDR_SDSTS_CD | VIA_CRDR_SDSTS_CIR | VIA_CRDR_SDSTS_CRD \
159 | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_DT \
160 | VIA_CRDR_SDSTS_SC | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
161 #define VIA_CRDR_SDSTS_CMD_MASK \
162 (VIA_CRDR_SDSTS_CRD | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_SC)
163 #define VIA_CRDR_SDSTS_DATA_MASK\
164 (VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_DT \
165 | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
167 #define VIA_CRDR_SDSTATUS2 0x2a
169 * CFE : Enable SD host automatic Clock FReezing
171 #define VIA_CRDR_SDSTS_CFE 0x80
173 #define VIA_CRDR_SDRSPTMO 0x2C
175 #define VIA_CRDR_SDCLKSEL 0x30
177 #define VIA_CRDR_SDEXTCTRL 0x34
178 #define VIS_CRDR_SDEXTCTRL_AUTOSTOP_SD 0x01
179 #define VIS_CRDR_SDEXTCTRL_SHIFT_9 0x02
180 #define VIS_CRDR_SDEXTCTRL_MMC_8BIT 0x04
181 #define VIS_CRDR_SDEXTCTRL_RELD_BLK 0x08
182 #define VIS_CRDR_SDEXTCTRL_BAD_CMDA 0x10
183 #define VIS_CRDR_SDEXTCTRL_BAD_DATA 0x20
184 #define VIS_CRDR_SDEXTCTRL_AUTOSTOP_SPI 0x40
185 #define VIA_CRDR_SDEXTCTRL_HISPD 0x80
186 /* 0x38-0xFF reserved */
189 * Data DMA Control Registers
192 #define VIA_CRDR_DMABASEADD 0x0
193 #define VIA_CRDR_DMACOUNTER 0x4
195 #define VIA_CRDR_DMACTRL 0x8
197 * DIR :Transaction Direction
198 * 0 : From card to memory
199 * 1 : From memory to card
201 #define VIA_CRDR_DMACTRL_DIR 0x100
202 #define VIA_CRDR_DMACTRL_ENIRQ 0x10000
203 #define VIA_CRDR_DMACTRL_SFTRST 0x1000000
205 #define VIA_CRDR_DMASTS 0xc
207 #define VIA_CRDR_DMASTART 0x10
208 /*0x14-0xFF reserved*/
211 * PCI Control Registers
214 /*0x0 - 0x1 reserved*/
215 #define VIA_CRDR_PCICLKGATT 0x2
218 * 0 : Soft reset all the controller and it will be de-asserted automatically
219 * 1 : Soft reset is de-asserted
221 #define VIA_CRDR_PCICLKGATT_SFTRST 0x01
223 * 3V3 : Pad power select
226 * NOTE : No mater what the actual value should be, this bit always
227 * read as 0. This is a hardware bug.
229 #define VIA_CRDR_PCICLKGATT_3V3 0x10
231 * PAD_PWRON : Pad Power on/off select
234 * NOTE : No mater what the actual value should be, this bit always
235 * read as 0. This is a hardware bug.
237 #define VIA_CRDR_PCICLKGATT_PAD_PWRON 0x20
239 #define VIA_CRDR_PCISDCCLK 0x5
241 #define VIA_CRDR_PCIDMACLK 0x7
242 #define VIA_CRDR_PCIDMACLK_SDC 0x2
244 #define VIA_CRDR_PCIINTCTRL 0x8
245 #define VIA_CRDR_PCIINTCTRL_SDCIRQEN 0x04
247 #define VIA_CRDR_PCIINTSTATUS 0x9
248 #define VIA_CRDR_PCIINTSTATUS_SDC 0x04
250 #define VIA_CRDR_PCITMOCTRL 0xa
251 #define VIA_CRDR_PCITMOCTRL_NO 0x0
252 #define VIA_CRDR_PCITMOCTRL_32US 0x1
253 #define VIA_CRDR_PCITMOCTRL_256US 0x2
254 #define VIA_CRDR_PCITMOCTRL_1024US 0x3
255 #define VIA_CRDR_PCITMOCTRL_256MS 0x4
256 #define VIA_CRDR_PCITMOCTRL_512MS 0x5
257 #define VIA_CRDR_PCITMOCTRL_1024MS 0x6
259 /*0xB-0xFF reserved*/
261 enum PCI_HOST_CLK_CONTROL
{
299 struct via_crdr_mmc_host
{
300 struct mmc_host
*mmc
;
301 struct mmc_request
*mrq
;
302 struct mmc_command
*cmd
;
303 struct mmc_data
*data
;
305 void __iomem
*mmiobase
;
306 void __iomem
*sdhc_mmiobase
;
307 void __iomem
*ddma_mmiobase
;
308 void __iomem
*pcictrl_mmiobase
;
310 struct pcictrlreg pm_pcictrl_reg
;
311 struct sdhcreg pm_sdhc_reg
;
313 struct work_struct carddet_work
;
314 struct tasklet_struct finish_tasklet
;
316 struct timer_list timer
;
323 /* some devices need a very long delay for power to stabilize */
324 #define VIA_CRDR_QUIRK_300MS_PWRDELAY 0x0001
326 static const struct pci_device_id via_ids
[] = {
327 {PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_9530
,
328 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, 0,},
332 MODULE_DEVICE_TABLE(pci
, via_ids
);
334 static void via_print_sdchc(struct via_crdr_mmc_host
*host
)
336 void __iomem
*addrbase
= host
->sdhc_mmiobase
;
338 pr_debug("SDC MMIO Registers:\n");
339 pr_debug("SDCONTROL=%08x, SDCMDARG=%08x, SDBUSMODE=%08x\n",
340 readl(addrbase
+ VIA_CRDR_SDCTRL
),
341 readl(addrbase
+ VIA_CRDR_SDCARG
),
342 readl(addrbase
+ VIA_CRDR_SDBUSMODE
));
343 pr_debug("SDBLKLEN=%08x, SDCURBLKCNT=%08x, SDINTMASK=%08x\n",
344 readl(addrbase
+ VIA_CRDR_SDBLKLEN
),
345 readl(addrbase
+ VIA_CRDR_SDCURBLKCNT
),
346 readl(addrbase
+ VIA_CRDR_SDINTMASK
));
347 pr_debug("SDSTATUS=%08x, SDCLKSEL=%08x, SDEXTCTRL=%08x\n",
348 readl(addrbase
+ VIA_CRDR_SDSTATUS
),
349 readl(addrbase
+ VIA_CRDR_SDCLKSEL
),
350 readl(addrbase
+ VIA_CRDR_SDEXTCTRL
));
353 static void via_print_pcictrl(struct via_crdr_mmc_host
*host
)
355 void __iomem
*addrbase
= host
->pcictrl_mmiobase
;
357 pr_debug("PCI Control Registers:\n");
358 pr_debug("PCICLKGATT=%02x, PCISDCCLK=%02x, PCIDMACLK=%02x\n",
359 readb(addrbase
+ VIA_CRDR_PCICLKGATT
),
360 readb(addrbase
+ VIA_CRDR_PCISDCCLK
),
361 readb(addrbase
+ VIA_CRDR_PCIDMACLK
));
362 pr_debug("PCIINTCTRL=%02x, PCIINTSTATUS=%02x\n",
363 readb(addrbase
+ VIA_CRDR_PCIINTCTRL
),
364 readb(addrbase
+ VIA_CRDR_PCIINTSTATUS
));
367 static void via_save_pcictrlreg(struct via_crdr_mmc_host
*host
)
369 struct pcictrlreg
*pm_pcictrl_reg
;
370 void __iomem
*addrbase
;
372 pm_pcictrl_reg
= &(host
->pm_pcictrl_reg
);
373 addrbase
= host
->pcictrl_mmiobase
;
375 pm_pcictrl_reg
->pciclkgat_reg
= readb(addrbase
+ VIA_CRDR_PCICLKGATT
);
376 pm_pcictrl_reg
->pciclkgat_reg
|=
377 VIA_CRDR_PCICLKGATT_3V3
| VIA_CRDR_PCICLKGATT_PAD_PWRON
;
378 pm_pcictrl_reg
->pcisdclk_reg
= readb(addrbase
+ VIA_CRDR_PCISDCCLK
);
379 pm_pcictrl_reg
->pcidmaclk_reg
= readb(addrbase
+ VIA_CRDR_PCIDMACLK
);
380 pm_pcictrl_reg
->pciintctrl_reg
= readb(addrbase
+ VIA_CRDR_PCIINTCTRL
);
381 pm_pcictrl_reg
->pciintstatus_reg
=
382 readb(addrbase
+ VIA_CRDR_PCIINTSTATUS
);
383 pm_pcictrl_reg
->pcitmoctrl_reg
= readb(addrbase
+ VIA_CRDR_PCITMOCTRL
);
386 static void via_restore_pcictrlreg(struct via_crdr_mmc_host
*host
)
388 struct pcictrlreg
*pm_pcictrl_reg
;
389 void __iomem
*addrbase
;
391 pm_pcictrl_reg
= &(host
->pm_pcictrl_reg
);
392 addrbase
= host
->pcictrl_mmiobase
;
394 writeb(pm_pcictrl_reg
->pciclkgat_reg
, addrbase
+ VIA_CRDR_PCICLKGATT
);
395 writeb(pm_pcictrl_reg
->pcisdclk_reg
, addrbase
+ VIA_CRDR_PCISDCCLK
);
396 writeb(pm_pcictrl_reg
->pcidmaclk_reg
, addrbase
+ VIA_CRDR_PCIDMACLK
);
397 writeb(pm_pcictrl_reg
->pciintctrl_reg
, addrbase
+ VIA_CRDR_PCIINTCTRL
);
398 writeb(pm_pcictrl_reg
->pciintstatus_reg
,
399 addrbase
+ VIA_CRDR_PCIINTSTATUS
);
400 writeb(pm_pcictrl_reg
->pcitmoctrl_reg
, addrbase
+ VIA_CRDR_PCITMOCTRL
);
403 static void via_save_sdcreg(struct via_crdr_mmc_host
*host
)
405 struct sdhcreg
*pm_sdhc_reg
;
406 void __iomem
*addrbase
;
408 pm_sdhc_reg
= &(host
->pm_sdhc_reg
);
409 addrbase
= host
->sdhc_mmiobase
;
411 pm_sdhc_reg
->sdcontrol_reg
= readl(addrbase
+ VIA_CRDR_SDCTRL
);
412 pm_sdhc_reg
->sdcmdarg_reg
= readl(addrbase
+ VIA_CRDR_SDCARG
);
413 pm_sdhc_reg
->sdbusmode_reg
= readl(addrbase
+ VIA_CRDR_SDBUSMODE
);
414 pm_sdhc_reg
->sdblklen_reg
= readl(addrbase
+ VIA_CRDR_SDBLKLEN
);
415 pm_sdhc_reg
->sdcurblkcnt_reg
= readl(addrbase
+ VIA_CRDR_SDCURBLKCNT
);
416 pm_sdhc_reg
->sdintmask_reg
= readl(addrbase
+ VIA_CRDR_SDINTMASK
);
417 pm_sdhc_reg
->sdstatus_reg
= readl(addrbase
+ VIA_CRDR_SDSTATUS
);
418 pm_sdhc_reg
->sdrsptmo_reg
= readl(addrbase
+ VIA_CRDR_SDRSPTMO
);
419 pm_sdhc_reg
->sdclksel_reg
= readl(addrbase
+ VIA_CRDR_SDCLKSEL
);
420 pm_sdhc_reg
->sdextctrl_reg
= readl(addrbase
+ VIA_CRDR_SDEXTCTRL
);
423 static void via_restore_sdcreg(struct via_crdr_mmc_host
*host
)
425 struct sdhcreg
*pm_sdhc_reg
;
426 void __iomem
*addrbase
;
428 pm_sdhc_reg
= &(host
->pm_sdhc_reg
);
429 addrbase
= host
->sdhc_mmiobase
;
431 writel(pm_sdhc_reg
->sdcontrol_reg
, addrbase
+ VIA_CRDR_SDCTRL
);
432 writel(pm_sdhc_reg
->sdcmdarg_reg
, addrbase
+ VIA_CRDR_SDCARG
);
433 writel(pm_sdhc_reg
->sdbusmode_reg
, addrbase
+ VIA_CRDR_SDBUSMODE
);
434 writel(pm_sdhc_reg
->sdblklen_reg
, addrbase
+ VIA_CRDR_SDBLKLEN
);
435 writel(pm_sdhc_reg
->sdcurblkcnt_reg
, addrbase
+ VIA_CRDR_SDCURBLKCNT
);
436 writel(pm_sdhc_reg
->sdintmask_reg
, addrbase
+ VIA_CRDR_SDINTMASK
);
437 writel(pm_sdhc_reg
->sdstatus_reg
, addrbase
+ VIA_CRDR_SDSTATUS
);
438 writel(pm_sdhc_reg
->sdrsptmo_reg
, addrbase
+ VIA_CRDR_SDRSPTMO
);
439 writel(pm_sdhc_reg
->sdclksel_reg
, addrbase
+ VIA_CRDR_SDCLKSEL
);
440 writel(pm_sdhc_reg
->sdextctrl_reg
, addrbase
+ VIA_CRDR_SDEXTCTRL
);
443 static void via_pwron_sleep(struct via_crdr_mmc_host
*sdhost
)
445 if (sdhost
->quirks
& VIA_CRDR_QUIRK_300MS_PWRDELAY
)
451 static void via_set_ddma(struct via_crdr_mmc_host
*host
,
452 dma_addr_t dmaaddr
, u32 count
, int dir
, int enirq
)
454 void __iomem
*addrbase
;
458 ctrl_data
|= VIA_CRDR_DMACTRL_ENIRQ
;
461 ctrl_data
|= VIA_CRDR_DMACTRL_DIR
;
463 addrbase
= host
->ddma_mmiobase
;
465 writel(dmaaddr
, addrbase
+ VIA_CRDR_DMABASEADD
);
466 writel(count
, addrbase
+ VIA_CRDR_DMACOUNTER
);
467 writel(ctrl_data
, addrbase
+ VIA_CRDR_DMACTRL
);
468 writel(0x01, addrbase
+ VIA_CRDR_DMASTART
);
470 /* It seems that our DMA can not work normally with 375kHz clock */
471 /* FIXME: don't brute-force 8MHz but use PIO at 375kHz !! */
472 addrbase
= host
->pcictrl_mmiobase
;
473 if (readb(addrbase
+ VIA_CRDR_PCISDCCLK
) == PCI_CLK_375K
) {
474 dev_info(host
->mmc
->parent
, "forcing card speed to 8MHz\n");
475 writeb(PCI_CLK_8M
, addrbase
+ VIA_CRDR_PCISDCCLK
);
479 static void via_sdc_preparedata(struct via_crdr_mmc_host
*host
,
480 struct mmc_data
*data
)
482 void __iomem
*addrbase
;
489 BUG_ON(data
->blksz
> host
->mmc
->max_blk_size
);
490 BUG_ON(data
->blocks
> host
->mmc
->max_blk_count
);
494 count
= dma_map_sg(mmc_dev(host
->mmc
), data
->sg
, data
->sg_len
,
495 ((data
->flags
& MMC_DATA_READ
) ?
496 PCI_DMA_FROMDEVICE
: PCI_DMA_TODEVICE
));
499 via_set_ddma(host
, sg_dma_address(data
->sg
), sg_dma_len(data
->sg
),
500 (data
->flags
& MMC_DATA_WRITE
) ? 1 : 0, 1);
502 addrbase
= host
->sdhc_mmiobase
;
504 blk_reg
= data
->blksz
- 1;
505 blk_reg
|= VIA_CRDR_SDBLKLEN_GPIDET
| VIA_CRDR_SDBLKLEN_INTEN
;
506 blk_reg
|= (data
->blocks
) << 16;
508 writel(blk_reg
, addrbase
+ VIA_CRDR_SDBLKLEN
);
511 static void via_sdc_get_response(struct via_crdr_mmc_host
*host
,
512 struct mmc_command
*cmd
)
514 void __iomem
*addrbase
= host
->sdhc_mmiobase
;
515 u32 dwdata0
= readl(addrbase
+ VIA_CRDR_SDRESP0
);
516 u32 dwdata1
= readl(addrbase
+ VIA_CRDR_SDRESP1
);
517 u32 dwdata2
= readl(addrbase
+ VIA_CRDR_SDRESP2
);
518 u32 dwdata3
= readl(addrbase
+ VIA_CRDR_SDRESP3
);
520 if (cmd
->flags
& MMC_RSP_136
) {
521 cmd
->resp
[0] = ((u8
) (dwdata1
)) |
522 (((u8
) (dwdata0
>> 24)) << 8) |
523 (((u8
) (dwdata0
>> 16)) << 16) |
524 (((u8
) (dwdata0
>> 8)) << 24);
526 cmd
->resp
[1] = ((u8
) (dwdata2
)) |
527 (((u8
) (dwdata1
>> 24)) << 8) |
528 (((u8
) (dwdata1
>> 16)) << 16) |
529 (((u8
) (dwdata1
>> 8)) << 24);
531 cmd
->resp
[2] = ((u8
) (dwdata3
)) |
532 (((u8
) (dwdata2
>> 24)) << 8) |
533 (((u8
) (dwdata2
>> 16)) << 16) |
534 (((u8
) (dwdata2
>> 8)) << 24);
536 cmd
->resp
[3] = 0xff |
537 ((((u8
) (dwdata3
>> 24))) << 8) |
538 (((u8
) (dwdata3
>> 16)) << 16) |
539 (((u8
) (dwdata3
>> 8)) << 24);
542 cmd
->resp
[0] = ((dwdata0
& 0xff) << 24) |
543 (((dwdata0
>> 8) & 0xff) << 16) |
544 (((dwdata0
>> 16) & 0xff) << 8) | (dwdata1
& 0xff);
547 cmd
->resp
[1] = ((dwdata1
& 0xff) << 24) |
548 (((dwdata1
>> 8) & 0xff) << 16) |
549 (((dwdata1
>> 16) & 0xff) << 8);
553 static void via_sdc_send_command(struct via_crdr_mmc_host
*host
,
554 struct mmc_command
*cmd
)
556 void __iomem
*addrbase
;
557 struct mmc_data
*data
;
563 mod_timer(&host
->timer
, jiffies
+ HZ
);
567 cmdctrl
= cmd
->opcode
<< 8;
570 switch (mmc_resp_type(cmd
)) {
572 cmdctrl
|= VIA_CRDR_SDCTRL_RSP_NONE
;
575 cmdctrl
|= VIA_CRDR_SDCTRL_RSP_R1
;
578 cmdctrl
|= VIA_CRDR_SDCTRL_RSP_R1B
;
581 cmdctrl
|= VIA_CRDR_SDCTRL_RSP_R2
;
584 cmdctrl
|= VIA_CRDR_SDCTRL_RSP_R3
;
587 pr_err("%s: cmd->flag is not valid\n", mmc_hostname(host
->mmc
));
594 via_sdc_preparedata(host
, data
);
597 if (data
->blocks
> 1) {
598 if (data
->flags
& MMC_DATA_WRITE
) {
599 cmdctrl
|= VIA_CRDR_SDCTRL_WRITE
;
600 cmdctrl
|= VIA_CRDR_SDCTRL_MULTI_WR
;
602 cmdctrl
|= VIA_CRDR_SDCTRL_MULTI_RD
;
605 if (data
->flags
& MMC_DATA_WRITE
) {
606 cmdctrl
|= VIA_CRDR_SDCTRL_WRITE
;
607 cmdctrl
|= VIA_CRDR_SDCTRL_SINGLE_WR
;
609 cmdctrl
|= VIA_CRDR_SDCTRL_SINGLE_RD
;
614 if (cmd
== host
->mrq
->stop
)
615 cmdctrl
|= VIA_CRDR_SDCTRL_STOP
;
617 cmdctrl
|= VIA_CRDR_SDCTRL_START
;
619 addrbase
= host
->sdhc_mmiobase
;
620 writel(cmd
->arg
, addrbase
+ VIA_CRDR_SDCARG
);
621 writel(cmdctrl
, addrbase
+ VIA_CRDR_SDCTRL
);
624 static void via_sdc_finish_data(struct via_crdr_mmc_host
*host
)
626 struct mmc_data
*data
;
634 data
->bytes_xfered
= 0;
636 data
->bytes_xfered
= data
->blocks
* data
->blksz
;
638 dma_unmap_sg(mmc_dev(host
->mmc
), data
->sg
, data
->sg_len
,
639 ((data
->flags
& MMC_DATA_READ
) ?
640 PCI_DMA_FROMDEVICE
: PCI_DMA_TODEVICE
));
643 via_sdc_send_command(host
, data
->stop
);
645 tasklet_schedule(&host
->finish_tasklet
);
648 static void via_sdc_finish_command(struct via_crdr_mmc_host
*host
)
650 via_sdc_get_response(host
, host
->cmd
);
652 host
->cmd
->error
= 0;
654 if (!host
->cmd
->data
)
655 tasklet_schedule(&host
->finish_tasklet
);
660 static void via_sdc_request(struct mmc_host
*mmc
, struct mmc_request
*mrq
)
662 void __iomem
*addrbase
;
663 struct via_crdr_mmc_host
*host
;
667 host
= mmc_priv(mmc
);
669 spin_lock_irqsave(&host
->lock
, flags
);
671 addrbase
= host
->pcictrl_mmiobase
;
672 writeb(VIA_CRDR_PCIDMACLK_SDC
, addrbase
+ VIA_CRDR_PCIDMACLK
);
674 status
= readw(host
->sdhc_mmiobase
+ VIA_CRDR_SDSTATUS
);
675 status
&= VIA_CRDR_SDSTS_W1C_MASK
;
676 writew(status
, host
->sdhc_mmiobase
+ VIA_CRDR_SDSTATUS
);
678 WARN_ON(host
->mrq
!= NULL
);
681 status
= readw(host
->sdhc_mmiobase
+ VIA_CRDR_SDSTATUS
);
682 if (!(status
& VIA_CRDR_SDSTS_SLOTG
) || host
->reject
) {
683 host
->mrq
->cmd
->error
= -ENOMEDIUM
;
684 tasklet_schedule(&host
->finish_tasklet
);
686 via_sdc_send_command(host
, mrq
->cmd
);
690 spin_unlock_irqrestore(&host
->lock
, flags
);
693 static void via_sdc_set_power(struct via_crdr_mmc_host
*host
,
694 unsigned short power
, unsigned int on
)
699 spin_lock_irqsave(&host
->lock
, flags
);
701 host
->power
= (1 << power
);
703 gatt
= readb(host
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
704 if (host
->power
== MMC_VDD_165_195
)
705 gatt
&= ~VIA_CRDR_PCICLKGATT_3V3
;
707 gatt
|= VIA_CRDR_PCICLKGATT_3V3
;
709 gatt
|= VIA_CRDR_PCICLKGATT_PAD_PWRON
;
711 gatt
&= ~VIA_CRDR_PCICLKGATT_PAD_PWRON
;
712 writeb(gatt
, host
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
715 spin_unlock_irqrestore(&host
->lock
, flags
);
717 via_pwron_sleep(host
);
720 static void via_sdc_set_ios(struct mmc_host
*mmc
, struct mmc_ios
*ios
)
722 struct via_crdr_mmc_host
*host
;
724 void __iomem
*addrbase
;
725 u32 org_data
, sdextctrl
;
728 host
= mmc_priv(mmc
);
730 spin_lock_irqsave(&host
->lock
, flags
);
732 addrbase
= host
->sdhc_mmiobase
;
733 org_data
= readl(addrbase
+ VIA_CRDR_SDBUSMODE
);
734 sdextctrl
= readl(addrbase
+ VIA_CRDR_SDEXTCTRL
);
736 if (ios
->bus_width
== MMC_BUS_WIDTH_1
)
737 org_data
&= ~VIA_CRDR_SDMODE_4BIT
;
739 org_data
|= VIA_CRDR_SDMODE_4BIT
;
741 if (ios
->power_mode
== MMC_POWER_OFF
)
742 org_data
&= ~VIA_CRDR_SDMODE_CLK_ON
;
744 org_data
|= VIA_CRDR_SDMODE_CLK_ON
;
746 if (ios
->timing
== MMC_TIMING_SD_HS
)
747 sdextctrl
|= VIA_CRDR_SDEXTCTRL_HISPD
;
749 sdextctrl
&= ~VIA_CRDR_SDEXTCTRL_HISPD
;
751 writel(org_data
, addrbase
+ VIA_CRDR_SDBUSMODE
);
752 writel(sdextctrl
, addrbase
+ VIA_CRDR_SDEXTCTRL
);
754 if (ios
->clock
>= 48000000)
756 else if (ios
->clock
>= 33000000)
758 else if (ios
->clock
>= 24000000)
760 else if (ios
->clock
>= 16000000)
762 else if (ios
->clock
>= 12000000)
764 else if (ios
->clock
>= 8000000)
767 clock
= PCI_CLK_375K
;
769 addrbase
= host
->pcictrl_mmiobase
;
770 if (readb(addrbase
+ VIA_CRDR_PCISDCCLK
) != clock
)
771 writeb(clock
, addrbase
+ VIA_CRDR_PCISDCCLK
);
774 spin_unlock_irqrestore(&host
->lock
, flags
);
776 if (ios
->power_mode
!= MMC_POWER_OFF
)
777 via_sdc_set_power(host
, ios
->vdd
, 1);
779 via_sdc_set_power(host
, ios
->vdd
, 0);
782 static int via_sdc_get_ro(struct mmc_host
*mmc
)
784 struct via_crdr_mmc_host
*host
;
788 host
= mmc_priv(mmc
);
790 spin_lock_irqsave(&host
->lock
, flags
);
792 status
= readw(host
->sdhc_mmiobase
+ VIA_CRDR_SDSTATUS
);
794 spin_unlock_irqrestore(&host
->lock
, flags
);
796 return !(status
& VIA_CRDR_SDSTS_WP
);
799 static const struct mmc_host_ops via_sdc_ops
= {
800 .request
= via_sdc_request
,
801 .set_ios
= via_sdc_set_ios
,
802 .get_ro
= via_sdc_get_ro
,
805 static void via_reset_pcictrl(struct via_crdr_mmc_host
*host
)
810 spin_lock_irqsave(&host
->lock
, flags
);
812 via_save_pcictrlreg(host
);
813 via_save_sdcreg(host
);
815 spin_unlock_irqrestore(&host
->lock
, flags
);
817 gatt
= VIA_CRDR_PCICLKGATT_PAD_PWRON
;
818 if (host
->power
== MMC_VDD_165_195
)
819 gatt
&= VIA_CRDR_PCICLKGATT_3V3
;
821 gatt
|= VIA_CRDR_PCICLKGATT_3V3
;
822 writeb(gatt
, host
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
823 via_pwron_sleep(host
);
824 gatt
|= VIA_CRDR_PCICLKGATT_SFTRST
;
825 writeb(gatt
, host
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
828 spin_lock_irqsave(&host
->lock
, flags
);
830 via_restore_pcictrlreg(host
);
831 via_restore_sdcreg(host
);
834 spin_unlock_irqrestore(&host
->lock
, flags
);
837 static void via_sdc_cmd_isr(struct via_crdr_mmc_host
*host
, u16 intmask
)
839 BUG_ON(intmask
== 0);
842 pr_err("%s: Got command interrupt 0x%x even "
843 "though no command operation was in progress.\n",
844 mmc_hostname(host
->mmc
), intmask
);
848 if (intmask
& VIA_CRDR_SDSTS_CRTO
)
849 host
->cmd
->error
= -ETIMEDOUT
;
850 else if (intmask
& VIA_CRDR_SDSTS_SC
)
851 host
->cmd
->error
= -EILSEQ
;
853 if (host
->cmd
->error
)
854 tasklet_schedule(&host
->finish_tasklet
);
855 else if (intmask
& VIA_CRDR_SDSTS_CRD
)
856 via_sdc_finish_command(host
);
859 static void via_sdc_data_isr(struct via_crdr_mmc_host
*host
, u16 intmask
)
861 BUG_ON(intmask
== 0);
863 if (intmask
& VIA_CRDR_SDSTS_DT
)
864 host
->data
->error
= -ETIMEDOUT
;
865 else if (intmask
& (VIA_CRDR_SDSTS_RC
| VIA_CRDR_SDSTS_WC
))
866 host
->data
->error
= -EILSEQ
;
868 via_sdc_finish_data(host
);
871 static irqreturn_t
via_sdc_isr(int irq
, void *dev_id
)
873 struct via_crdr_mmc_host
*sdhost
= dev_id
;
874 void __iomem
*addrbase
;
882 spin_lock(&sdhost
->lock
);
884 addrbase
= sdhost
->pcictrl_mmiobase
;
885 pci_status
= readb(addrbase
+ VIA_CRDR_PCIINTSTATUS
);
886 if (!(pci_status
& VIA_CRDR_PCIINTSTATUS_SDC
)) {
891 addrbase
= sdhost
->sdhc_mmiobase
;
892 sd_status
= readw(addrbase
+ VIA_CRDR_SDSTATUS
);
893 sd_status
&= VIA_CRDR_SDSTS_INT_MASK
;
894 sd_status
&= ~VIA_CRDR_SDSTS_IGN_MASK
;
900 if (sd_status
& VIA_CRDR_SDSTS_CIR
) {
901 writew(sd_status
& VIA_CRDR_SDSTS_CIR
,
902 addrbase
+ VIA_CRDR_SDSTATUS
);
904 schedule_work(&sdhost
->carddet_work
);
907 sd_status
&= ~VIA_CRDR_SDSTS_CIR
;
908 if (sd_status
& VIA_CRDR_SDSTS_CMD_MASK
) {
909 writew(sd_status
& VIA_CRDR_SDSTS_CMD_MASK
,
910 addrbase
+ VIA_CRDR_SDSTATUS
);
911 via_sdc_cmd_isr(sdhost
, sd_status
& VIA_CRDR_SDSTS_CMD_MASK
);
913 if (sd_status
& VIA_CRDR_SDSTS_DATA_MASK
) {
914 writew(sd_status
& VIA_CRDR_SDSTS_DATA_MASK
,
915 addrbase
+ VIA_CRDR_SDSTATUS
);
916 via_sdc_data_isr(sdhost
, sd_status
& VIA_CRDR_SDSTS_DATA_MASK
);
919 sd_status
&= ~(VIA_CRDR_SDSTS_CMD_MASK
| VIA_CRDR_SDSTS_DATA_MASK
);
921 pr_err("%s: Unexpected interrupt 0x%x\n",
922 mmc_hostname(sdhost
->mmc
), sd_status
);
923 writew(sd_status
, addrbase
+ VIA_CRDR_SDSTATUS
);
926 result
= IRQ_HANDLED
;
930 spin_unlock(&sdhost
->lock
);
935 static void via_sdc_timeout(struct timer_list
*t
)
937 struct via_crdr_mmc_host
*sdhost
;
940 sdhost
= from_timer(sdhost
, t
, timer
);
942 spin_lock_irqsave(&sdhost
->lock
, flags
);
945 pr_err("%s: Timeout waiting for hardware interrupt."
946 "cmd:0x%x\n", mmc_hostname(sdhost
->mmc
),
947 sdhost
->mrq
->cmd
->opcode
);
950 writel(VIA_CRDR_DMACTRL_SFTRST
,
951 sdhost
->ddma_mmiobase
+ VIA_CRDR_DMACTRL
);
952 sdhost
->data
->error
= -ETIMEDOUT
;
953 via_sdc_finish_data(sdhost
);
956 sdhost
->cmd
->error
= -ETIMEDOUT
;
958 sdhost
->mrq
->cmd
->error
= -ETIMEDOUT
;
959 tasklet_schedule(&sdhost
->finish_tasklet
);
964 spin_unlock_irqrestore(&sdhost
->lock
, flags
);
967 static void via_sdc_tasklet_finish(unsigned long param
)
969 struct via_crdr_mmc_host
*host
;
971 struct mmc_request
*mrq
;
973 host
= (struct via_crdr_mmc_host
*)param
;
975 spin_lock_irqsave(&host
->lock
, flags
);
977 del_timer(&host
->timer
);
983 spin_unlock_irqrestore(&host
->lock
, flags
);
985 mmc_request_done(host
->mmc
, mrq
);
988 static void via_sdc_card_detect(struct work_struct
*work
)
990 struct via_crdr_mmc_host
*host
;
991 void __iomem
*addrbase
;
995 host
= container_of(work
, struct via_crdr_mmc_host
, carddet_work
);
997 addrbase
= host
->ddma_mmiobase
;
998 writel(VIA_CRDR_DMACTRL_SFTRST
, addrbase
+ VIA_CRDR_DMACTRL
);
1000 spin_lock_irqsave(&host
->lock
, flags
);
1002 addrbase
= host
->pcictrl_mmiobase
;
1003 writeb(VIA_CRDR_PCIDMACLK_SDC
, addrbase
+ VIA_CRDR_PCIDMACLK
);
1005 addrbase
= host
->sdhc_mmiobase
;
1006 status
= readw(addrbase
+ VIA_CRDR_SDSTATUS
);
1007 if (!(status
& VIA_CRDR_SDSTS_SLOTG
)) {
1009 pr_err("%s: Card removed during transfer!\n",
1010 mmc_hostname(host
->mmc
));
1011 host
->mrq
->cmd
->error
= -ENOMEDIUM
;
1012 tasklet_schedule(&host
->finish_tasklet
);
1016 spin_unlock_irqrestore(&host
->lock
, flags
);
1018 via_reset_pcictrl(host
);
1020 spin_lock_irqsave(&host
->lock
, flags
);
1024 spin_unlock_irqrestore(&host
->lock
, flags
);
1026 via_print_pcictrl(host
);
1027 via_print_sdchc(host
);
1029 mmc_detect_change(host
->mmc
, msecs_to_jiffies(500));
1032 static void via_init_mmc_host(struct via_crdr_mmc_host
*host
)
1034 struct mmc_host
*mmc
= host
->mmc
;
1035 void __iomem
*addrbase
;
1039 timer_setup(&host
->timer
, via_sdc_timeout
, 0);
1041 spin_lock_init(&host
->lock
);
1043 mmc
->f_min
= VIA_CRDR_MIN_CLOCK
;
1044 mmc
->f_max
= VIA_CRDR_MAX_CLOCK
;
1045 mmc
->ocr_avail
= MMC_VDD_32_33
| MMC_VDD_33_34
| MMC_VDD_165_195
;
1046 mmc
->caps
= MMC_CAP_4_BIT_DATA
| MMC_CAP_SD_HIGHSPEED
;
1047 mmc
->ops
= &via_sdc_ops
;
1049 /*Hardware cannot do scatter lists*/
1052 mmc
->max_blk_size
= VIA_CRDR_MAX_BLOCK_LENGTH
;
1053 mmc
->max_blk_count
= VIA_CRDR_MAX_BLOCK_COUNT
;
1055 mmc
->max_seg_size
= mmc
->max_blk_size
* mmc
->max_blk_count
;
1056 mmc
->max_req_size
= mmc
->max_seg_size
;
1058 INIT_WORK(&host
->carddet_work
, via_sdc_card_detect
);
1060 tasklet_init(&host
->finish_tasklet
, via_sdc_tasklet_finish
,
1061 (unsigned long)host
);
1063 addrbase
= host
->sdhc_mmiobase
;
1064 writel(0x0, addrbase
+ VIA_CRDR_SDINTMASK
);
1067 lenreg
= VIA_CRDR_SDBLKLEN_GPIDET
| VIA_CRDR_SDBLKLEN_INTEN
;
1068 writel(lenreg
, addrbase
+ VIA_CRDR_SDBLKLEN
);
1070 status
= readw(addrbase
+ VIA_CRDR_SDSTATUS
);
1071 status
&= VIA_CRDR_SDSTS_W1C_MASK
;
1072 writew(status
, addrbase
+ VIA_CRDR_SDSTATUS
);
1074 status
= readw(addrbase
+ VIA_CRDR_SDSTATUS2
);
1075 status
|= VIA_CRDR_SDSTS_CFE
;
1076 writew(status
, addrbase
+ VIA_CRDR_SDSTATUS2
);
1078 writeb(0x0, addrbase
+ VIA_CRDR_SDEXTCTRL
);
1080 writel(VIA_CRDR_SDACTIVE_INTMASK
, addrbase
+ VIA_CRDR_SDINTMASK
);
1084 static int via_sd_probe(struct pci_dev
*pcidev
,
1085 const struct pci_device_id
*id
)
1087 struct mmc_host
*mmc
;
1088 struct via_crdr_mmc_host
*sdhost
;
1094 ": VIA SDMMC controller found at %s [%04x:%04x] (rev %x)\n",
1095 pci_name(pcidev
), (int)pcidev
->vendor
, (int)pcidev
->device
,
1096 (int)pcidev
->revision
);
1098 ret
= pci_enable_device(pcidev
);
1102 ret
= pci_request_regions(pcidev
, DRV_NAME
);
1106 pci_write_config_byte(pcidev
, VIA_CRDR_PCI_WORK_MODE
, 0);
1107 pci_write_config_byte(pcidev
, VIA_CRDR_PCI_DBG_MODE
, 0);
1109 mmc
= mmc_alloc_host(sizeof(struct via_crdr_mmc_host
), &pcidev
->dev
);
1115 sdhost
= mmc_priv(mmc
);
1117 dev_set_drvdata(&pcidev
->dev
, sdhost
);
1119 len
= pci_resource_len(pcidev
, 0);
1120 base
= pci_resource_start(pcidev
, 0);
1121 sdhost
->mmiobase
= ioremap_nocache(base
, len
);
1122 if (!sdhost
->mmiobase
) {
1127 sdhost
->sdhc_mmiobase
=
1128 sdhost
->mmiobase
+ VIA_CRDR_SDC_OFF
;
1129 sdhost
->ddma_mmiobase
=
1130 sdhost
->mmiobase
+ VIA_CRDR_DDMA_OFF
;
1131 sdhost
->pcictrl_mmiobase
=
1132 sdhost
->mmiobase
+ VIA_CRDR_PCICTRL_OFF
;
1134 sdhost
->power
= MMC_VDD_165_195
;
1136 gatt
= VIA_CRDR_PCICLKGATT_3V3
| VIA_CRDR_PCICLKGATT_PAD_PWRON
;
1137 writeb(gatt
, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1138 via_pwron_sleep(sdhost
);
1139 gatt
|= VIA_CRDR_PCICLKGATT_SFTRST
;
1140 writeb(gatt
, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1143 via_init_mmc_host(sdhost
);
1146 request_irq(pcidev
->irq
, via_sdc_isr
, IRQF_SHARED
, DRV_NAME
,
1151 writeb(VIA_CRDR_PCIINTCTRL_SDCIRQEN
,
1152 sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCIINTCTRL
);
1153 writeb(VIA_CRDR_PCITMOCTRL_1024MS
,
1154 sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCITMOCTRL
);
1156 /* device-specific quirks */
1157 if (pcidev
->subsystem_vendor
== PCI_VENDOR_ID_LENOVO
&&
1158 pcidev
->subsystem_device
== 0x3891)
1159 sdhost
->quirks
= VIA_CRDR_QUIRK_300MS_PWRDELAY
;
1166 iounmap(sdhost
->mmiobase
);
1168 dev_set_drvdata(&pcidev
->dev
, NULL
);
1171 pci_release_regions(pcidev
);
1173 pci_disable_device(pcidev
);
1178 static void via_sd_remove(struct pci_dev
*pcidev
)
1180 struct via_crdr_mmc_host
*sdhost
= pci_get_drvdata(pcidev
);
1181 unsigned long flags
;
1184 spin_lock_irqsave(&sdhost
->lock
, flags
);
1186 /* Ensure we don't accept more commands from mmc layer */
1189 /* Disable generating further interrupts */
1190 writeb(0x0, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCIINTCTRL
);
1194 pr_err("%s: Controller removed during "
1195 "transfer\n", mmc_hostname(sdhost
->mmc
));
1197 /* make sure all DMA is stopped */
1198 writel(VIA_CRDR_DMACTRL_SFTRST
,
1199 sdhost
->ddma_mmiobase
+ VIA_CRDR_DMACTRL
);
1201 sdhost
->mrq
->cmd
->error
= -ENOMEDIUM
;
1202 if (sdhost
->mrq
->stop
)
1203 sdhost
->mrq
->stop
->error
= -ENOMEDIUM
;
1204 tasklet_schedule(&sdhost
->finish_tasklet
);
1206 spin_unlock_irqrestore(&sdhost
->lock
, flags
);
1208 mmc_remove_host(sdhost
->mmc
);
1210 free_irq(pcidev
->irq
, sdhost
);
1212 del_timer_sync(&sdhost
->timer
);
1214 tasklet_kill(&sdhost
->finish_tasklet
);
1216 /* switch off power */
1217 gatt
= readb(sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1218 gatt
&= ~VIA_CRDR_PCICLKGATT_PAD_PWRON
;
1219 writeb(gatt
, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1221 iounmap(sdhost
->mmiobase
);
1222 dev_set_drvdata(&pcidev
->dev
, NULL
);
1223 mmc_free_host(sdhost
->mmc
);
1224 pci_release_regions(pcidev
);
1225 pci_disable_device(pcidev
);
1228 ": VIA SDMMC controller at %s [%04x:%04x] has been removed\n",
1229 pci_name(pcidev
), (int)pcidev
->vendor
, (int)pcidev
->device
);
1234 static void via_init_sdc_pm(struct via_crdr_mmc_host
*host
)
1236 struct sdhcreg
*pm_sdhcreg
;
1237 void __iomem
*addrbase
;
1241 pm_sdhcreg
= &(host
->pm_sdhc_reg
);
1242 addrbase
= host
->sdhc_mmiobase
;
1244 writel(0x0, addrbase
+ VIA_CRDR_SDINTMASK
);
1246 lenreg
= VIA_CRDR_SDBLKLEN_GPIDET
| VIA_CRDR_SDBLKLEN_INTEN
;
1247 writel(lenreg
, addrbase
+ VIA_CRDR_SDBLKLEN
);
1249 status
= readw(addrbase
+ VIA_CRDR_SDSTATUS
);
1250 status
&= VIA_CRDR_SDSTS_W1C_MASK
;
1251 writew(status
, addrbase
+ VIA_CRDR_SDSTATUS
);
1253 status
= readw(addrbase
+ VIA_CRDR_SDSTATUS2
);
1254 status
|= VIA_CRDR_SDSTS_CFE
;
1255 writew(status
, addrbase
+ VIA_CRDR_SDSTATUS2
);
1257 writel(pm_sdhcreg
->sdcontrol_reg
, addrbase
+ VIA_CRDR_SDCTRL
);
1258 writel(pm_sdhcreg
->sdcmdarg_reg
, addrbase
+ VIA_CRDR_SDCARG
);
1259 writel(pm_sdhcreg
->sdintmask_reg
, addrbase
+ VIA_CRDR_SDINTMASK
);
1260 writel(pm_sdhcreg
->sdrsptmo_reg
, addrbase
+ VIA_CRDR_SDRSPTMO
);
1261 writel(pm_sdhcreg
->sdclksel_reg
, addrbase
+ VIA_CRDR_SDCLKSEL
);
1262 writel(pm_sdhcreg
->sdextctrl_reg
, addrbase
+ VIA_CRDR_SDEXTCTRL
);
1264 via_print_pcictrl(host
);
1265 via_print_sdchc(host
);
1268 static int via_sd_suspend(struct pci_dev
*pcidev
, pm_message_t state
)
1270 struct via_crdr_mmc_host
*host
;
1272 host
= pci_get_drvdata(pcidev
);
1274 via_save_pcictrlreg(host
);
1275 via_save_sdcreg(host
);
1277 pci_save_state(pcidev
);
1278 pci_enable_wake(pcidev
, pci_choose_state(pcidev
, state
), 0);
1279 pci_disable_device(pcidev
);
1280 pci_set_power_state(pcidev
, pci_choose_state(pcidev
, state
));
1285 static int via_sd_resume(struct pci_dev
*pcidev
)
1287 struct via_crdr_mmc_host
*sdhost
;
1291 sdhost
= pci_get_drvdata(pcidev
);
1293 gatt
= VIA_CRDR_PCICLKGATT_PAD_PWRON
;
1294 if (sdhost
->power
== MMC_VDD_165_195
)
1295 gatt
&= ~VIA_CRDR_PCICLKGATT_3V3
;
1297 gatt
|= VIA_CRDR_PCICLKGATT_3V3
;
1298 writeb(gatt
, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1299 via_pwron_sleep(sdhost
);
1300 gatt
|= VIA_CRDR_PCICLKGATT_SFTRST
;
1301 writeb(gatt
, sdhost
->pcictrl_mmiobase
+ VIA_CRDR_PCICLKGATT
);
1306 pci_set_power_state(pcidev
, PCI_D0
);
1307 pci_restore_state(pcidev
);
1308 ret
= pci_enable_device(pcidev
);
1312 via_restore_pcictrlreg(sdhost
);
1313 via_init_sdc_pm(sdhost
);
1318 #else /* CONFIG_PM */
1320 #define via_sd_suspend NULL
1321 #define via_sd_resume NULL
1323 #endif /* CONFIG_PM */
1325 static struct pci_driver via_sd_driver
= {
1327 .id_table
= via_ids
,
1328 .probe
= via_sd_probe
,
1329 .remove
= via_sd_remove
,
1330 .suspend
= via_sd_suspend
,
1331 .resume
= via_sd_resume
,
1334 module_pci_driver(via_sd_driver
);
1336 MODULE_LICENSE("GPL");
1337 MODULE_AUTHOR("VIA Technologies Inc.");
1338 MODULE_DESCRIPTION("VIA SD/MMC Card Interface driver");