2 * TUSB6010 USB 2.0 OTG Dual Role controller
4 * Copyright (C) 2006 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 * - Driver assumes that interface to external host (main CPU) is
13 * configured for NOR FLASH interface instead of VLYNQ serial
17 #include <linux/module.h>
18 #include <linux/kernel.h>
19 #include <linux/errno.h>
20 #include <linux/err.h>
21 #include <linux/prefetch.h>
22 #include <linux/usb.h>
23 #include <linux/irq.h>
25 #include <linux/device.h>
26 #include <linux/platform_device.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/usb/usb_phy_generic.h>
30 #include "musb_core.h"
32 struct tusb6010_glue
{
34 struct platform_device
*musb
;
35 struct platform_device
*phy
;
38 static void tusb_musb_set_vbus(struct musb
*musb
, int is_on
);
40 #define TUSB_REV_MAJOR(reg_val) ((reg_val >> 4) & 0xf)
41 #define TUSB_REV_MINOR(reg_val) (reg_val & 0xf)
44 * Checks the revision. We need to use the DMA register as 3.0 does not
45 * have correct versions for TUSB_PRCM_REV or TUSB_INT_CTRL_REV.
47 static u8
tusb_get_revision(struct musb
*musb
)
49 void __iomem
*tbase
= musb
->ctrl_base
;
53 rev
= musb_readl(tbase
, TUSB_DMA_CTRL_REV
) & 0xff;
54 if (TUSB_REV_MAJOR(rev
) == 3) {
55 die_id
= TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase
,
57 if (die_id
>= TUSB_DIDR1_HI_REV_31
)
64 static void tusb_print_revision(struct musb
*musb
)
66 void __iomem
*tbase
= musb
->ctrl_base
;
69 rev
= musb
->tusb_revision
;
71 pr_info("tusb: %s%i.%i %s%i.%i %s%i.%i %s%i.%i %s%i %s%i.%i\n",
73 TUSB_REV_MAJOR(musb_readl(tbase
, TUSB_PRCM_REV
)),
74 TUSB_REV_MINOR(musb_readl(tbase
, TUSB_PRCM_REV
)),
76 TUSB_REV_MAJOR(musb_readl(tbase
, TUSB_INT_CTRL_REV
)),
77 TUSB_REV_MINOR(musb_readl(tbase
, TUSB_INT_CTRL_REV
)),
79 TUSB_REV_MAJOR(musb_readl(tbase
, TUSB_GPIO_REV
)),
80 TUSB_REV_MINOR(musb_readl(tbase
, TUSB_GPIO_REV
)),
82 TUSB_REV_MAJOR(musb_readl(tbase
, TUSB_DMA_CTRL_REV
)),
83 TUSB_REV_MINOR(musb_readl(tbase
, TUSB_DMA_CTRL_REV
)),
85 TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase
, TUSB_DIDR1_HI
)),
87 TUSB_REV_MAJOR(rev
), TUSB_REV_MINOR(rev
));
90 #define WBUS_QUIRK_MASK (TUSB_PHY_OTG_CTRL_TESTM2 | TUSB_PHY_OTG_CTRL_TESTM1 \
91 | TUSB_PHY_OTG_CTRL_TESTM0)
94 * Workaround for spontaneous WBUS wake-up issue #2 for tusb3.0.
95 * Disables power detection in PHY for the duration of idle.
97 static void tusb_wbus_quirk(struct musb
*musb
, int enabled
)
99 void __iomem
*tbase
= musb
->ctrl_base
;
100 static u32 phy_otg_ctrl
, phy_otg_ena
;
104 phy_otg_ctrl
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL
);
105 phy_otg_ena
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
);
106 tmp
= TUSB_PHY_OTG_CTRL_WRPROTECT
107 | phy_otg_ena
| WBUS_QUIRK_MASK
;
108 musb_writel(tbase
, TUSB_PHY_OTG_CTRL
, tmp
);
109 tmp
= phy_otg_ena
& ~WBUS_QUIRK_MASK
;
110 tmp
|= TUSB_PHY_OTG_CTRL_WRPROTECT
| TUSB_PHY_OTG_CTRL_TESTM2
;
111 musb_writel(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
, tmp
);
112 dev_dbg(musb
->controller
, "Enabled tusb wbus quirk ctrl %08x ena %08x\n",
113 musb_readl(tbase
, TUSB_PHY_OTG_CTRL
),
114 musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
));
115 } else if (musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
)
116 & TUSB_PHY_OTG_CTRL_TESTM2
) {
117 tmp
= TUSB_PHY_OTG_CTRL_WRPROTECT
| phy_otg_ctrl
;
118 musb_writel(tbase
, TUSB_PHY_OTG_CTRL
, tmp
);
119 tmp
= TUSB_PHY_OTG_CTRL_WRPROTECT
| phy_otg_ena
;
120 musb_writel(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
, tmp
);
121 dev_dbg(musb
->controller
, "Disabled tusb wbus quirk ctrl %08x ena %08x\n",
122 musb_readl(tbase
, TUSB_PHY_OTG_CTRL
),
123 musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
));
129 static u32
tusb_fifo_offset(u8 epnum
)
131 return 0x200 + (epnum
* 0x20);
134 static u32
tusb_ep_offset(u8 epnum
, u16 offset
)
136 return 0x10 + offset
;
139 /* TUSB mapping: "flat" plus ep0 special cases */
140 static void tusb_ep_select(void __iomem
*mbase
, u8 epnum
)
142 musb_writeb(mbase
, MUSB_INDEX
, epnum
);
146 * TUSB6010 doesn't allow 8-bit access; 16-bit access is the minimum.
148 static u8
tusb_readb(const void __iomem
*addr
, unsigned offset
)
153 tmp
= __raw_readw(addr
+ (offset
& ~1));
162 static void tusb_writeb(void __iomem
*addr
, unsigned offset
, u8 data
)
166 tmp
= __raw_readw(addr
+ (offset
& ~1));
168 tmp
= (data
<< 8) | (tmp
& 0xff);
170 tmp
= (tmp
& 0xff00) | data
;
172 __raw_writew(tmp
, addr
+ (offset
& ~1));
176 * TUSB 6010 may use a parallel bus that doesn't support byte ops;
177 * so both loading and unloading FIFOs need explicit byte counts.
181 tusb_fifo_write_unaligned(void __iomem
*fifo
, const u8
*buf
, u16 len
)
187 for (i
= 0; i
< (len
>> 2); i
++) {
188 memcpy(&val
, buf
, 4);
189 musb_writel(fifo
, 0, val
);
195 /* Write the rest 1 - 3 bytes to FIFO */
196 memcpy(&val
, buf
, len
);
197 musb_writel(fifo
, 0, val
);
201 static inline void tusb_fifo_read_unaligned(void __iomem
*fifo
,
208 for (i
= 0; i
< (len
>> 2); i
++) {
209 val
= musb_readl(fifo
, 0);
210 memcpy(buf
, &val
, 4);
216 /* Read the rest 1 - 3 bytes from FIFO */
217 val
= musb_readl(fifo
, 0);
218 memcpy(buf
, &val
, len
);
222 static void tusb_write_fifo(struct musb_hw_ep
*hw_ep
, u16 len
, const u8
*buf
)
224 struct musb
*musb
= hw_ep
->musb
;
225 void __iomem
*ep_conf
= hw_ep
->conf
;
226 void __iomem
*fifo
= hw_ep
->fifo
;
227 u8 epnum
= hw_ep
->epnum
;
231 dev_dbg(musb
->controller
, "%cX ep%d fifo %p count %d buf %p\n",
232 'T', epnum
, fifo
, len
, buf
);
235 musb_writel(ep_conf
, TUSB_EP_TX_OFFSET
,
236 TUSB_EP_CONFIG_XFR_SIZE(len
));
238 musb_writel(ep_conf
, 0, TUSB_EP0_CONFIG_DIR_TX
|
239 TUSB_EP0_CONFIG_XFR_SIZE(len
));
241 if (likely((0x01 & (unsigned long) buf
) == 0)) {
243 /* Best case is 32bit-aligned destination address */
244 if ((0x02 & (unsigned long) buf
) == 0) {
246 iowrite32_rep(fifo
, buf
, len
>> 2);
247 buf
+= (len
& ~0x03);
255 /* Cannot use writesw, fifo is 32-bit */
256 for (i
= 0; i
< (len
>> 2); i
++) {
257 val
= (u32
)(*(u16
*)buf
);
259 val
|= (*(u16
*)buf
) << 16;
261 musb_writel(fifo
, 0, val
);
269 tusb_fifo_write_unaligned(fifo
, buf
, len
);
272 static void tusb_read_fifo(struct musb_hw_ep
*hw_ep
, u16 len
, u8
*buf
)
274 struct musb
*musb
= hw_ep
->musb
;
275 void __iomem
*ep_conf
= hw_ep
->conf
;
276 void __iomem
*fifo
= hw_ep
->fifo
;
277 u8 epnum
= hw_ep
->epnum
;
279 dev_dbg(musb
->controller
, "%cX ep%d fifo %p count %d buf %p\n",
280 'R', epnum
, fifo
, len
, buf
);
283 musb_writel(ep_conf
, TUSB_EP_RX_OFFSET
,
284 TUSB_EP_CONFIG_XFR_SIZE(len
));
286 musb_writel(ep_conf
, 0, TUSB_EP0_CONFIG_XFR_SIZE(len
));
288 if (likely((0x01 & (unsigned long) buf
) == 0)) {
290 /* Best case is 32bit-aligned destination address */
291 if ((0x02 & (unsigned long) buf
) == 0) {
293 ioread32_rep(fifo
, buf
, len
>> 2);
294 buf
+= (len
& ~0x03);
302 /* Cannot use readsw, fifo is 32-bit */
303 for (i
= 0; i
< (len
>> 2); i
++) {
304 val
= musb_readl(fifo
, 0);
305 *(u16
*)buf
= (u16
)(val
& 0xffff);
307 *(u16
*)buf
= (u16
)(val
>> 16);
316 tusb_fifo_read_unaligned(fifo
, buf
, len
);
319 static struct musb
*the_musb
;
321 /* This is used by gadget drivers, and OTG transceiver logic, allowing
322 * at most mA current to be drawn from VBUS during a Default-B session
323 * (that is, while VBUS exceeds 4.4V). In Default-A (including pure host
324 * mode), or low power Default-B sessions, something else supplies power.
325 * Caller must take care of locking.
327 static int tusb_draw_power(struct usb_phy
*x
, unsigned mA
)
329 struct musb
*musb
= the_musb
;
330 void __iomem
*tbase
= musb
->ctrl_base
;
333 /* tps65030 seems to consume max 100mA, with maybe 60mA available
334 * (measured on one board) for things other than tps and tusb.
336 * Boards sharing the CPU clock with CLKIN will need to prevent
337 * certain idle sleep states while the USB link is active.
339 * REVISIT we could use VBUS to supply only _one_ of { 1.5V, 3.3V }.
340 * The actual current usage would be very board-specific. For now,
341 * it's simpler to just use an aggregate (also board-specific).
343 if (x
->otg
->default_a
|| mA
< (musb
->min_power
<< 1))
346 reg
= musb_readl(tbase
, TUSB_PRCM_MNGMT
);
348 musb
->is_bus_powered
= 1;
349 reg
|= TUSB_PRCM_MNGMT_15_SW_EN
| TUSB_PRCM_MNGMT_33_SW_EN
;
351 musb
->is_bus_powered
= 0;
352 reg
&= ~(TUSB_PRCM_MNGMT_15_SW_EN
| TUSB_PRCM_MNGMT_33_SW_EN
);
354 musb_writel(tbase
, TUSB_PRCM_MNGMT
, reg
);
356 dev_dbg(musb
->controller
, "draw max %d mA VBUS\n", mA
);
360 /* workaround for issue 13: change clock during chip idle
361 * (to be fixed in rev3 silicon) ... symptoms include disconnect
362 * or looping suspend/resume cycles
364 static void tusb_set_clock_source(struct musb
*musb
, unsigned mode
)
366 void __iomem
*tbase
= musb
->ctrl_base
;
369 reg
= musb_readl(tbase
, TUSB_PRCM_CONF
);
370 reg
&= ~TUSB_PRCM_CONF_SYS_CLKSEL(0x3);
372 /* 0 = refclk (clkin, XI)
373 * 1 = PHY 60 MHz (internal PLL)
378 reg
|= TUSB_PRCM_CONF_SYS_CLKSEL(mode
& 0x3);
380 musb_writel(tbase
, TUSB_PRCM_CONF
, reg
);
382 /* FIXME tusb6010_platform_retime(mode == 0); */
386 * Idle TUSB6010 until next wake-up event; NOR access always wakes.
387 * Other code ensures that we idle unless we're connected _and_ the
388 * USB link is not suspended ... and tells us the relevant wakeup
389 * events. SW_EN for voltage is handled separately.
391 static void tusb_allow_idle(struct musb
*musb
, u32 wakeup_enables
)
393 void __iomem
*tbase
= musb
->ctrl_base
;
396 if ((wakeup_enables
& TUSB_PRCM_WBUS
)
397 && (musb
->tusb_revision
== TUSB_REV_30
))
398 tusb_wbus_quirk(musb
, 1);
400 tusb_set_clock_source(musb
, 0);
402 wakeup_enables
|= TUSB_PRCM_WNORCS
;
403 musb_writel(tbase
, TUSB_PRCM_WAKEUP_MASK
, ~wakeup_enables
);
405 /* REVISIT writeup of WID implies that if WID set and ID is grounded,
406 * TUSB_PHY_OTG_CTRL.TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP must be cleared.
407 * Presumably that's mostly to save power, hence WID is immaterial ...
410 reg
= musb_readl(tbase
, TUSB_PRCM_MNGMT
);
411 /* issue 4: when driving vbus, use hipower (vbus_det) comparator */
412 if (is_host_active(musb
)) {
413 reg
|= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN
;
414 reg
&= ~TUSB_PRCM_MNGMT_OTG_SESS_END_EN
;
416 reg
|= TUSB_PRCM_MNGMT_OTG_SESS_END_EN
;
417 reg
&= ~TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN
;
419 reg
|= TUSB_PRCM_MNGMT_PM_IDLE
| TUSB_PRCM_MNGMT_DEV_IDLE
;
420 musb_writel(tbase
, TUSB_PRCM_MNGMT
, reg
);
422 dev_dbg(musb
->controller
, "idle, wake on %02x\n", wakeup_enables
);
426 * Updates cable VBUS status. Caller must take care of locking.
428 static int tusb_musb_vbus_status(struct musb
*musb
)
430 void __iomem
*tbase
= musb
->ctrl_base
;
431 u32 otg_stat
, prcm_mngmt
;
434 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
435 prcm_mngmt
= musb_readl(tbase
, TUSB_PRCM_MNGMT
);
437 /* Temporarily enable VBUS detection if it was disabled for
438 * suspend mode. Unless it's enabled otg_stat and devctl will
439 * not show correct VBUS state.
441 if (!(prcm_mngmt
& TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN
)) {
442 u32 tmp
= prcm_mngmt
;
443 tmp
|= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN
;
444 musb_writel(tbase
, TUSB_PRCM_MNGMT
, tmp
);
445 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
446 musb_writel(tbase
, TUSB_PRCM_MNGMT
, prcm_mngmt
);
449 if (otg_stat
& TUSB_DEV_OTG_STAT_VBUS_VALID
)
455 static struct timer_list musb_idle_timer
;
457 static void musb_do_idle(unsigned long _musb
)
459 struct musb
*musb
= (void *)_musb
;
462 spin_lock_irqsave(&musb
->lock
, flags
);
464 switch (musb
->xceiv
->otg
->state
) {
465 case OTG_STATE_A_WAIT_BCON
:
466 if ((musb
->a_wait_bcon
!= 0)
467 && (musb
->idle_timeout
== 0
468 || time_after(jiffies
, musb
->idle_timeout
))) {
469 dev_dbg(musb
->controller
, "Nothing connected %s, turning off VBUS\n",
470 usb_otg_state_string(musb
->xceiv
->otg
->state
));
473 case OTG_STATE_A_IDLE
:
474 tusb_musb_set_vbus(musb
, 0);
479 if (!musb
->is_active
) {
482 /* wait until hub_wq handles port change status */
483 if (is_host_active(musb
) && (musb
->port1_status
>> 16))
486 if (!musb
->gadget_driver
) {
489 wakeups
= TUSB_PRCM_WHOSTDISCON
492 wakeups
|= TUSB_PRCM_WID
;
494 tusb_allow_idle(musb
, wakeups
);
497 spin_unlock_irqrestore(&musb
->lock
, flags
);
501 * Maybe put TUSB6010 into idle mode mode depending on USB link status,
502 * like "disconnected" or "suspended". We'll be woken out of it by
503 * connect, resume, or disconnect.
505 * Needs to be called as the last function everywhere where there is
506 * register access to TUSB6010 because of NOR flash wake-up.
507 * Caller should own controller spinlock.
509 * Delay because peripheral enables D+ pullup 3msec after SE0, and
510 * we don't want to treat that full speed J as a wakeup event.
511 * ... peripherals must draw only suspend current after 10 msec.
513 static void tusb_musb_try_idle(struct musb
*musb
, unsigned long timeout
)
515 unsigned long default_timeout
= jiffies
+ msecs_to_jiffies(3);
516 static unsigned long last_timer
;
519 timeout
= default_timeout
;
521 /* Never idle if active, or when VBUS timeout is not set as host */
522 if (musb
->is_active
|| ((musb
->a_wait_bcon
== 0)
523 && (musb
->xceiv
->otg
->state
== OTG_STATE_A_WAIT_BCON
))) {
524 dev_dbg(musb
->controller
, "%s active, deleting timer\n",
525 usb_otg_state_string(musb
->xceiv
->otg
->state
));
526 del_timer(&musb_idle_timer
);
527 last_timer
= jiffies
;
531 if (time_after(last_timer
, timeout
)) {
532 if (!timer_pending(&musb_idle_timer
))
533 last_timer
= timeout
;
535 dev_dbg(musb
->controller
, "Longer idle timer already pending, ignoring\n");
539 last_timer
= timeout
;
541 dev_dbg(musb
->controller
, "%s inactive, for idle timer for %lu ms\n",
542 usb_otg_state_string(musb
->xceiv
->otg
->state
),
543 (unsigned long)jiffies_to_msecs(timeout
- jiffies
));
544 mod_timer(&musb_idle_timer
, timeout
);
547 /* ticks of 60 MHz clock */
548 #define DEVCLOCK 60000000
549 #define OTG_TIMER_MS(msecs) ((msecs) \
550 ? (TUSB_DEV_OTG_TIMER_VAL((DEVCLOCK/1000)*(msecs)) \
551 | TUSB_DEV_OTG_TIMER_ENABLE) \
554 static void tusb_musb_set_vbus(struct musb
*musb
, int is_on
)
556 void __iomem
*tbase
= musb
->ctrl_base
;
557 u32 conf
, prcm
, timer
;
559 struct usb_otg
*otg
= musb
->xceiv
->otg
;
561 /* HDRC controls CPEN, but beware current surges during device
562 * connect. They can trigger transient overcurrent conditions
563 * that must be ignored.
566 prcm
= musb_readl(tbase
, TUSB_PRCM_MNGMT
);
567 conf
= musb_readl(tbase
, TUSB_DEV_CONF
);
568 devctl
= musb_readb(musb
->mregs
, MUSB_DEVCTL
);
571 timer
= OTG_TIMER_MS(OTG_TIME_A_WAIT_VRISE
);
573 musb
->xceiv
->otg
->state
= OTG_STATE_A_WAIT_VRISE
;
574 devctl
|= MUSB_DEVCTL_SESSION
;
576 conf
|= TUSB_DEV_CONF_USB_HOST_MODE
;
583 /* If ID pin is grounded, we want to be a_idle */
584 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
585 if (!(otg_stat
& TUSB_DEV_OTG_STAT_ID_STATUS
)) {
586 switch (musb
->xceiv
->otg
->state
) {
587 case OTG_STATE_A_WAIT_VRISE
:
588 case OTG_STATE_A_WAIT_BCON
:
589 musb
->xceiv
->otg
->state
= OTG_STATE_A_WAIT_VFALL
;
591 case OTG_STATE_A_WAIT_VFALL
:
592 musb
->xceiv
->otg
->state
= OTG_STATE_A_IDLE
;
595 musb
->xceiv
->otg
->state
= OTG_STATE_A_IDLE
;
603 musb
->xceiv
->otg
->state
= OTG_STATE_B_IDLE
;
607 devctl
&= ~MUSB_DEVCTL_SESSION
;
608 conf
&= ~TUSB_DEV_CONF_USB_HOST_MODE
;
610 prcm
&= ~(TUSB_PRCM_MNGMT_15_SW_EN
| TUSB_PRCM_MNGMT_33_SW_EN
);
612 musb_writel(tbase
, TUSB_PRCM_MNGMT
, prcm
);
613 musb_writel(tbase
, TUSB_DEV_OTG_TIMER
, timer
);
614 musb_writel(tbase
, TUSB_DEV_CONF
, conf
);
615 musb_writeb(musb
->mregs
, MUSB_DEVCTL
, devctl
);
617 dev_dbg(musb
->controller
, "VBUS %s, devctl %02x otg %3x conf %08x prcm %08x\n",
618 usb_otg_state_string(musb
->xceiv
->otg
->state
),
619 musb_readb(musb
->mregs
, MUSB_DEVCTL
),
620 musb_readl(tbase
, TUSB_DEV_OTG_STAT
),
625 * Sets the mode to OTG, peripheral or host by changing the ID detection.
626 * Caller must take care of locking.
628 * Note that if a mini-A cable is plugged in the ID line will stay down as
629 * the weak ID pull-up is not able to pull the ID up.
631 static int tusb_musb_set_mode(struct musb
*musb
, u8 musb_mode
)
633 void __iomem
*tbase
= musb
->ctrl_base
;
634 u32 otg_stat
, phy_otg_ctrl
, phy_otg_ena
, dev_conf
;
636 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
637 phy_otg_ctrl
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL
);
638 phy_otg_ena
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
);
639 dev_conf
= musb_readl(tbase
, TUSB_DEV_CONF
);
643 case MUSB_HOST
: /* Disable PHY ID detect, ground ID */
644 phy_otg_ctrl
&= ~TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
645 phy_otg_ena
|= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
646 dev_conf
|= TUSB_DEV_CONF_ID_SEL
;
647 dev_conf
&= ~TUSB_DEV_CONF_SOFT_ID
;
649 case MUSB_PERIPHERAL
: /* Disable PHY ID detect, keep ID pull-up on */
650 phy_otg_ctrl
|= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
651 phy_otg_ena
|= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
652 dev_conf
|= (TUSB_DEV_CONF_ID_SEL
| TUSB_DEV_CONF_SOFT_ID
);
654 case MUSB_OTG
: /* Use PHY ID detection */
655 phy_otg_ctrl
|= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
656 phy_otg_ena
|= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
657 dev_conf
&= ~(TUSB_DEV_CONF_ID_SEL
| TUSB_DEV_CONF_SOFT_ID
);
661 dev_dbg(musb
->controller
, "Trying to set mode %i\n", musb_mode
);
665 musb_writel(tbase
, TUSB_PHY_OTG_CTRL
,
666 TUSB_PHY_OTG_CTRL_WRPROTECT
| phy_otg_ctrl
);
667 musb_writel(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
,
668 TUSB_PHY_OTG_CTRL_WRPROTECT
| phy_otg_ena
);
669 musb_writel(tbase
, TUSB_DEV_CONF
, dev_conf
);
671 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
672 if ((musb_mode
== MUSB_PERIPHERAL
) &&
673 !(otg_stat
& TUSB_DEV_OTG_STAT_ID_STATUS
))
674 INFO("Cannot be peripheral with mini-A cable "
675 "otg_stat: %08x\n", otg_stat
);
680 static inline unsigned long
681 tusb_otg_ints(struct musb
*musb
, u32 int_src
, void __iomem
*tbase
)
683 u32 otg_stat
= musb_readl(tbase
, TUSB_DEV_OTG_STAT
);
684 unsigned long idle_timeout
= 0;
685 struct usb_otg
*otg
= musb
->xceiv
->otg
;
688 if ((int_src
& TUSB_INT_SRC_ID_STATUS_CHNG
)) {
691 default_a
= !(otg_stat
& TUSB_DEV_OTG_STAT_ID_STATUS
);
692 dev_dbg(musb
->controller
, "Default-%c\n", default_a
? 'A' : 'B');
693 otg
->default_a
= default_a
;
694 tusb_musb_set_vbus(musb
, default_a
);
696 /* Don't allow idling immediately */
698 idle_timeout
= jiffies
+ (HZ
* 3);
701 /* VBUS state change */
702 if (int_src
& TUSB_INT_SRC_VBUS_SENSE_CHNG
) {
704 /* B-dev state machine: no vbus ~= disconnect */
705 if (!otg
->default_a
) {
706 /* ? musb_root_disconnect(musb); */
707 musb
->port1_status
&=
708 ~(USB_PORT_STAT_CONNECTION
709 | USB_PORT_STAT_ENABLE
710 | USB_PORT_STAT_LOW_SPEED
711 | USB_PORT_STAT_HIGH_SPEED
715 if (otg_stat
& TUSB_DEV_OTG_STAT_SESS_END
) {
716 dev_dbg(musb
->controller
, "Forcing disconnect (no interrupt)\n");
717 if (musb
->xceiv
->otg
->state
!= OTG_STATE_B_IDLE
) {
718 /* INTR_DISCONNECT can hide... */
719 musb
->xceiv
->otg
->state
= OTG_STATE_B_IDLE
;
720 musb
->int_usb
|= MUSB_INTR_DISCONNECT
;
724 dev_dbg(musb
->controller
, "vbus change, %s, otg %03x\n",
725 usb_otg_state_string(musb
->xceiv
->otg
->state
), otg_stat
);
726 idle_timeout
= jiffies
+ (1 * HZ
);
727 schedule_work(&musb
->irq_work
);
729 } else /* A-dev state machine */ {
730 dev_dbg(musb
->controller
, "vbus change, %s, otg %03x\n",
731 usb_otg_state_string(musb
->xceiv
->otg
->state
), otg_stat
);
733 switch (musb
->xceiv
->otg
->state
) {
734 case OTG_STATE_A_IDLE
:
735 dev_dbg(musb
->controller
, "Got SRP, turning on VBUS\n");
736 musb_platform_set_vbus(musb
, 1);
738 /* CONNECT can wake if a_wait_bcon is set */
739 if (musb
->a_wait_bcon
!= 0)
745 * OPT FS A TD.4.6 needs few seconds for
748 idle_timeout
= jiffies
+ (2 * HZ
);
751 case OTG_STATE_A_WAIT_VRISE
:
752 /* ignore; A-session-valid < VBUS_VALID/2,
753 * we monitor this with the timer
756 case OTG_STATE_A_WAIT_VFALL
:
757 /* REVISIT this irq triggers during short
758 * spikes caused by enumeration ...
760 if (musb
->vbuserr_retry
) {
761 musb
->vbuserr_retry
--;
762 tusb_musb_set_vbus(musb
, 1);
765 = VBUSERR_RETRY_COUNT
;
766 tusb_musb_set_vbus(musb
, 0);
775 /* OTG timer expiration */
776 if (int_src
& TUSB_INT_SRC_OTG_TIMEOUT
) {
779 dev_dbg(musb
->controller
, "%s timer, %03x\n",
780 usb_otg_state_string(musb
->xceiv
->otg
->state
), otg_stat
);
782 switch (musb
->xceiv
->otg
->state
) {
783 case OTG_STATE_A_WAIT_VRISE
:
784 /* VBUS has probably been valid for a while now,
785 * but may well have bounced out of range a bit
787 devctl
= musb_readb(musb
->mregs
, MUSB_DEVCTL
);
788 if (otg_stat
& TUSB_DEV_OTG_STAT_VBUS_VALID
) {
789 if ((devctl
& MUSB_DEVCTL_VBUS
)
790 != MUSB_DEVCTL_VBUS
) {
791 dev_dbg(musb
->controller
, "devctl %02x\n", devctl
);
794 musb
->xceiv
->otg
->state
= OTG_STATE_A_WAIT_BCON
;
796 idle_timeout
= jiffies
797 + msecs_to_jiffies(musb
->a_wait_bcon
);
799 /* REVISIT report overcurrent to hub? */
800 ERR("vbus too slow, devctl %02x\n", devctl
);
801 tusb_musb_set_vbus(musb
, 0);
804 case OTG_STATE_A_WAIT_BCON
:
805 if (musb
->a_wait_bcon
!= 0)
806 idle_timeout
= jiffies
807 + msecs_to_jiffies(musb
->a_wait_bcon
);
809 case OTG_STATE_A_SUSPEND
:
811 case OTG_STATE_B_WAIT_ACON
:
817 schedule_work(&musb
->irq_work
);
822 static irqreturn_t
tusb_musb_interrupt(int irq
, void *__hci
)
824 struct musb
*musb
= __hci
;
825 void __iomem
*tbase
= musb
->ctrl_base
;
826 unsigned long flags
, idle_timeout
= 0;
827 u32 int_mask
, int_src
;
829 spin_lock_irqsave(&musb
->lock
, flags
);
831 /* Mask all interrupts to allow using both edge and level GPIO irq */
832 int_mask
= musb_readl(tbase
, TUSB_INT_MASK
);
833 musb_writel(tbase
, TUSB_INT_MASK
, ~TUSB_INT_MASK_RESERVED_BITS
);
835 int_src
= musb_readl(tbase
, TUSB_INT_SRC
) & ~TUSB_INT_SRC_RESERVED_BITS
;
836 dev_dbg(musb
->controller
, "TUSB IRQ %08x\n", int_src
);
838 musb
->int_usb
= (u8
) int_src
;
840 /* Acknowledge wake-up source interrupts */
841 if (int_src
& TUSB_INT_SRC_DEV_WAKEUP
) {
845 if (musb
->tusb_revision
== TUSB_REV_30
)
846 tusb_wbus_quirk(musb
, 0);
848 /* there are issues re-locking the PLL on wakeup ... */
850 /* work around issue 8 */
851 for (i
= 0xf7f7f7; i
> 0xf7f7f7 - 1000; i
--) {
852 musb_writel(tbase
, TUSB_SCRATCH_PAD
, 0);
853 musb_writel(tbase
, TUSB_SCRATCH_PAD
, i
);
854 reg
= musb_readl(tbase
, TUSB_SCRATCH_PAD
);
857 dev_dbg(musb
->controller
, "TUSB NOR not ready\n");
860 /* work around issue 13 (2nd half) */
861 tusb_set_clock_source(musb
, 1);
863 reg
= musb_readl(tbase
, TUSB_PRCM_WAKEUP_SOURCE
);
864 musb_writel(tbase
, TUSB_PRCM_WAKEUP_CLEAR
, reg
);
865 if (reg
& ~TUSB_PRCM_WNORCS
) {
867 schedule_work(&musb
->irq_work
);
869 dev_dbg(musb
->controller
, "wake %sactive %02x\n",
870 musb
->is_active
? "" : "in", reg
);
872 /* REVISIT host side TUSB_PRCM_WHOSTDISCON, TUSB_PRCM_WBUS */
875 if (int_src
& TUSB_INT_SRC_USB_IP_CONN
)
876 del_timer(&musb_idle_timer
);
878 /* OTG state change reports (annoyingly) not issued by Mentor core */
879 if (int_src
& (TUSB_INT_SRC_VBUS_SENSE_CHNG
880 | TUSB_INT_SRC_OTG_TIMEOUT
881 | TUSB_INT_SRC_ID_STATUS_CHNG
))
882 idle_timeout
= tusb_otg_ints(musb
, int_src
, tbase
);
884 /* TX dma callback must be handled here, RX dma callback is
885 * handled in tusb_omap_dma_cb.
887 if ((int_src
& TUSB_INT_SRC_TXRX_DMA_DONE
)) {
888 u32 dma_src
= musb_readl(tbase
, TUSB_DMA_INT_SRC
);
889 u32 real_dma_src
= musb_readl(tbase
, TUSB_DMA_INT_MASK
);
891 dev_dbg(musb
->controller
, "DMA IRQ %08x\n", dma_src
);
892 real_dma_src
= ~real_dma_src
& dma_src
;
893 if (tusb_dma_omap(musb
) && real_dma_src
) {
894 int tx_source
= (real_dma_src
& 0xffff);
897 for (i
= 1; i
<= 15; i
++) {
898 if (tx_source
& (1 << i
)) {
899 dev_dbg(musb
->controller
, "completing ep%i %s\n", i
, "tx");
900 musb_dma_completion(musb
, i
, 1);
904 musb_writel(tbase
, TUSB_DMA_INT_CLEAR
, dma_src
);
907 /* EP interrupts. In OCP mode tusb6010 mirrors the MUSB interrupts */
908 if (int_src
& (TUSB_INT_SRC_USB_IP_TX
| TUSB_INT_SRC_USB_IP_RX
)) {
909 u32 musb_src
= musb_readl(tbase
, TUSB_USBIP_INT_SRC
);
911 musb_writel(tbase
, TUSB_USBIP_INT_CLEAR
, musb_src
);
912 musb
->int_rx
= (((musb_src
>> 16) & 0xffff) << 1);
913 musb
->int_tx
= (musb_src
& 0xffff);
919 if (int_src
& (TUSB_INT_SRC_USB_IP_TX
| TUSB_INT_SRC_USB_IP_RX
| 0xff))
920 musb_interrupt(musb
);
922 /* Acknowledge TUSB interrupts. Clear only non-reserved bits */
923 musb_writel(tbase
, TUSB_INT_SRC_CLEAR
,
924 int_src
& ~TUSB_INT_MASK_RESERVED_BITS
);
926 tusb_musb_try_idle(musb
, idle_timeout
);
928 musb_writel(tbase
, TUSB_INT_MASK
, int_mask
);
929 spin_unlock_irqrestore(&musb
->lock
, flags
);
937 * Enables TUSB6010. Caller must take care of locking.
939 * - Check what is unnecessary in MGC_HdrcStart()
941 static void tusb_musb_enable(struct musb
*musb
)
943 void __iomem
*tbase
= musb
->ctrl_base
;
945 /* Setup TUSB6010 main interrupt mask. Enable all interrupts except SOF.
946 * REVISIT: Enable and deal with TUSB_INT_SRC_USB_IP_SOF */
947 musb_writel(tbase
, TUSB_INT_MASK
, TUSB_INT_SRC_USB_IP_SOF
);
949 /* Setup TUSB interrupt, disable DMA and GPIO interrupts */
950 musb_writel(tbase
, TUSB_USBIP_INT_MASK
, 0);
951 musb_writel(tbase
, TUSB_DMA_INT_MASK
, 0x7fffffff);
952 musb_writel(tbase
, TUSB_GPIO_INT_MASK
, 0x1ff);
954 /* Clear all subsystem interrups */
955 musb_writel(tbase
, TUSB_USBIP_INT_CLEAR
, 0x7fffffff);
956 musb_writel(tbase
, TUSB_DMA_INT_CLEAR
, 0x7fffffff);
957 musb_writel(tbase
, TUSB_GPIO_INT_CLEAR
, 0x1ff);
959 /* Acknowledge pending interrupt(s) */
960 musb_writel(tbase
, TUSB_INT_SRC_CLEAR
, ~TUSB_INT_MASK_RESERVED_BITS
);
962 /* Only 0 clock cycles for minimum interrupt de-assertion time and
963 * interrupt polarity active low seems to work reliably here */
964 musb_writel(tbase
, TUSB_INT_CTRL_CONF
,
965 TUSB_INT_CTRL_CONF_INT_RELCYC(0));
967 irq_set_irq_type(musb
->nIrq
, IRQ_TYPE_LEVEL_LOW
);
969 /* maybe force into the Default-A OTG state machine */
970 if (!(musb_readl(tbase
, TUSB_DEV_OTG_STAT
)
971 & TUSB_DEV_OTG_STAT_ID_STATUS
))
972 musb_writel(tbase
, TUSB_INT_SRC_SET
,
973 TUSB_INT_SRC_ID_STATUS_CHNG
);
975 if (is_dma_capable() && dma_off
)
976 printk(KERN_WARNING
"%s %s: dma not reactivated\n",
983 * Disables TUSB6010. Caller must take care of locking.
985 static void tusb_musb_disable(struct musb
*musb
)
987 void __iomem
*tbase
= musb
->ctrl_base
;
989 /* FIXME stop DMA, IRQs, timers, ... */
991 /* disable all IRQs */
992 musb_writel(tbase
, TUSB_INT_MASK
, ~TUSB_INT_MASK_RESERVED_BITS
);
993 musb_writel(tbase
, TUSB_USBIP_INT_MASK
, 0x7fffffff);
994 musb_writel(tbase
, TUSB_DMA_INT_MASK
, 0x7fffffff);
995 musb_writel(tbase
, TUSB_GPIO_INT_MASK
, 0x1ff);
997 del_timer(&musb_idle_timer
);
999 if (is_dma_capable() && !dma_off
) {
1000 printk(KERN_WARNING
"%s %s: dma still active\n",
1001 __FILE__
, __func__
);
1007 * Sets up TUSB6010 CPU interface specific signals and registers
1008 * Note: Settings optimized for OMAP24xx
1010 static void tusb_setup_cpu_interface(struct musb
*musb
)
1012 void __iomem
*tbase
= musb
->ctrl_base
;
1015 * Disable GPIO[5:0] pullups (used as output DMA requests)
1016 * Don't disable GPIO[7:6] as they are needed for wake-up.
1018 musb_writel(tbase
, TUSB_PULLUP_1_CTRL
, 0x0000003F);
1020 /* Disable all pullups on NOR IF, DMAREQ0 and DMAREQ1 */
1021 musb_writel(tbase
, TUSB_PULLUP_2_CTRL
, 0x01FFFFFF);
1023 /* Turn GPIO[5:0] to DMAREQ[5:0] signals */
1024 musb_writel(tbase
, TUSB_GPIO_CONF
, TUSB_GPIO_CONF_DMAREQ(0x3f));
1026 /* Burst size 16x16 bits, all six DMA requests enabled, DMA request
1027 * de-assertion time 2 system clocks p 62 */
1028 musb_writel(tbase
, TUSB_DMA_REQ_CONF
,
1029 TUSB_DMA_REQ_CONF_BURST_SIZE(2) |
1030 TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f) |
1031 TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
1033 /* Set 0 wait count for synchronous burst access */
1034 musb_writel(tbase
, TUSB_WAIT_COUNT
, 1);
1037 static int tusb_musb_start(struct musb
*musb
)
1039 void __iomem
*tbase
= musb
->ctrl_base
;
1041 unsigned long flags
;
1044 if (musb
->board_set_power
)
1045 ret
= musb
->board_set_power(1);
1047 printk(KERN_ERR
"tusb: Cannot enable TUSB6010\n");
1051 spin_lock_irqsave(&musb
->lock
, flags
);
1053 if (musb_readl(tbase
, TUSB_PROD_TEST_RESET
) !=
1054 TUSB_PROD_TEST_RESET_VAL
) {
1055 printk(KERN_ERR
"tusb: Unable to detect TUSB6010\n");
1059 musb
->tusb_revision
= tusb_get_revision(musb
);
1060 tusb_print_revision(musb
);
1061 if (musb
->tusb_revision
< 2) {
1062 printk(KERN_ERR
"tusb: Unsupported TUSB6010 revision %i\n",
1063 musb
->tusb_revision
);
1067 /* The uint bit for "USB non-PDR interrupt enable" has to be 1 when
1068 * NOR FLASH interface is used */
1069 musb_writel(tbase
, TUSB_VLYNQ_CTRL
, 8);
1071 /* Select PHY free running 60MHz as a system clock */
1072 tusb_set_clock_source(musb
, 1);
1074 /* VBus valid timer 1us, disable DFT/Debug and VLYNQ clocks for
1075 * power saving, enable VBus detect and session end comparators,
1076 * enable IDpullup, enable VBus charging */
1077 musb_writel(tbase
, TUSB_PRCM_MNGMT
,
1078 TUSB_PRCM_MNGMT_VBUS_VALID_TIMER(0xa) |
1079 TUSB_PRCM_MNGMT_VBUS_VALID_FLT_EN
|
1080 TUSB_PRCM_MNGMT_OTG_SESS_END_EN
|
1081 TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN
|
1082 TUSB_PRCM_MNGMT_OTG_ID_PULLUP
);
1083 tusb_setup_cpu_interface(musb
);
1085 /* simplify: always sense/pullup ID pins, as if in OTG mode */
1086 reg
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
);
1087 reg
|= TUSB_PHY_OTG_CTRL_WRPROTECT
| TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
1088 musb_writel(tbase
, TUSB_PHY_OTG_CTRL_ENABLE
, reg
);
1090 reg
= musb_readl(tbase
, TUSB_PHY_OTG_CTRL
);
1091 reg
|= TUSB_PHY_OTG_CTRL_WRPROTECT
| TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP
;
1092 musb_writel(tbase
, TUSB_PHY_OTG_CTRL
, reg
);
1094 spin_unlock_irqrestore(&musb
->lock
, flags
);
1099 spin_unlock_irqrestore(&musb
->lock
, flags
);
1101 if (musb
->board_set_power
)
1102 musb
->board_set_power(0);
1107 static int tusb_musb_init(struct musb
*musb
)
1109 struct platform_device
*pdev
;
1110 struct resource
*mem
;
1111 void __iomem
*sync
= NULL
;
1114 musb
->xceiv
= usb_get_phy(USB_PHY_TYPE_USB2
);
1115 if (IS_ERR_OR_NULL(musb
->xceiv
))
1116 return -EPROBE_DEFER
;
1118 pdev
= to_platform_device(musb
->controller
);
1120 /* dma address for async dma */
1121 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1122 musb
->async
= mem
->start
;
1124 /* dma address for sync dma */
1125 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1127 pr_debug("no sync dma resource?\n");
1131 musb
->sync
= mem
->start
;
1133 sync
= ioremap(mem
->start
, resource_size(mem
));
1135 pr_debug("ioremap for sync failed\n");
1139 musb
->sync_va
= sync
;
1141 /* Offsets from base: VLYNQ at 0x000, MUSB regs at 0x400,
1142 * FIFOs at 0x600, TUSB at 0x800
1144 musb
->mregs
+= TUSB_BASE_OFFSET
;
1146 ret
= tusb_musb_start(musb
);
1148 printk(KERN_ERR
"Could not start tusb6010 (%d)\n",
1152 musb
->isr
= tusb_musb_interrupt
;
1154 musb
->xceiv
->set_power
= tusb_draw_power
;
1157 setup_timer(&musb_idle_timer
, musb_do_idle
, (unsigned long) musb
);
1164 usb_put_phy(musb
->xceiv
);
1169 static int tusb_musb_exit(struct musb
*musb
)
1171 del_timer_sync(&musb_idle_timer
);
1174 if (musb
->board_set_power
)
1175 musb
->board_set_power(0);
1177 iounmap(musb
->sync_va
);
1179 usb_put_phy(musb
->xceiv
);
1183 static const struct musb_platform_ops tusb_ops
= {
1184 .quirks
= MUSB_DMA_TUSB_OMAP
| MUSB_IN_TUSB
,
1185 .init
= tusb_musb_init
,
1186 .exit
= tusb_musb_exit
,
1188 .ep_offset
= tusb_ep_offset
,
1189 .ep_select
= tusb_ep_select
,
1190 .fifo_offset
= tusb_fifo_offset
,
1191 .readb
= tusb_readb
,
1192 .writeb
= tusb_writeb
,
1193 .read_fifo
= tusb_read_fifo
,
1194 .write_fifo
= tusb_write_fifo
,
1195 #ifdef CONFIG_USB_TUSB_OMAP_DMA
1196 .dma_init
= tusb_dma_controller_create
,
1197 .dma_exit
= tusb_dma_controller_destroy
,
1199 .enable
= tusb_musb_enable
,
1200 .disable
= tusb_musb_disable
,
1202 .set_mode
= tusb_musb_set_mode
,
1203 .try_idle
= tusb_musb_try_idle
,
1205 .vbus_status
= tusb_musb_vbus_status
,
1206 .set_vbus
= tusb_musb_set_vbus
,
1209 static const struct platform_device_info tusb_dev_info
= {
1210 .name
= "musb-hdrc",
1211 .id
= PLATFORM_DEVID_AUTO
,
1212 .dma_mask
= DMA_BIT_MASK(32),
1215 static int tusb_probe(struct platform_device
*pdev
)
1217 struct resource musb_resources
[3];
1218 struct musb_hdrc_platform_data
*pdata
= dev_get_platdata(&pdev
->dev
);
1219 struct platform_device
*musb
;
1220 struct tusb6010_glue
*glue
;
1221 struct platform_device_info pinfo
;
1224 glue
= devm_kzalloc(&pdev
->dev
, sizeof(*glue
), GFP_KERNEL
);
1228 glue
->dev
= &pdev
->dev
;
1230 pdata
->platform_ops
= &tusb_ops
;
1232 usb_phy_generic_register();
1233 platform_set_drvdata(pdev
, glue
);
1235 memset(musb_resources
, 0x00, sizeof(*musb_resources
) *
1236 ARRAY_SIZE(musb_resources
));
1238 musb_resources
[0].name
= pdev
->resource
[0].name
;
1239 musb_resources
[0].start
= pdev
->resource
[0].start
;
1240 musb_resources
[0].end
= pdev
->resource
[0].end
;
1241 musb_resources
[0].flags
= pdev
->resource
[0].flags
;
1243 musb_resources
[1].name
= pdev
->resource
[1].name
;
1244 musb_resources
[1].start
= pdev
->resource
[1].start
;
1245 musb_resources
[1].end
= pdev
->resource
[1].end
;
1246 musb_resources
[1].flags
= pdev
->resource
[1].flags
;
1248 musb_resources
[2].name
= pdev
->resource
[2].name
;
1249 musb_resources
[2].start
= pdev
->resource
[2].start
;
1250 musb_resources
[2].end
= pdev
->resource
[2].end
;
1251 musb_resources
[2].flags
= pdev
->resource
[2].flags
;
1253 pinfo
= tusb_dev_info
;
1254 pinfo
.parent
= &pdev
->dev
;
1255 pinfo
.res
= musb_resources
;
1256 pinfo
.num_res
= ARRAY_SIZE(musb_resources
);
1258 pinfo
.size_data
= sizeof(*pdata
);
1260 glue
->musb
= musb
= platform_device_register_full(&pinfo
);
1262 ret
= PTR_ERR(musb
);
1263 dev_err(&pdev
->dev
, "failed to register musb device: %d\n", ret
);
1270 static int tusb_remove(struct platform_device
*pdev
)
1272 struct tusb6010_glue
*glue
= platform_get_drvdata(pdev
);
1274 platform_device_unregister(glue
->musb
);
1275 usb_phy_generic_unregister(glue
->phy
);
1280 static struct platform_driver tusb_driver
= {
1281 .probe
= tusb_probe
,
1282 .remove
= tusb_remove
,
1284 .name
= "musb-tusb",
1288 MODULE_DESCRIPTION("TUSB6010 MUSB Glue Layer");
1289 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
1290 MODULE_LICENSE("GPL v2");
1291 module_platform_driver(tusb_driver
);