2 * arch/arm/mach-tegra/common.c
4 * Copyright (C) 2010 Google, Inc.
7 * Colin Cross <ccross@android.com>
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 #include <linux/init.h>
22 #include <linux/clk.h>
23 #include <linux/delay.h>
24 #include <linux/of_irq.h>
26 #include <asm/hardware/cache-l2x0.h>
27 #include <asm/hardware/gic.h>
29 #include <mach/iomap.h>
30 #include <mach/powergate.h>
38 * Storage for debug-macro.S's state.
40 * This must be in .data not .bss so that it gets initialized each time the
41 * kernel is loaded. The data is declared here rather than debug-macro.S so
42 * that multiple inclusions of debug-macro.S point at the same data.
44 #define TEGRA_DEBUG_UART_OFFSET (TEGRA_DEBUG_UART_BASE & 0xFFFF)
45 u32 tegra_uart_config
[3] = {
46 /* Debug UART initialization required */
48 /* Debug UART physical address */
49 (u32
)(IO_APB_PHYS
+ TEGRA_DEBUG_UART_OFFSET
),
50 /* Debug UART virtual address */
51 (u32
)(IO_APB_VIRT
+ TEGRA_DEBUG_UART_OFFSET
),
55 static const struct of_device_id tegra_dt_irq_match
[] __initconst
= {
56 { .compatible
= "arm,cortex-a9-gic", .data
= gic_of_init
},
60 void __init
tegra_dt_init_irq(void)
63 of_irq_init(tegra_dt_irq_match
);
67 void tegra_assert_system_reset(char mode
, const char *cmd
)
69 void __iomem
*reset
= IO_ADDRESS(TEGRA_PMC_BASE
+ 0);
72 reg
= readl_relaxed(reset
);
74 writel_relaxed(reg
, reset
);
77 #ifdef CONFIG_ARCH_TEGRA_2x_SOC
78 static __initdata
struct tegra_clk_init_table tegra20_clk_init_table
[] = {
79 /* name parent rate enabled */
80 { "clk_m", NULL
, 0, true },
81 { "pll_p", "clk_m", 216000000, true },
82 { "pll_p_out1", "pll_p", 28800000, true },
83 { "pll_p_out2", "pll_p", 48000000, true },
84 { "pll_p_out3", "pll_p", 72000000, true },
85 { "pll_p_out4", "pll_p", 24000000, true },
86 { "pll_c", "clk_m", 600000000, true },
87 { "pll_c_out1", "pll_c", 120000000, true },
88 { "sclk", "pll_c_out1", 120000000, true },
89 { "hclk", "sclk", 120000000, true },
90 { "pclk", "hclk", 60000000, true },
91 { "csite", NULL
, 0, true },
92 { "emc", NULL
, 0, true },
93 { "cpu", NULL
, 0, true },
98 #ifdef CONFIG_ARCH_TEGRA_3x_SOC
99 static __initdata
struct tegra_clk_init_table tegra30_clk_init_table
[] = {
100 /* name parent rate enabled */
101 { "clk_m", NULL
, 0, true },
102 { "pll_p", "clk_m", 408000000, true },
103 { "pll_p_out1", "pll_p", 9600000, true },
109 static void __init
tegra_init_cache(u32 tag_latency
, u32 data_latency
)
111 #ifdef CONFIG_CACHE_L2X0
112 void __iomem
*p
= IO_ADDRESS(TEGRA_ARM_PERIF_BASE
) + 0x3000;
113 u32 aux_ctrl
, cache_type
;
115 writel_relaxed(tag_latency
, p
+ L2X0_TAG_LATENCY_CTRL
);
116 writel_relaxed(data_latency
, p
+ L2X0_DATA_LATENCY_CTRL
);
118 cache_type
= readl(p
+ L2X0_CACHE_TYPE
);
119 aux_ctrl
= (cache_type
& 0x700) << (17-8);
120 aux_ctrl
|= 0x6C000001;
122 l2x0_init(p
, aux_ctrl
, 0x8200c3fe);
127 #ifdef CONFIG_ARCH_TEGRA_2x_SOC
128 void __init
tegra20_init_early(void)
131 tegra2_init_clocks();
132 tegra_clk_init_from_table(tegra20_clk_init_table
);
133 tegra_init_cache(0x331, 0x441);
135 tegra_powergate_init();
138 #ifdef CONFIG_ARCH_TEGRA_3x_SOC
139 void __init
tegra30_init_early(void)
142 tegra30_init_clocks();
143 tegra_clk_init_from_table(tegra30_clk_init_table
);
144 tegra_init_cache(0x441, 0x551);
146 tegra_powergate_init();
150 void __init
tegra_init_late(void)
152 tegra_clk_debugfs_init();
153 tegra_powergate_debugfs_init();