2 * intel_idle.c - native hardware idle loop for modern Intel processors
4 * Copyright (c) 2013, Intel Corporation.
5 * Len Brown <len.brown@intel.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
31 * All CPUs have same idle states as boot CPU
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
53 /* un-comment DEBUG to enable pr_debug() statements */
56 #include <linux/kernel.h>
57 #include <linux/cpuidle.h>
58 #include <linux/clockchips.h>
59 #include <trace/events/power.h>
60 #include <linux/sched.h>
61 #include <linux/notifier.h>
62 #include <linux/cpu.h>
63 #include <linux/module.h>
64 #include <asm/cpu_device_id.h>
65 #include <asm/mwait.h>
68 #define INTEL_IDLE_VERSION "0.4"
69 #define PREFIX "intel_idle: "
71 static struct cpuidle_driver intel_idle_driver
= {
75 /* intel_idle.max_cstate=0 disables driver */
76 static int max_cstate
= CPUIDLE_STATE_MAX
- 1;
78 static unsigned int mwait_substates
;
80 #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
81 /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
82 static unsigned int lapic_timer_reliable_states
= (1 << 1); /* Default to only C1 */
85 struct cpuidle_state
*state_table
;
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
91 unsigned long auto_demotion_disable_flags
;
92 bool disable_promotion_to_c1e
;
95 static const struct idle_cpu
*icpu
;
96 static struct cpuidle_device __percpu
*intel_idle_cpuidle_devices
;
97 static int intel_idle(struct cpuidle_device
*dev
,
98 struct cpuidle_driver
*drv
, int index
);
99 static int intel_idle_cpu_init(int cpu
);
101 static struct cpuidle_state
*cpuidle_state_table
;
104 * Set this flag for states where the HW flushes the TLB for us
105 * and so we don't need cross-calls to keep it consistent.
106 * If this flag is set, SW flushes the TLB, so even if the
107 * HW doesn't do the flushing, this flag is safe to use.
109 #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
112 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
113 * the C-state (top nibble) and sub-state (bottom nibble)
114 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
116 * We store the hint at the top of our "flags" for each state.
118 #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
119 #define MWAIT2flg(eax) ((eax & 0xFF) << 24)
122 * States are indexed by the cstate number,
123 * which is also the index into the MWAIT hint array.
124 * Thus C0 is a dummy.
126 static struct cpuidle_state nehalem_cstates
[] = {
129 .desc
= "MWAIT 0x00",
130 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
132 .target_residency
= 6,
133 .enter
= &intel_idle
},
136 .desc
= "MWAIT 0x01",
137 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
139 .target_residency
= 20,
140 .enter
= &intel_idle
},
143 .desc
= "MWAIT 0x10",
144 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
146 .target_residency
= 80,
147 .enter
= &intel_idle
},
150 .desc
= "MWAIT 0x20",
151 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
153 .target_residency
= 800,
154 .enter
= &intel_idle
},
159 static struct cpuidle_state snb_cstates
[] = {
162 .desc
= "MWAIT 0x00",
163 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
165 .target_residency
= 2,
166 .enter
= &intel_idle
},
169 .desc
= "MWAIT 0x01",
170 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
172 .target_residency
= 20,
173 .enter
= &intel_idle
},
176 .desc
= "MWAIT 0x10",
177 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
179 .target_residency
= 211,
180 .enter
= &intel_idle
},
183 .desc
= "MWAIT 0x20",
184 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
186 .target_residency
= 345,
187 .enter
= &intel_idle
},
190 .desc
= "MWAIT 0x30",
191 .flags
= MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
193 .target_residency
= 345,
194 .enter
= &intel_idle
},
199 static struct cpuidle_state byt_cstates
[] = {
202 .desc
= "MWAIT 0x00",
203 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
205 .target_residency
= 1,
206 .enter
= &intel_idle
},
209 .desc
= "MWAIT 0x01",
210 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
212 .target_residency
= 30,
213 .enter
= &intel_idle
},
216 .desc
= "MWAIT 0x58",
217 .flags
= MWAIT2flg(0x58) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
219 .target_residency
= 275,
220 .enter
= &intel_idle
},
223 .desc
= "MWAIT 0x52",
224 .flags
= MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
226 .target_residency
= 560,
227 .enter
= &intel_idle
},
230 .desc
= "MWAIT 0x60",
231 .flags
= MWAIT2flg(0x60) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
232 .exit_latency
= 1200,
233 .target_residency
= 1500,
234 .enter
= &intel_idle
},
237 .desc
= "MWAIT 0x64",
238 .flags
= MWAIT2flg(0x64) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
239 .exit_latency
= 10000,
240 .target_residency
= 20000,
241 .enter
= &intel_idle
},
246 static struct cpuidle_state ivb_cstates
[] = {
249 .desc
= "MWAIT 0x00",
250 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
252 .target_residency
= 1,
253 .enter
= &intel_idle
},
256 .desc
= "MWAIT 0x01",
257 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
259 .target_residency
= 20,
260 .enter
= &intel_idle
},
263 .desc
= "MWAIT 0x10",
264 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
266 .target_residency
= 156,
267 .enter
= &intel_idle
},
270 .desc
= "MWAIT 0x20",
271 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
273 .target_residency
= 300,
274 .enter
= &intel_idle
},
277 .desc
= "MWAIT 0x30",
278 .flags
= MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
280 .target_residency
= 300,
281 .enter
= &intel_idle
},
286 static struct cpuidle_state ivt_cstates
[] = {
289 .desc
= "MWAIT 0x00",
290 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
292 .target_residency
= 1,
293 .enter
= &intel_idle
},
296 .desc
= "MWAIT 0x01",
297 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
299 .target_residency
= 80,
300 .enter
= &intel_idle
},
303 .desc
= "MWAIT 0x10",
304 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
306 .target_residency
= 156,
307 .enter
= &intel_idle
},
310 .desc
= "MWAIT 0x20",
311 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
313 .target_residency
= 300,
314 .enter
= &intel_idle
},
319 static struct cpuidle_state ivt_cstates_4s
[] = {
322 .desc
= "MWAIT 0x00",
323 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
325 .target_residency
= 1,
326 .enter
= &intel_idle
},
328 .name
= "C1E-IVT-4S",
329 .desc
= "MWAIT 0x01",
330 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
332 .target_residency
= 250,
333 .enter
= &intel_idle
},
336 .desc
= "MWAIT 0x10",
337 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
339 .target_residency
= 300,
340 .enter
= &intel_idle
},
343 .desc
= "MWAIT 0x20",
344 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
346 .target_residency
= 400,
347 .enter
= &intel_idle
},
352 static struct cpuidle_state ivt_cstates_8s
[] = {
355 .desc
= "MWAIT 0x00",
356 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
358 .target_residency
= 1,
359 .enter
= &intel_idle
},
361 .name
= "C1E-IVT-8S",
362 .desc
= "MWAIT 0x01",
363 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
365 .target_residency
= 500,
366 .enter
= &intel_idle
},
369 .desc
= "MWAIT 0x10",
370 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
372 .target_residency
= 600,
373 .enter
= &intel_idle
},
376 .desc
= "MWAIT 0x20",
377 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
379 .target_residency
= 700,
380 .enter
= &intel_idle
},
385 static struct cpuidle_state hsw_cstates
[] = {
388 .desc
= "MWAIT 0x00",
389 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
391 .target_residency
= 2,
392 .enter
= &intel_idle
},
395 .desc
= "MWAIT 0x01",
396 .flags
= MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID
,
398 .target_residency
= 20,
399 .enter
= &intel_idle
},
402 .desc
= "MWAIT 0x10",
403 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
405 .target_residency
= 100,
406 .enter
= &intel_idle
},
409 .desc
= "MWAIT 0x20",
410 .flags
= MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
412 .target_residency
= 400,
413 .enter
= &intel_idle
},
416 .desc
= "MWAIT 0x32",
417 .flags
= MWAIT2flg(0x32) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
419 .target_residency
= 500,
420 .enter
= &intel_idle
},
423 .desc
= "MWAIT 0x40",
424 .flags
= MWAIT2flg(0x40) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
426 .target_residency
= 900,
427 .enter
= &intel_idle
},
430 .desc
= "MWAIT 0x50",
431 .flags
= MWAIT2flg(0x50) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
433 .target_residency
= 1800,
434 .enter
= &intel_idle
},
437 .desc
= "MWAIT 0x60",
438 .flags
= MWAIT2flg(0x60) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
439 .exit_latency
= 2600,
440 .target_residency
= 7700,
441 .enter
= &intel_idle
},
446 static struct cpuidle_state atom_cstates
[] = {
449 .desc
= "MWAIT 0x00",
450 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
452 .target_residency
= 20,
453 .enter
= &intel_idle
},
456 .desc
= "MWAIT 0x10",
457 .flags
= MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID
,
459 .target_residency
= 80,
460 .enter
= &intel_idle
},
463 .desc
= "MWAIT 0x30",
464 .flags
= MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
466 .target_residency
= 400,
467 .enter
= &intel_idle
},
470 .desc
= "MWAIT 0x52",
471 .flags
= MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
473 .target_residency
= 560,
474 .enter
= &intel_idle
},
478 static struct cpuidle_state avn_cstates
[] = {
481 .desc
= "MWAIT 0x00",
482 .flags
= MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID
,
484 .target_residency
= 2,
485 .enter
= &intel_idle
},
488 .desc
= "MWAIT 0x51",
489 .flags
= MWAIT2flg(0x51) | CPUIDLE_FLAG_TIME_VALID
| CPUIDLE_FLAG_TLB_FLUSHED
,
491 .target_residency
= 45,
492 .enter
= &intel_idle
},
499 * @dev: cpuidle_device
500 * @drv: cpuidle driver
501 * @index: index of cpuidle state
503 * Must be called under local_irq_disable().
505 static int intel_idle(struct cpuidle_device
*dev
,
506 struct cpuidle_driver
*drv
, int index
)
508 unsigned long ecx
= 1; /* break on interrupt flag */
509 struct cpuidle_state
*state
= &drv
->states
[index
];
510 unsigned long eax
= flg2MWAIT(state
->flags
);
512 int cpu
= smp_processor_id();
514 cstate
= (((eax
) >> MWAIT_SUBSTATE_SIZE
) & MWAIT_CSTATE_MASK
) + 1;
517 * leave_mm() to avoid costly and often unnecessary wakeups
518 * for flushing the user TLB's associated with the active mm.
520 if (state
->flags
& CPUIDLE_FLAG_TLB_FLUSHED
)
523 if (!(lapic_timer_reliable_states
& (1 << (cstate
))))
524 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER
, &cpu
);
526 mwait_idle_with_hints(eax
, ecx
);
528 if (!(lapic_timer_reliable_states
& (1 << (cstate
))))
529 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT
, &cpu
);
534 static void __setup_broadcast_timer(void *arg
)
536 unsigned long reason
= (unsigned long)arg
;
537 int cpu
= smp_processor_id();
540 CLOCK_EVT_NOTIFY_BROADCAST_ON
: CLOCK_EVT_NOTIFY_BROADCAST_OFF
;
542 clockevents_notify(reason
, &cpu
);
545 static int cpu_hotplug_notify(struct notifier_block
*n
,
546 unsigned long action
, void *hcpu
)
548 int hotcpu
= (unsigned long)hcpu
;
549 struct cpuidle_device
*dev
;
551 switch (action
& ~CPU_TASKS_FROZEN
) {
554 if (lapic_timer_reliable_states
!= LAPIC_TIMER_ALWAYS_RELIABLE
)
555 smp_call_function_single(hotcpu
, __setup_broadcast_timer
,
559 * Some systems can hotplug a cpu at runtime after
560 * the kernel has booted, we have to initialize the
561 * driver in this case
563 dev
= per_cpu_ptr(intel_idle_cpuidle_devices
, hotcpu
);
564 if (!dev
->registered
)
565 intel_idle_cpu_init(hotcpu
);
572 static struct notifier_block cpu_hotplug_notifier
= {
573 .notifier_call
= cpu_hotplug_notify
,
576 static void auto_demotion_disable(void *dummy
)
578 unsigned long long msr_bits
;
580 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL
, msr_bits
);
581 msr_bits
&= ~(icpu
->auto_demotion_disable_flags
);
582 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL
, msr_bits
);
584 static void c1e_promotion_disable(void *dummy
)
586 unsigned long long msr_bits
;
588 rdmsrl(MSR_IA32_POWER_CTL
, msr_bits
);
590 wrmsrl(MSR_IA32_POWER_CTL
, msr_bits
);
593 static const struct idle_cpu idle_cpu_nehalem
= {
594 .state_table
= nehalem_cstates
,
595 .auto_demotion_disable_flags
= NHM_C1_AUTO_DEMOTE
| NHM_C3_AUTO_DEMOTE
,
596 .disable_promotion_to_c1e
= true,
599 static const struct idle_cpu idle_cpu_atom
= {
600 .state_table
= atom_cstates
,
603 static const struct idle_cpu idle_cpu_lincroft
= {
604 .state_table
= atom_cstates
,
605 .auto_demotion_disable_flags
= ATM_LNC_C6_AUTO_DEMOTE
,
608 static const struct idle_cpu idle_cpu_snb
= {
609 .state_table
= snb_cstates
,
610 .disable_promotion_to_c1e
= true,
613 static const struct idle_cpu idle_cpu_byt
= {
614 .state_table
= byt_cstates
,
615 .disable_promotion_to_c1e
= true,
618 static const struct idle_cpu idle_cpu_ivb
= {
619 .state_table
= ivb_cstates
,
620 .disable_promotion_to_c1e
= true,
623 static const struct idle_cpu idle_cpu_ivt
= {
624 .state_table
= ivt_cstates
,
625 .disable_promotion_to_c1e
= true,
628 static const struct idle_cpu idle_cpu_hsw
= {
629 .state_table
= hsw_cstates
,
630 .disable_promotion_to_c1e
= true,
633 static const struct idle_cpu idle_cpu_avn
= {
634 .state_table
= avn_cstates
,
635 .disable_promotion_to_c1e
= true,
638 #define ICPU(model, cpu) \
639 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
641 static const struct x86_cpu_id intel_idle_ids
[] = {
642 ICPU(0x1a, idle_cpu_nehalem
),
643 ICPU(0x1e, idle_cpu_nehalem
),
644 ICPU(0x1f, idle_cpu_nehalem
),
645 ICPU(0x25, idle_cpu_nehalem
),
646 ICPU(0x2c, idle_cpu_nehalem
),
647 ICPU(0x2e, idle_cpu_nehalem
),
648 ICPU(0x1c, idle_cpu_atom
),
649 ICPU(0x26, idle_cpu_lincroft
),
650 ICPU(0x2f, idle_cpu_nehalem
),
651 ICPU(0x2a, idle_cpu_snb
),
652 ICPU(0x2d, idle_cpu_snb
),
653 ICPU(0x36, idle_cpu_atom
),
654 ICPU(0x37, idle_cpu_byt
),
655 ICPU(0x3a, idle_cpu_ivb
),
656 ICPU(0x3e, idle_cpu_ivt
),
657 ICPU(0x3c, idle_cpu_hsw
),
658 ICPU(0x3f, idle_cpu_hsw
),
659 ICPU(0x45, idle_cpu_hsw
),
660 ICPU(0x46, idle_cpu_hsw
),
661 ICPU(0x4D, idle_cpu_avn
),
664 MODULE_DEVICE_TABLE(x86cpu
, intel_idle_ids
);
669 static int __init
intel_idle_probe(void)
671 unsigned int eax
, ebx
, ecx
;
672 const struct x86_cpu_id
*id
;
674 if (max_cstate
== 0) {
675 pr_debug(PREFIX
"disabled\n");
679 id
= x86_match_cpu(intel_idle_ids
);
681 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
&&
682 boot_cpu_data
.x86
== 6)
683 pr_debug(PREFIX
"does not run on family %d model %d\n",
684 boot_cpu_data
.x86
, boot_cpu_data
.x86_model
);
688 if (boot_cpu_data
.cpuid_level
< CPUID_MWAIT_LEAF
)
691 cpuid(CPUID_MWAIT_LEAF
, &eax
, &ebx
, &ecx
, &mwait_substates
);
693 if (!(ecx
& CPUID5_ECX_EXTENSIONS_SUPPORTED
) ||
694 !(ecx
& CPUID5_ECX_INTERRUPT_BREAK
) ||
698 pr_debug(PREFIX
"MWAIT substates: 0x%x\n", mwait_substates
);
700 icpu
= (const struct idle_cpu
*)id
->driver_data
;
701 cpuidle_state_table
= icpu
->state_table
;
703 if (boot_cpu_has(X86_FEATURE_ARAT
)) /* Always Reliable APIC Timer */
704 lapic_timer_reliable_states
= LAPIC_TIMER_ALWAYS_RELIABLE
;
706 on_each_cpu(__setup_broadcast_timer
, (void *)true, 1);
708 pr_debug(PREFIX
"v" INTEL_IDLE_VERSION
709 " model 0x%X\n", boot_cpu_data
.x86_model
);
711 pr_debug(PREFIX
"lapic_timer_reliable_states 0x%x\n",
712 lapic_timer_reliable_states
);
717 * intel_idle_cpuidle_devices_uninit()
718 * unregister, free cpuidle_devices
720 static void intel_idle_cpuidle_devices_uninit(void)
723 struct cpuidle_device
*dev
;
725 for_each_online_cpu(i
) {
726 dev
= per_cpu_ptr(intel_idle_cpuidle_devices
, i
);
727 cpuidle_unregister_device(dev
);
730 free_percpu(intel_idle_cpuidle_devices
);
735 * intel_idle_state_table_update()
737 * Update the default state_table for this CPU-id
739 * Currently used to access tuned IVT multi-socket targets
740 * Assumption: num_sockets == (max_package_num + 1)
742 void intel_idle_state_table_update(void)
744 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
745 if (boot_cpu_data
.x86_model
== 0x3e) { /* IVT */
746 int cpu
, package_num
, num_sockets
= 1;
748 for_each_online_cpu(cpu
) {
749 package_num
= topology_physical_package_id(cpu
);
750 if (package_num
+ 1 > num_sockets
) {
751 num_sockets
= package_num
+ 1;
753 if (num_sockets
> 4) {
754 cpuidle_state_table
= ivt_cstates_8s
;
761 cpuidle_state_table
= ivt_cstates_4s
;
762 /* else, 1 and 2 socket systems use default ivt_cstates */
768 * intel_idle_cpuidle_driver_init()
769 * allocate, initialize cpuidle_states
771 static int __init
intel_idle_cpuidle_driver_init(void)
774 struct cpuidle_driver
*drv
= &intel_idle_driver
;
776 intel_idle_state_table_update();
778 drv
->state_count
= 1;
780 for (cstate
= 0; cstate
< CPUIDLE_STATE_MAX
; ++cstate
) {
781 int num_substates
, mwait_hint
, mwait_cstate
;
783 if (cpuidle_state_table
[cstate
].enter
== NULL
)
786 if (cstate
+ 1 > max_cstate
) {
787 printk(PREFIX
"max_cstate %d reached\n",
792 mwait_hint
= flg2MWAIT(cpuidle_state_table
[cstate
].flags
);
793 mwait_cstate
= MWAIT_HINT2CSTATE(mwait_hint
);
795 /* number of sub-states for this state in CPUID.MWAIT */
796 num_substates
= (mwait_substates
>> ((mwait_cstate
+ 1) * 4))
797 & MWAIT_SUBSTATE_MASK
;
799 /* if NO sub-states for this state in CPUID, skip it */
800 if (num_substates
== 0)
803 if (((mwait_cstate
+ 1) > 2) &&
804 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC
))
805 mark_tsc_unstable("TSC halts in idle"
806 " states deeper than C2");
808 drv
->states
[drv
->state_count
] = /* structure copy */
809 cpuidle_state_table
[cstate
];
811 drv
->state_count
+= 1;
814 if (icpu
->auto_demotion_disable_flags
)
815 on_each_cpu(auto_demotion_disable
, NULL
, 1);
817 if (icpu
->disable_promotion_to_c1e
) /* each-cpu is redundant */
818 on_each_cpu(c1e_promotion_disable
, NULL
, 1);
825 * intel_idle_cpu_init()
826 * allocate, initialize, register cpuidle_devices
827 * @cpu: cpu/core to initialize
829 static int intel_idle_cpu_init(int cpu
)
831 struct cpuidle_device
*dev
;
833 dev
= per_cpu_ptr(intel_idle_cpuidle_devices
, cpu
);
837 if (cpuidle_register_device(dev
)) {
838 pr_debug(PREFIX
"cpuidle_register_device %d failed!\n", cpu
);
839 intel_idle_cpuidle_devices_uninit();
843 if (icpu
->auto_demotion_disable_flags
)
844 smp_call_function_single(cpu
, auto_demotion_disable
, NULL
, 1);
846 if (icpu
->disable_promotion_to_c1e
)
847 smp_call_function_single(cpu
, c1e_promotion_disable
, NULL
, 1);
852 static int __init
intel_idle_init(void)
856 /* Do not load intel_idle at all for now if idle= is passed */
857 if (boot_option_idle_override
!= IDLE_NO_OVERRIDE
)
860 retval
= intel_idle_probe();
864 intel_idle_cpuidle_driver_init();
865 retval
= cpuidle_register_driver(&intel_idle_driver
);
867 struct cpuidle_driver
*drv
= cpuidle_get_driver();
868 printk(KERN_DEBUG PREFIX
"intel_idle yielding to %s",
869 drv
? drv
->name
: "none");
873 intel_idle_cpuidle_devices
= alloc_percpu(struct cpuidle_device
);
874 if (intel_idle_cpuidle_devices
== NULL
)
877 cpu_notifier_register_begin();
879 for_each_online_cpu(i
) {
880 retval
= intel_idle_cpu_init(i
);
882 cpu_notifier_register_done();
883 cpuidle_unregister_driver(&intel_idle_driver
);
887 __register_cpu_notifier(&cpu_hotplug_notifier
);
889 cpu_notifier_register_done();
894 static void __exit
intel_idle_exit(void)
896 intel_idle_cpuidle_devices_uninit();
897 cpuidle_unregister_driver(&intel_idle_driver
);
899 cpu_notifier_register_begin();
901 if (lapic_timer_reliable_states
!= LAPIC_TIMER_ALWAYS_RELIABLE
)
902 on_each_cpu(__setup_broadcast_timer
, (void *)false, 1);
903 __unregister_cpu_notifier(&cpu_hotplug_notifier
);
905 cpu_notifier_register_done();
910 module_init(intel_idle_init
);
911 module_exit(intel_idle_exit
);
913 module_param(max_cstate
, int, 0444);
915 MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
916 MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION
);
917 MODULE_LICENSE("GPL");