2 * interrupt controller support for CSR SiRFprimaII
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6 * Licensed under GPLv2 or later.
9 #include <linux/init.h>
11 #include <linux/irq.h>
13 #include <linux/of_address.h>
14 #include <linux/irqchip.h>
15 #include <linux/irqdomain.h>
16 #include <linux/syscore_ops.h>
17 #include <asm/mach/irq.h>
18 #include <asm/exception.h>
20 #define SIRFSOC_INT_RISC_MASK0 0x0018
21 #define SIRFSOC_INT_RISC_MASK1 0x001C
22 #define SIRFSOC_INT_RISC_LEVEL0 0x0020
23 #define SIRFSOC_INT_RISC_LEVEL1 0x0024
24 #define SIRFSOC_INIT_IRQ_ID 0x0038
25 #define SIRFSOC_INT_BASE_OFFSET 0x0004
27 #define SIRFSOC_NUM_IRQS 64
28 #define SIRFSOC_NUM_BANKS (SIRFSOC_NUM_IRQS / 32)
30 static struct irq_domain
*sirfsoc_irqdomain
;
32 static void __iomem
*sirfsoc_irq_get_regbase(void)
34 return (void __iomem __force
*)sirfsoc_irqdomain
->host_data
;
37 static __init
void sirfsoc_alloc_gc(void __iomem
*base
)
39 unsigned int clr
= IRQ_NOREQUEST
| IRQ_NOPROBE
| IRQ_NOAUTOEN
;
40 unsigned int set
= IRQ_LEVEL
;
41 struct irq_chip_generic
*gc
;
42 struct irq_chip_type
*ct
;
45 irq_alloc_domain_generic_chips(sirfsoc_irqdomain
, 32, 1, "irq_sirfsoc",
46 handle_level_irq
, clr
, set
,
47 IRQ_GC_INIT_MASK_CACHE
);
49 for (i
= 0; i
< SIRFSOC_NUM_BANKS
; i
++) {
50 gc
= irq_get_domain_generic_chip(sirfsoc_irqdomain
, i
* 32);
51 gc
->reg_base
= base
+ i
* SIRFSOC_INT_BASE_OFFSET
;
53 ct
->chip
.irq_mask
= irq_gc_mask_clr_bit
;
54 ct
->chip
.irq_unmask
= irq_gc_mask_set_bit
;
55 ct
->regs
.mask
= SIRFSOC_INT_RISC_MASK0
;
59 static void __exception_irq_entry
sirfsoc_handle_irq(struct pt_regs
*regs
)
61 void __iomem
*base
= sirfsoc_irq_get_regbase();
64 irqstat
= readl_relaxed(base
+ SIRFSOC_INIT_IRQ_ID
);
65 handle_domain_irq(sirfsoc_irqdomain
, irqstat
& 0xff, regs
);
68 static int __init
sirfsoc_irq_init(struct device_node
*np
,
69 struct device_node
*parent
)
71 void __iomem
*base
= of_iomap(np
, 0);
73 panic("unable to map intc cpu registers\n");
75 sirfsoc_irqdomain
= irq_domain_add_linear(np
, SIRFSOC_NUM_IRQS
,
76 &irq_generic_chip_ops
, base
);
77 sirfsoc_alloc_gc(base
);
79 writel_relaxed(0, base
+ SIRFSOC_INT_RISC_LEVEL0
);
80 writel_relaxed(0, base
+ SIRFSOC_INT_RISC_LEVEL1
);
82 writel_relaxed(0, base
+ SIRFSOC_INT_RISC_MASK0
);
83 writel_relaxed(0, base
+ SIRFSOC_INT_RISC_MASK1
);
85 set_handle_irq(sirfsoc_handle_irq
);
89 IRQCHIP_DECLARE(sirfsoc_intc
, "sirf,prima2-intc", sirfsoc_irq_init
);
91 struct sirfsoc_irq_status
{
98 static struct sirfsoc_irq_status sirfsoc_irq_st
;
100 static int sirfsoc_irq_suspend(void)
102 void __iomem
*base
= sirfsoc_irq_get_regbase();
104 sirfsoc_irq_st
.mask0
= readl_relaxed(base
+ SIRFSOC_INT_RISC_MASK0
);
105 sirfsoc_irq_st
.mask1
= readl_relaxed(base
+ SIRFSOC_INT_RISC_MASK1
);
106 sirfsoc_irq_st
.level0
= readl_relaxed(base
+ SIRFSOC_INT_RISC_LEVEL0
);
107 sirfsoc_irq_st
.level1
= readl_relaxed(base
+ SIRFSOC_INT_RISC_LEVEL1
);
112 static void sirfsoc_irq_resume(void)
114 void __iomem
*base
= sirfsoc_irq_get_regbase();
116 writel_relaxed(sirfsoc_irq_st
.mask0
, base
+ SIRFSOC_INT_RISC_MASK0
);
117 writel_relaxed(sirfsoc_irq_st
.mask1
, base
+ SIRFSOC_INT_RISC_MASK1
);
118 writel_relaxed(sirfsoc_irq_st
.level0
, base
+ SIRFSOC_INT_RISC_LEVEL0
);
119 writel_relaxed(sirfsoc_irq_st
.level1
, base
+ SIRFSOC_INT_RISC_LEVEL1
);
122 static struct syscore_ops sirfsoc_irq_syscore_ops
= {
123 .suspend
= sirfsoc_irq_suspend
,
124 .resume
= sirfsoc_irq_resume
,
127 static int __init
sirfsoc_irq_pm_init(void)
129 if (!sirfsoc_irqdomain
)
132 register_syscore_ops(&sirfsoc_irq_syscore_ops
);
135 device_initcall(sirfsoc_irq_pm_init
);