1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/acpi.h>
31 #include <linux/device.h>
32 #include <linux/oom.h>
33 #include <linux/module.h>
34 #include <linux/pci.h>
36 #include <linux/pm_runtime.h>
37 #include <linux/pnp.h>
38 #include <linux/slab.h>
39 #include <linux/vgaarb.h>
40 #include <linux/vga_switcheroo.h>
42 #include <acpi/video.h>
45 #include <drm/drm_crtc_helper.h>
46 #include <drm/drm_atomic_helper.h>
47 #include <drm/i915_drm.h>
50 #include "i915_trace.h"
52 #include "i915_query.h"
53 #include "i915_vgpu.h"
54 #include "intel_drv.h"
57 static struct drm_driver driver
;
59 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
60 static unsigned int i915_load_fail_count
;
62 bool __i915_inject_load_failure(const char *func
, int line
)
64 if (i915_load_fail_count
>= i915_modparams
.inject_load_failure
)
67 if (++i915_load_fail_count
== i915_modparams
.inject_load_failure
) {
68 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
69 i915_modparams
.inject_load_failure
, func
, line
);
70 i915_modparams
.inject_load_failure
= 0;
77 bool i915_error_injected(void)
79 return i915_load_fail_count
&& !i915_modparams
.inject_load_failure
;
84 #define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85 #define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
89 __i915_printk(struct drm_i915_private
*dev_priv
, const char *level
,
92 static bool shown_bug_once
;
93 struct device
*kdev
= dev_priv
->drm
.dev
;
94 bool is_error
= level
[1] <= KERN_ERR
[1];
95 bool is_debug
= level
[1] == KERN_DEBUG
[1];
99 if (is_debug
&& !(drm_debug
& DRM_UT_DRIVER
))
108 dev_printk(level
, kdev
, "%pV", &vaf
);
110 dev_printk(level
, kdev
, "[" DRM_NAME
":%ps] %pV",
111 __builtin_return_address(0), &vaf
);
115 if (is_error
&& !shown_bug_once
) {
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
121 if (!test_taint(TAINT_USER
))
122 dev_notice(kdev
, "%s", FDO_BUG_MSG
);
123 shown_bug_once
= true;
127 /* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128 static enum intel_pch
129 intel_pch_type(const struct drm_i915_private
*dev_priv
, unsigned short id
)
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE
:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv
));
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE
:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv
) && !IS_IVYBRIDGE(dev_priv
));
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE
:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv
) && !IS_IVYBRIDGE(dev_priv
));
143 /* PantherPoint is CPT compatible */
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE
:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv
) && !IS_BROADWELL(dev_priv
));
148 WARN_ON(IS_HSW_ULT(dev_priv
) || IS_BDW_ULT(dev_priv
));
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv
) && !IS_BROADWELL(dev_priv
));
153 WARN_ON(!IS_HSW_ULT(dev_priv
) && !IS_BDW_ULT(dev_priv
));
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE
:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv
) && !IS_BROADWELL(dev_priv
));
158 WARN_ON(IS_HSW_ULT(dev_priv
) || IS_BDW_ULT(dev_priv
));
159 /* WildcatPoint is LPT compatible */
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE
:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv
) && !IS_BROADWELL(dev_priv
));
164 WARN_ON(!IS_HSW_ULT(dev_priv
) && !IS_BDW_ULT(dev_priv
));
165 /* WildcatPoint is LPT compatible */
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE
:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv
) && !IS_KABYLAKE(dev_priv
));
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE
:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv
) && !IS_KABYLAKE(dev_priv
));
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE
:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv
) && !IS_KABYLAKE(dev_priv
) &&
178 !IS_COFFEELAKE(dev_priv
));
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE
:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv
) && !IS_COFFEELAKE(dev_priv
));
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE
:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv
) && !IS_COFFEELAKE(dev_priv
));
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE
:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv
));
197 static bool intel_is_virt_pch(unsigned short id
,
198 unsigned short svendor
, unsigned short sdevice
)
200 return (id
== INTEL_PCH_P2X_DEVICE_ID_TYPE
||
201 id
== INTEL_PCH_P3X_DEVICE_ID_TYPE
||
202 (id
== INTEL_PCH_QEMU_DEVICE_ID_TYPE
&&
203 svendor
== PCI_SUBVENDOR_ID_REDHAT_QUMRANET
&&
204 sdevice
== PCI_SUBDEVICE_ID_QEMU
));
207 static unsigned short
208 intel_virt_detect_pch(const struct drm_i915_private
*dev_priv
)
210 unsigned short id
= 0;
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
219 if (IS_GEN5(dev_priv
))
220 id
= INTEL_PCH_IBX_DEVICE_ID_TYPE
;
221 else if (IS_GEN6(dev_priv
) || IS_IVYBRIDGE(dev_priv
))
222 id
= INTEL_PCH_CPT_DEVICE_ID_TYPE
;
223 else if (IS_HSW_ULT(dev_priv
) || IS_BDW_ULT(dev_priv
))
224 id
= INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
;
225 else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
))
226 id
= INTEL_PCH_LPT_DEVICE_ID_TYPE
;
227 else if (IS_SKYLAKE(dev_priv
) || IS_KABYLAKE(dev_priv
))
228 id
= INTEL_PCH_SPT_DEVICE_ID_TYPE
;
229 else if (IS_COFFEELAKE(dev_priv
) || IS_CANNONLAKE(dev_priv
))
230 id
= INTEL_PCH_CNP_DEVICE_ID_TYPE
;
231 else if (IS_ICELAKE(dev_priv
))
232 id
= INTEL_PCH_ICP_DEVICE_ID_TYPE
;
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id
);
237 DRM_DEBUG_KMS("Assuming no PCH\n");
242 static void intel_detect_pch(struct drm_i915_private
*dev_priv
)
244 struct pci_dev
*pch
= NULL
;
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
257 while ((pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, pch
))) {
259 enum intel_pch pch_type
;
261 if (pch
->vendor
!= PCI_VENDOR_ID_INTEL
)
264 id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
266 pch_type
= intel_pch_type(dev_priv
, id
);
267 if (pch_type
!= PCH_NONE
) {
268 dev_priv
->pch_type
= pch_type
;
269 dev_priv
->pch_id
= id
;
271 } else if (intel_is_virt_pch(id
, pch
->subsystem_vendor
,
272 pch
->subsystem_device
)) {
273 id
= intel_virt_detect_pch(dev_priv
);
274 pch_type
= intel_pch_type(dev_priv
, id
);
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id
&& pch_type
== PCH_NONE
))
280 dev_priv
->pch_type
= pch_type
;
281 dev_priv
->pch_id
= id
;
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
290 if (pch
&& INTEL_INFO(dev_priv
)->num_pipes
== 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv
->pch_type
= PCH_NOP
;
293 dev_priv
->pch_id
= 0;
297 DRM_DEBUG_KMS("No PCH found.\n");
302 static int i915_getparam_ioctl(struct drm_device
*dev
, void *data
,
303 struct drm_file
*file_priv
)
305 struct drm_i915_private
*dev_priv
= to_i915(dev
);
306 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
307 drm_i915_getparam_t
*param
= data
;
310 switch (param
->param
) {
311 case I915_PARAM_IRQ_ACTIVE
:
312 case I915_PARAM_ALLOW_BATCHBUFFER
:
313 case I915_PARAM_LAST_DISPATCH
:
314 case I915_PARAM_HAS_EXEC_CONSTANTS
:
315 /* Reject all old ums/dri params. */
317 case I915_PARAM_CHIPSET_ID
:
318 value
= pdev
->device
;
320 case I915_PARAM_REVISION
:
321 value
= pdev
->revision
;
323 case I915_PARAM_NUM_FENCES_AVAIL
:
324 value
= dev_priv
->num_fence_regs
;
326 case I915_PARAM_HAS_OVERLAY
:
327 value
= dev_priv
->overlay
? 1 : 0;
329 case I915_PARAM_HAS_BSD
:
330 value
= !!dev_priv
->engine
[VCS
];
332 case I915_PARAM_HAS_BLT
:
333 value
= !!dev_priv
->engine
[BCS
];
335 case I915_PARAM_HAS_VEBOX
:
336 value
= !!dev_priv
->engine
[VECS
];
338 case I915_PARAM_HAS_BSD2
:
339 value
= !!dev_priv
->engine
[VCS2
];
341 case I915_PARAM_HAS_LLC
:
342 value
= HAS_LLC(dev_priv
);
344 case I915_PARAM_HAS_WT
:
345 value
= HAS_WT(dev_priv
);
347 case I915_PARAM_HAS_ALIASING_PPGTT
:
348 value
= USES_PPGTT(dev_priv
);
350 case I915_PARAM_HAS_SEMAPHORES
:
351 value
= HAS_LEGACY_SEMAPHORES(dev_priv
);
353 case I915_PARAM_HAS_SECURE_BATCHES
:
354 value
= HAS_SECURE_BATCHES(dev_priv
) && capable(CAP_SYS_ADMIN
);
356 case I915_PARAM_CMD_PARSER_VERSION
:
357 value
= i915_cmd_parser_get_version(dev_priv
);
359 case I915_PARAM_SUBSLICE_TOTAL
:
360 value
= sseu_subslice_total(&INTEL_INFO(dev_priv
)->sseu
);
364 case I915_PARAM_EU_TOTAL
:
365 value
= INTEL_INFO(dev_priv
)->sseu
.eu_total
;
369 case I915_PARAM_HAS_GPU_RESET
:
370 value
= i915_modparams
.enable_hangcheck
&&
371 intel_has_gpu_reset(dev_priv
);
372 if (value
&& intel_has_reset_engine(dev_priv
))
375 case I915_PARAM_HAS_RESOURCE_STREAMER
:
376 value
= HAS_RESOURCE_STREAMER(dev_priv
);
378 case I915_PARAM_HAS_POOLED_EU
:
379 value
= HAS_POOLED_EU(dev_priv
);
381 case I915_PARAM_MIN_EU_IN_POOL
:
382 value
= INTEL_INFO(dev_priv
)->sseu
.min_eu_in_pool
;
384 case I915_PARAM_HUC_STATUS
:
385 value
= intel_huc_check_status(&dev_priv
->huc
);
389 case I915_PARAM_MMAP_GTT_VERSION
:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
394 value
= i915_gem_mmap_gtt_version();
396 case I915_PARAM_HAS_SCHEDULER
:
397 value
= dev_priv
->caps
.scheduler
;
400 case I915_PARAM_MMAP_VERSION
:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM
:
403 case I915_PARAM_HAS_PAGEFLIPPING
:
404 case I915_PARAM_HAS_EXECBUF2
: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING
:
406 case I915_PARAM_HAS_COHERENT_RINGS
:
407 case I915_PARAM_HAS_RELAXED_DELTA
:
408 case I915_PARAM_HAS_GEN7_SOL_RESET
:
409 case I915_PARAM_HAS_WAIT_TIMEOUT
:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH
:
411 case I915_PARAM_HAS_PINNED_BATCHES
:
412 case I915_PARAM_HAS_EXEC_NO_RELOC
:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT
:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT
:
415 case I915_PARAM_HAS_EXEC_SOFTPIN
:
416 case I915_PARAM_HAS_EXEC_ASYNC
:
417 case I915_PARAM_HAS_EXEC_FENCE
:
418 case I915_PARAM_HAS_EXEC_CAPTURE
:
419 case I915_PARAM_HAS_EXEC_BATCH_FIRST
:
420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY
:
421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
428 case I915_PARAM_HAS_CONTEXT_ISOLATION
:
429 value
= intel_engines_has_context_isolation(dev_priv
);
431 case I915_PARAM_SLICE_MASK
:
432 value
= INTEL_INFO(dev_priv
)->sseu
.slice_mask
;
436 case I915_PARAM_SUBSLICE_MASK
:
437 value
= INTEL_INFO(dev_priv
)->sseu
.subslice_mask
[0];
441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY
:
442 value
= 1000 * INTEL_INFO(dev_priv
)->cs_timestamp_frequency_khz
;
445 DRM_DEBUG("Unknown parameter %d\n", param
->param
);
449 if (put_user(value
, param
->value
))
455 static int i915_get_bridge_dev(struct drm_i915_private
*dev_priv
)
457 int domain
= pci_domain_nr(dev_priv
->drm
.pdev
->bus
);
459 dev_priv
->bridge_dev
=
460 pci_get_domain_bus_and_slot(domain
, 0, PCI_DEVFN(0, 0));
461 if (!dev_priv
->bridge_dev
) {
462 DRM_ERROR("bridge device not found\n");
468 /* Allocate space for the MCH regs if needed, return nonzero on error */
470 intel_alloc_mchbar_resource(struct drm_i915_private
*dev_priv
)
472 int reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
473 u32 temp_lo
, temp_hi
= 0;
477 if (INTEL_GEN(dev_priv
) >= 4)
478 pci_read_config_dword(dev_priv
->bridge_dev
, reg
+ 4, &temp_hi
);
479 pci_read_config_dword(dev_priv
->bridge_dev
, reg
, &temp_lo
);
480 mchbar_addr
= ((u64
)temp_hi
<< 32) | temp_lo
;
482 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
485 pnp_range_reserved(mchbar_addr
, mchbar_addr
+ MCHBAR_SIZE
))
489 /* Get some space for it */
490 dev_priv
->mch_res
.name
= "i915 MCHBAR";
491 dev_priv
->mch_res
.flags
= IORESOURCE_MEM
;
492 ret
= pci_bus_alloc_resource(dev_priv
->bridge_dev
->bus
,
494 MCHBAR_SIZE
, MCHBAR_SIZE
,
496 0, pcibios_align_resource
,
497 dev_priv
->bridge_dev
);
499 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret
);
500 dev_priv
->mch_res
.start
= 0;
504 if (INTEL_GEN(dev_priv
) >= 4)
505 pci_write_config_dword(dev_priv
->bridge_dev
, reg
+ 4,
506 upper_32_bits(dev_priv
->mch_res
.start
));
508 pci_write_config_dword(dev_priv
->bridge_dev
, reg
,
509 lower_32_bits(dev_priv
->mch_res
.start
));
513 /* Setup MCHBAR if possible, return true if we should disable it again */
515 intel_setup_mchbar(struct drm_i915_private
*dev_priv
)
517 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
521 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
524 dev_priv
->mchbar_need_disable
= false;
526 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
527 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
, &temp
);
528 enabled
= !!(temp
& DEVEN_MCHBAR_EN
);
530 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
534 /* If it's already enabled, don't have to do anything */
538 if (intel_alloc_mchbar_resource(dev_priv
))
541 dev_priv
->mchbar_need_disable
= true;
543 /* Space is allocated or reserved, so enable it. */
544 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
545 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
546 temp
| DEVEN_MCHBAR_EN
);
548 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
549 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, temp
| 1);
554 intel_teardown_mchbar(struct drm_i915_private
*dev_priv
)
556 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
558 if (dev_priv
->mchbar_need_disable
) {
559 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
562 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
,
564 deven_val
&= ~DEVEN_MCHBAR_EN
;
565 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
570 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
573 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
578 if (dev_priv
->mch_res
.start
)
579 release_resource(&dev_priv
->mch_res
);
582 /* true = enable decode, false = disable decoder */
583 static unsigned int i915_vga_set_decode(void *cookie
, bool state
)
585 struct drm_i915_private
*dev_priv
= cookie
;
587 intel_modeset_vga_set_state(dev_priv
, state
);
589 return VGA_RSRC_LEGACY_IO
| VGA_RSRC_LEGACY_MEM
|
590 VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
592 return VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
595 static int i915_resume_switcheroo(struct drm_device
*dev
);
596 static int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
);
598 static void i915_switcheroo_set_state(struct pci_dev
*pdev
, enum vga_switcheroo_state state
)
600 struct drm_device
*dev
= pci_get_drvdata(pdev
);
601 pm_message_t pmm
= { .event
= PM_EVENT_SUSPEND
};
603 if (state
== VGA_SWITCHEROO_ON
) {
604 pr_info("switched on\n");
605 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
606 /* i915 resume handler doesn't set to D0 */
607 pci_set_power_state(pdev
, PCI_D0
);
608 i915_resume_switcheroo(dev
);
609 dev
->switch_power_state
= DRM_SWITCH_POWER_ON
;
611 pr_info("switched off\n");
612 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
613 i915_suspend_switcheroo(dev
, pmm
);
614 dev
->switch_power_state
= DRM_SWITCH_POWER_OFF
;
618 static bool i915_switcheroo_can_switch(struct pci_dev
*pdev
)
620 struct drm_device
*dev
= pci_get_drvdata(pdev
);
623 * FIXME: open_count is protected by drm_global_mutex but that would lead to
624 * locking inversion with the driver load path. And the access here is
625 * completely racy anyway. So don't bother with locking for now.
627 return dev
->open_count
== 0;
630 static const struct vga_switcheroo_client_ops i915_switcheroo_ops
= {
631 .set_gpu_state
= i915_switcheroo_set_state
,
633 .can_switch
= i915_switcheroo_can_switch
,
636 static int i915_load_modeset_init(struct drm_device
*dev
)
638 struct drm_i915_private
*dev_priv
= to_i915(dev
);
639 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
642 if (i915_inject_load_failure())
645 intel_bios_init(dev_priv
);
647 /* If we have > 1 VGA cards, then we need to arbitrate access
648 * to the common VGA resources.
650 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
651 * then we do not take part in VGA arbitration and the
652 * vga_client_register() fails with -ENODEV.
654 ret
= vga_client_register(pdev
, dev_priv
, NULL
, i915_vga_set_decode
);
655 if (ret
&& ret
!= -ENODEV
)
658 intel_register_dsm_handler();
660 ret
= vga_switcheroo_register_client(pdev
, &i915_switcheroo_ops
, false);
662 goto cleanup_vga_client
;
664 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
665 intel_update_rawclk(dev_priv
);
667 intel_power_domains_init_hw(dev_priv
, false);
669 intel_csr_ucode_init(dev_priv
);
671 ret
= intel_irq_install(dev_priv
);
675 intel_setup_gmbus(dev_priv
);
677 /* Important: The output setup functions called by modeset_init need
678 * working irqs for e.g. gmbus and dp aux transfers. */
679 ret
= intel_modeset_init(dev
);
683 ret
= i915_gem_init(dev_priv
);
685 goto cleanup_modeset
;
687 intel_setup_overlay(dev_priv
);
689 if (INTEL_INFO(dev_priv
)->num_pipes
== 0)
692 ret
= intel_fbdev_init(dev
);
696 /* Only enable hotplug handling once the fbdev is fully set up. */
697 intel_hpd_init(dev_priv
);
702 if (i915_gem_suspend(dev_priv
))
703 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
704 i915_gem_fini(dev_priv
);
706 intel_modeset_cleanup(dev
);
708 drm_irq_uninstall(dev
);
709 intel_teardown_gmbus(dev_priv
);
711 intel_csr_ucode_fini(dev_priv
);
712 intel_power_domains_fini(dev_priv
);
713 vga_switcheroo_unregister_client(pdev
);
715 vga_client_register(pdev
, NULL
, NULL
, NULL
);
720 static int i915_kick_out_firmware_fb(struct drm_i915_private
*dev_priv
)
722 struct apertures_struct
*ap
;
723 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
724 struct i915_ggtt
*ggtt
= &dev_priv
->ggtt
;
728 ap
= alloc_apertures(1);
732 ap
->ranges
[0].base
= ggtt
->gmadr
.start
;
733 ap
->ranges
[0].size
= ggtt
->mappable_end
;
736 pdev
->resource
[PCI_ROM_RESOURCE
].flags
& IORESOURCE_ROM_SHADOW
;
738 ret
= drm_fb_helper_remove_conflicting_framebuffers(ap
, "inteldrmfb", primary
);
745 #if !defined(CONFIG_VGA_CONSOLE)
746 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
750 #elif !defined(CONFIG_DUMMY_CONSOLE)
751 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
756 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
760 DRM_INFO("Replacing VGA console driver\n");
763 if (con_is_bound(&vga_con
))
764 ret
= do_take_over_console(&dummy_con
, 0, MAX_NR_CONSOLES
- 1, 1);
766 ret
= do_unregister_con_driver(&vga_con
);
768 /* Ignore "already unregistered". */
778 static void intel_init_dpio(struct drm_i915_private
*dev_priv
)
781 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
782 * CHV x1 PHY (DP/HDMI D)
783 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
785 if (IS_CHERRYVIEW(dev_priv
)) {
786 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO_2
;
787 DPIO_PHY_IOSF_PORT(DPIO_PHY1
) = IOSF_PORT_DPIO
;
788 } else if (IS_VALLEYVIEW(dev_priv
)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO
;
793 static int i915_workqueues_init(struct drm_i915_private
*dev_priv
)
796 * The i915 workqueue is primarily used for batched retirement of
797 * requests (and thus managing bo) once the task has been completed
798 * by the GPU. i915_retire_requests() is called directly when we
799 * need high-priority retirement, such as waiting for an explicit
802 * It is also used for periodic low-priority events, such as
803 * idle-timers and recording error state.
805 * All tasks on the workqueue are expected to acquire the dev mutex
806 * so there is no point in running more than one instance of the
807 * workqueue at any time. Use an ordered one.
809 dev_priv
->wq
= alloc_ordered_workqueue("i915", 0);
810 if (dev_priv
->wq
== NULL
)
813 dev_priv
->hotplug
.dp_wq
= alloc_ordered_workqueue("i915-dp", 0);
814 if (dev_priv
->hotplug
.dp_wq
== NULL
)
820 destroy_workqueue(dev_priv
->wq
);
822 DRM_ERROR("Failed to allocate workqueues.\n");
827 static void i915_engines_cleanup(struct drm_i915_private
*i915
)
829 struct intel_engine_cs
*engine
;
830 enum intel_engine_id id
;
832 for_each_engine(engine
, i915
, id
)
836 static void i915_workqueues_cleanup(struct drm_i915_private
*dev_priv
)
838 destroy_workqueue(dev_priv
->hotplug
.dp_wq
);
839 destroy_workqueue(dev_priv
->wq
);
843 * We don't keep the workarounds for pre-production hardware, so we expect our
844 * driver to fail on these machines in one way or another. A little warning on
845 * dmesg may help both the user and the bug triagers.
847 * Our policy for removing pre-production workarounds is to keep the
848 * current gen workarounds as a guide to the bring-up of the next gen
849 * (workarounds have a habit of persisting!). Anything older than that
850 * should be removed along with the complications they introduce.
852 static void intel_detect_preproduction_hw(struct drm_i915_private
*dev_priv
)
856 pre
|= IS_HSW_EARLY_SDV(dev_priv
);
857 pre
|= IS_SKL_REVID(dev_priv
, 0, SKL_REVID_F0
);
858 pre
|= IS_BXT_REVID(dev_priv
, 0, BXT_REVID_B_LAST
);
861 DRM_ERROR("This is a pre-production stepping. "
862 "It may not be fully functional.\n");
863 add_taint(TAINT_MACHINE_CHECK
, LOCKDEP_STILL_OK
);
868 * i915_driver_init_early - setup state not requiring device access
869 * @dev_priv: device private
870 * @ent: the matching pci_device_id
872 * Initialize everything that is a "SW-only" state, that is state not
873 * requiring accessing the device or exposing the driver via kernel internal
874 * or userspace interfaces. Example steps belonging here: lock initialization,
875 * system memory allocation, setting up device specific attributes and
876 * function hooks not requiring accessing the device.
878 static int i915_driver_init_early(struct drm_i915_private
*dev_priv
,
879 const struct pci_device_id
*ent
)
881 const struct intel_device_info
*match_info
=
882 (struct intel_device_info
*)ent
->driver_data
;
883 struct intel_device_info
*device_info
;
886 if (i915_inject_load_failure())
889 /* Setup the write-once "constant" device info */
890 device_info
= mkwrite_device_info(dev_priv
);
891 memcpy(device_info
, match_info
, sizeof(*device_info
));
892 device_info
->device_id
= dev_priv
->drm
.pdev
->device
;
894 BUILD_BUG_ON(INTEL_MAX_PLATFORMS
>
895 sizeof(device_info
->platform_mask
) * BITS_PER_BYTE
);
896 BUG_ON(device_info
->gen
> sizeof(device_info
->gen_mask
) * BITS_PER_BYTE
);
897 spin_lock_init(&dev_priv
->irq_lock
);
898 spin_lock_init(&dev_priv
->gpu_error
.lock
);
899 mutex_init(&dev_priv
->backlight_lock
);
900 spin_lock_init(&dev_priv
->uncore
.lock
);
902 mutex_init(&dev_priv
->sb_lock
);
903 mutex_init(&dev_priv
->av_mutex
);
904 mutex_init(&dev_priv
->wm
.wm_mutex
);
905 mutex_init(&dev_priv
->pps_mutex
);
907 i915_memcpy_init_early(dev_priv
);
909 ret
= i915_workqueues_init(dev_priv
);
913 ret
= i915_gem_init_early(dev_priv
);
917 /* This must be called before any calls to HAS_PCH_* */
918 intel_detect_pch(dev_priv
);
920 intel_wopcm_init_early(&dev_priv
->wopcm
);
921 intel_uc_init_early(dev_priv
);
922 intel_pm_setup(dev_priv
);
923 intel_init_dpio(dev_priv
);
924 intel_power_domains_init(dev_priv
);
925 intel_irq_init(dev_priv
);
926 intel_hangcheck_init(dev_priv
);
927 intel_init_display_hooks(dev_priv
);
928 intel_init_clock_gating_hooks(dev_priv
);
929 intel_init_audio_hooks(dev_priv
);
930 intel_display_crc_init(dev_priv
);
932 intel_detect_preproduction_hw(dev_priv
);
937 i915_workqueues_cleanup(dev_priv
);
939 i915_engines_cleanup(dev_priv
);
944 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
945 * @dev_priv: device private
947 static void i915_driver_cleanup_early(struct drm_i915_private
*dev_priv
)
949 intel_irq_fini(dev_priv
);
950 intel_uc_cleanup_early(dev_priv
);
951 i915_gem_cleanup_early(dev_priv
);
952 i915_workqueues_cleanup(dev_priv
);
953 i915_engines_cleanup(dev_priv
);
956 static int i915_mmio_setup(struct drm_i915_private
*dev_priv
)
958 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
962 mmio_bar
= IS_GEN2(dev_priv
) ? 1 : 0;
964 * Before gen4, the registers and the GTT are behind different BARs.
965 * However, from gen4 onwards, the registers and the GTT are shared
966 * in the same BAR, so we want to restrict this ioremap from
967 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
968 * the register BAR remains the same size for all the earlier
969 * generations up to Ironlake.
971 if (INTEL_GEN(dev_priv
) < 5)
972 mmio_size
= 512 * 1024;
974 mmio_size
= 2 * 1024 * 1024;
975 dev_priv
->regs
= pci_iomap(pdev
, mmio_bar
, mmio_size
);
976 if (dev_priv
->regs
== NULL
) {
977 DRM_ERROR("failed to map registers\n");
982 /* Try to make sure MCHBAR is enabled before poking at it */
983 intel_setup_mchbar(dev_priv
);
988 static void i915_mmio_cleanup(struct drm_i915_private
*dev_priv
)
990 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
992 intel_teardown_mchbar(dev_priv
);
993 pci_iounmap(pdev
, dev_priv
->regs
);
997 * i915_driver_init_mmio - setup device MMIO
998 * @dev_priv: device private
1000 * Setup minimal device state necessary for MMIO accesses later in the
1001 * initialization sequence. The setup here should avoid any other device-wide
1002 * side effects or exposing the driver via kernel internal or user space
1005 static int i915_driver_init_mmio(struct drm_i915_private
*dev_priv
)
1009 if (i915_inject_load_failure())
1012 if (i915_get_bridge_dev(dev_priv
))
1015 ret
= i915_mmio_setup(dev_priv
);
1019 intel_uncore_init(dev_priv
);
1021 intel_device_info_init_mmio(dev_priv
);
1023 intel_uncore_prune(dev_priv
);
1025 intel_uc_init_mmio(dev_priv
);
1027 ret
= intel_engines_init_mmio(dev_priv
);
1031 i915_gem_init_mmio(dev_priv
);
1036 intel_uncore_fini(dev_priv
);
1038 pci_dev_put(dev_priv
->bridge_dev
);
1044 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1045 * @dev_priv: device private
1047 static void i915_driver_cleanup_mmio(struct drm_i915_private
*dev_priv
)
1049 intel_uncore_fini(dev_priv
);
1050 i915_mmio_cleanup(dev_priv
);
1051 pci_dev_put(dev_priv
->bridge_dev
);
1054 static void intel_sanitize_options(struct drm_i915_private
*dev_priv
)
1057 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1058 * user's requested state against the hardware/driver capabilities. We
1059 * do this now so that we can print out any log messages once rather
1060 * than every time we check intel_enable_ppgtt().
1062 i915_modparams
.enable_ppgtt
=
1063 intel_sanitize_enable_ppgtt(dev_priv
,
1064 i915_modparams
.enable_ppgtt
);
1065 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams
.enable_ppgtt
);
1067 intel_gvt_sanitize_options(dev_priv
);
1071 * i915_driver_init_hw - setup state requiring device access
1072 * @dev_priv: device private
1074 * Setup state that requires accessing the device, but doesn't require
1075 * exposing the driver via kernel internal or userspace interfaces.
1077 static int i915_driver_init_hw(struct drm_i915_private
*dev_priv
)
1079 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1082 if (i915_inject_load_failure())
1085 intel_device_info_runtime_init(mkwrite_device_info(dev_priv
));
1087 intel_sanitize_options(dev_priv
);
1089 i915_perf_init(dev_priv
);
1091 ret
= i915_ggtt_probe_hw(dev_priv
);
1096 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1097 * otherwise the vga fbdev driver falls over.
1099 ret
= i915_kick_out_firmware_fb(dev_priv
);
1101 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1105 ret
= i915_kick_out_vgacon(dev_priv
);
1107 DRM_ERROR("failed to remove conflicting VGA console\n");
1111 ret
= i915_ggtt_init_hw(dev_priv
);
1115 ret
= i915_ggtt_enable_hw(dev_priv
);
1117 DRM_ERROR("failed to enable GGTT\n");
1121 pci_set_master(pdev
);
1124 * We don't have a max segment size, so set it to the max so sg's
1125 * debugging layer doesn't complain
1127 dma_set_max_seg_size(&pdev
->dev
, UINT_MAX
);
1129 /* overlay on gen2 is broken and can't address above 1G */
1130 if (IS_GEN2(dev_priv
)) {
1131 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(30));
1133 DRM_ERROR("failed to set DMA mask\n");
1139 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1140 * using 32bit addressing, overwriting memory if HWS is located
1143 * The documentation also mentions an issue with undefined
1144 * behaviour if any general state is accessed within a page above 4GB,
1145 * which also needs to be handled carefully.
1147 if (IS_I965G(dev_priv
) || IS_I965GM(dev_priv
)) {
1148 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(32));
1151 DRM_ERROR("failed to set DMA mask\n");
1157 pm_qos_add_request(&dev_priv
->pm_qos
, PM_QOS_CPU_DMA_LATENCY
,
1158 PM_QOS_DEFAULT_VALUE
);
1160 intel_uncore_sanitize(dev_priv
);
1162 i915_gem_load_init_fences(dev_priv
);
1164 /* On the 945G/GM, the chipset reports the MSI capability on the
1165 * integrated graphics even though the support isn't actually there
1166 * according to the published specs. It doesn't appear to function
1167 * correctly in testing on 945G.
1168 * This may be a side effect of MSI having been made available for PEG
1169 * and the registers being closely associated.
1171 * According to chipset errata, on the 965GM, MSI interrupts may
1172 * be lost or delayed, and was defeatured. MSI interrupts seem to
1173 * get lost on g4x as well, and interrupt delivery seems to stay
1174 * properly dead afterwards. So we'll just disable them for all
1175 * pre-gen5 chipsets.
1177 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1178 * interrupts even when in MSI mode. This results in spurious
1179 * interrupt warnings if the legacy irq no. is shared with another
1180 * device. The kernel then disables that interrupt source and so
1181 * prevents the other device from working properly.
1183 if (INTEL_GEN(dev_priv
) >= 5) {
1184 if (pci_enable_msi(pdev
) < 0)
1185 DRM_DEBUG_DRIVER("can't enable MSI");
1188 ret
= intel_gvt_init(dev_priv
);
1192 intel_opregion_setup(dev_priv
);
1197 if (pdev
->msi_enabled
)
1198 pci_disable_msi(pdev
);
1199 pm_qos_remove_request(&dev_priv
->pm_qos
);
1201 i915_ggtt_cleanup_hw(dev_priv
);
1203 i915_perf_fini(dev_priv
);
1208 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1209 * @dev_priv: device private
1211 static void i915_driver_cleanup_hw(struct drm_i915_private
*dev_priv
)
1213 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1215 i915_perf_fini(dev_priv
);
1217 if (pdev
->msi_enabled
)
1218 pci_disable_msi(pdev
);
1220 pm_qos_remove_request(&dev_priv
->pm_qos
);
1221 i915_ggtt_cleanup_hw(dev_priv
);
1225 * i915_driver_register - register the driver with the rest of the system
1226 * @dev_priv: device private
1228 * Perform any steps necessary to make the driver available via kernel
1229 * internal or userspace interfaces.
1231 static void i915_driver_register(struct drm_i915_private
*dev_priv
)
1233 struct drm_device
*dev
= &dev_priv
->drm
;
1235 i915_gem_shrinker_register(dev_priv
);
1236 i915_pmu_register(dev_priv
);
1239 * Notify a valid surface after modesetting,
1240 * when running inside a VM.
1242 if (intel_vgpu_active(dev_priv
))
1243 I915_WRITE(vgtif_reg(display_ready
), VGT_DRV_DISPLAY_READY
);
1245 /* Reveal our presence to userspace */
1246 if (drm_dev_register(dev
, 0) == 0) {
1247 i915_debugfs_register(dev_priv
);
1248 i915_setup_sysfs(dev_priv
);
1250 /* Depends on sysfs having been initialized */
1251 i915_perf_register(dev_priv
);
1253 DRM_ERROR("Failed to register driver for userspace access!\n");
1255 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1256 /* Must be done after probing outputs */
1257 intel_opregion_register(dev_priv
);
1258 acpi_video_register();
1261 if (IS_GEN5(dev_priv
))
1262 intel_gpu_ips_init(dev_priv
);
1264 intel_audio_init(dev_priv
);
1267 * Some ports require correctly set-up hpd registers for detection to
1268 * work properly (leading to ghost connected connector status), e.g. VGA
1269 * on gm45. Hence we can only set up the initial fbdev config after hpd
1270 * irqs are fully enabled. We do it last so that the async config
1271 * cannot run before the connectors are registered.
1273 intel_fbdev_initial_config_async(dev
);
1276 * We need to coordinate the hotplugs with the asynchronous fbdev
1277 * configuration, for which we use the fbdev->async_cookie.
1279 if (INTEL_INFO(dev_priv
)->num_pipes
)
1280 drm_kms_helper_poll_init(dev
);
1284 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1285 * @dev_priv: device private
1287 static void i915_driver_unregister(struct drm_i915_private
*dev_priv
)
1289 intel_fbdev_unregister(dev_priv
);
1290 intel_audio_deinit(dev_priv
);
1293 * After flushing the fbdev (incl. a late async config which will
1294 * have delayed queuing of a hotplug event), then flush the hotplug
1297 drm_kms_helper_poll_fini(&dev_priv
->drm
);
1299 intel_gpu_ips_teardown();
1300 acpi_video_unregister();
1301 intel_opregion_unregister(dev_priv
);
1303 i915_perf_unregister(dev_priv
);
1304 i915_pmu_unregister(dev_priv
);
1306 i915_teardown_sysfs(dev_priv
);
1307 drm_dev_unregister(&dev_priv
->drm
);
1309 i915_gem_shrinker_unregister(dev_priv
);
1312 static void i915_welcome_messages(struct drm_i915_private
*dev_priv
)
1314 if (drm_debug
& DRM_UT_DRIVER
) {
1315 struct drm_printer p
= drm_debug_printer("i915 device info:");
1317 intel_device_info_dump(&dev_priv
->info
, &p
);
1318 intel_device_info_dump_runtime(&dev_priv
->info
, &p
);
1321 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG
))
1322 DRM_INFO("DRM_I915_DEBUG enabled\n");
1323 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM
))
1324 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1328 * i915_driver_load - setup chip and create an initial config
1330 * @ent: matching PCI ID entry
1332 * The driver load routine has to do several things:
1333 * - drive output discovery via intel_modeset_init()
1334 * - initialize the memory manager
1335 * - allocate initial config memory
1336 * - setup the DRM framebuffer with the allocated memory
1338 int i915_driver_load(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1340 const struct intel_device_info
*match_info
=
1341 (struct intel_device_info
*)ent
->driver_data
;
1342 struct drm_i915_private
*dev_priv
;
1345 /* Enable nuclear pageflip on ILK+ */
1346 if (!i915_modparams
.nuclear_pageflip
&& match_info
->gen
< 5)
1347 driver
.driver_features
&= ~DRIVER_ATOMIC
;
1350 dev_priv
= kzalloc(sizeof(*dev_priv
), GFP_KERNEL
);
1352 ret
= drm_dev_init(&dev_priv
->drm
, &driver
, &pdev
->dev
);
1354 DRM_DEV_ERROR(&pdev
->dev
, "allocation failed\n");
1358 dev_priv
->drm
.pdev
= pdev
;
1359 dev_priv
->drm
.dev_private
= dev_priv
;
1361 ret
= pci_enable_device(pdev
);
1365 pci_set_drvdata(pdev
, &dev_priv
->drm
);
1367 * Disable the system suspend direct complete optimization, which can
1368 * leave the device suspended skipping the driver's suspend handlers
1369 * if the device was already runtime suspended. This is needed due to
1370 * the difference in our runtime and system suspend sequence and
1371 * becaue the HDA driver may require us to enable the audio power
1372 * domain during system suspend.
1374 dev_pm_set_driver_flags(&pdev
->dev
, DPM_FLAG_NEVER_SKIP
);
1376 ret
= i915_driver_init_early(dev_priv
, ent
);
1378 goto out_pci_disable
;
1380 intel_runtime_pm_get(dev_priv
);
1382 ret
= i915_driver_init_mmio(dev_priv
);
1384 goto out_runtime_pm_put
;
1386 ret
= i915_driver_init_hw(dev_priv
);
1388 goto out_cleanup_mmio
;
1391 * TODO: move the vblank init and parts of modeset init steps into one
1392 * of the i915_driver_init_/i915_driver_register functions according
1393 * to the role/effect of the given init step.
1395 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1396 ret
= drm_vblank_init(&dev_priv
->drm
,
1397 INTEL_INFO(dev_priv
)->num_pipes
);
1399 goto out_cleanup_hw
;
1402 ret
= i915_load_modeset_init(&dev_priv
->drm
);
1404 goto out_cleanup_hw
;
1406 i915_driver_register(dev_priv
);
1408 intel_runtime_pm_enable(dev_priv
);
1410 intel_init_ipc(dev_priv
);
1412 intel_runtime_pm_put(dev_priv
);
1414 i915_welcome_messages(dev_priv
);
1419 i915_driver_cleanup_hw(dev_priv
);
1421 i915_driver_cleanup_mmio(dev_priv
);
1423 intel_runtime_pm_put(dev_priv
);
1424 i915_driver_cleanup_early(dev_priv
);
1426 pci_disable_device(pdev
);
1428 i915_load_error(dev_priv
, "Device initialization failed (%d)\n", ret
);
1429 drm_dev_fini(&dev_priv
->drm
);
1432 pci_set_drvdata(pdev
, NULL
);
1436 void i915_driver_unload(struct drm_device
*dev
)
1438 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1439 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1441 i915_driver_unregister(dev_priv
);
1443 if (i915_gem_suspend(dev_priv
))
1444 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
1446 intel_display_power_get(dev_priv
, POWER_DOMAIN_INIT
);
1448 drm_atomic_helper_shutdown(dev
);
1450 intel_gvt_cleanup(dev_priv
);
1452 intel_modeset_cleanup(dev
);
1454 intel_bios_cleanup(dev_priv
);
1456 vga_switcheroo_unregister_client(pdev
);
1457 vga_client_register(pdev
, NULL
, NULL
, NULL
);
1459 intel_csr_ucode_fini(dev_priv
);
1461 /* Free error state after interrupts are fully disabled. */
1462 cancel_delayed_work_sync(&dev_priv
->gpu_error
.hangcheck_work
);
1463 i915_reset_error_state(dev_priv
);
1465 i915_gem_fini(dev_priv
);
1466 intel_fbc_cleanup_cfb(dev_priv
);
1468 intel_power_domains_fini(dev_priv
);
1470 i915_driver_cleanup_hw(dev_priv
);
1471 i915_driver_cleanup_mmio(dev_priv
);
1473 intel_display_power_put(dev_priv
, POWER_DOMAIN_INIT
);
1476 static void i915_driver_release(struct drm_device
*dev
)
1478 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1480 i915_driver_cleanup_early(dev_priv
);
1481 drm_dev_fini(&dev_priv
->drm
);
1486 static int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
)
1488 struct drm_i915_private
*i915
= to_i915(dev
);
1491 ret
= i915_gem_open(i915
, file
);
1499 * i915_driver_lastclose - clean up after all DRM clients have exited
1502 * Take care of cleaning up after all DRM clients have exited. In the
1503 * mode setting case, we want to restore the kernel's initial mode (just
1504 * in case the last client left us in a bad state).
1506 * Additionally, in the non-mode setting case, we'll tear down the GTT
1507 * and DMA structures, since the kernel won't be using them, and clea
1510 static void i915_driver_lastclose(struct drm_device
*dev
)
1512 intel_fbdev_restore_mode(dev
);
1513 vga_switcheroo_process_delayed_switch();
1516 static void i915_driver_postclose(struct drm_device
*dev
, struct drm_file
*file
)
1518 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
1520 mutex_lock(&dev
->struct_mutex
);
1521 i915_gem_context_close(file
);
1522 i915_gem_release(dev
, file
);
1523 mutex_unlock(&dev
->struct_mutex
);
1528 static void intel_suspend_encoders(struct drm_i915_private
*dev_priv
)
1530 struct drm_device
*dev
= &dev_priv
->drm
;
1531 struct intel_encoder
*encoder
;
1533 drm_modeset_lock_all(dev
);
1534 for_each_intel_encoder(dev
, encoder
)
1535 if (encoder
->suspend
)
1536 encoder
->suspend(encoder
);
1537 drm_modeset_unlock_all(dev
);
1540 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
1542 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
);
1544 static bool suspend_to_idle(struct drm_i915_private
*dev_priv
)
1546 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
1547 if (acpi_target_system_state() < ACPI_STATE_S3
)
1553 static int i915_drm_prepare(struct drm_device
*dev
)
1555 struct drm_i915_private
*i915
= to_i915(dev
);
1559 * NB intel_display_suspend() may issue new requests after we've
1560 * ostensibly marked the GPU as ready-to-sleep here. We need to
1561 * split out that work and pull it forward so that after point,
1562 * the GPU is not woken again.
1564 err
= i915_gem_suspend(i915
);
1566 dev_err(&i915
->drm
.pdev
->dev
,
1567 "GEM idle failed, suspend/resume might fail\n");
1572 static int i915_drm_suspend(struct drm_device
*dev
)
1574 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1575 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1576 pci_power_t opregion_target_state
;
1578 disable_rpm_wakeref_asserts(dev_priv
);
1580 /* We do a lot of poking in a lot of registers, make sure they work
1582 intel_display_set_init_power(dev_priv
, true);
1584 drm_kms_helper_poll_disable(dev
);
1586 pci_save_state(pdev
);
1588 intel_display_suspend(dev
);
1590 intel_dp_mst_suspend(dev_priv
);
1592 intel_runtime_pm_disable_interrupts(dev_priv
);
1593 intel_hpd_cancel_work(dev_priv
);
1595 intel_suspend_encoders(dev_priv
);
1597 intel_suspend_hw(dev_priv
);
1599 i915_gem_suspend_gtt_mappings(dev_priv
);
1601 i915_save_state(dev_priv
);
1603 opregion_target_state
= suspend_to_idle(dev_priv
) ? PCI_D1
: PCI_D3cold
;
1604 intel_opregion_notify_adapter(dev_priv
, opregion_target_state
);
1606 intel_opregion_unregister(dev_priv
);
1608 intel_fbdev_set_suspend(dev
, FBINFO_STATE_SUSPENDED
, true);
1610 dev_priv
->suspend_count
++;
1612 intel_csr_ucode_suspend(dev_priv
);
1614 enable_rpm_wakeref_asserts(dev_priv
);
1619 static int i915_drm_suspend_late(struct drm_device
*dev
, bool hibernation
)
1621 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1622 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1625 disable_rpm_wakeref_asserts(dev_priv
);
1627 i915_gem_suspend_late(dev_priv
);
1629 intel_display_set_init_power(dev_priv
, false);
1630 i915_rc6_ctx_wa_suspend(dev_priv
);
1631 intel_uncore_suspend(dev_priv
);
1634 * In case of firmware assisted context save/restore don't manually
1635 * deinit the power domains. This also means the CSR/DMC firmware will
1636 * stay active, it will power down any HW resources as required and
1637 * also enable deeper system power states that would be blocked if the
1638 * firmware was inactive.
1640 if (IS_GEN9_LP(dev_priv
) || hibernation
|| !suspend_to_idle(dev_priv
) ||
1641 dev_priv
->csr
.dmc_payload
== NULL
) {
1642 intel_power_domains_suspend(dev_priv
);
1643 dev_priv
->power_domains_suspended
= true;
1647 if (IS_GEN9_LP(dev_priv
))
1648 bxt_enable_dc9(dev_priv
);
1649 else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
))
1650 hsw_enable_pc8(dev_priv
);
1651 else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1652 ret
= vlv_suspend_complete(dev_priv
);
1655 DRM_ERROR("Suspend complete failed: %d\n", ret
);
1656 if (dev_priv
->power_domains_suspended
) {
1657 intel_power_domains_init_hw(dev_priv
, true);
1658 dev_priv
->power_domains_suspended
= false;
1664 pci_disable_device(pdev
);
1666 * During hibernation on some platforms the BIOS may try to access
1667 * the device even though it's already in D3 and hang the machine. So
1668 * leave the device in D0 on those platforms and hope the BIOS will
1669 * power down the device properly. The issue was seen on multiple old
1670 * GENs with different BIOS vendors, so having an explicit blacklist
1671 * is inpractical; apply the workaround on everything pre GEN6. The
1672 * platforms where the issue was seen:
1673 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1677 if (!(hibernation
&& INTEL_GEN(dev_priv
) < 6))
1678 pci_set_power_state(pdev
, PCI_D3hot
);
1681 enable_rpm_wakeref_asserts(dev_priv
);
1686 static int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
)
1691 DRM_ERROR("dev: %p\n", dev
);
1692 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1696 if (WARN_ON_ONCE(state
.event
!= PM_EVENT_SUSPEND
&&
1697 state
.event
!= PM_EVENT_FREEZE
))
1700 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1703 error
= i915_drm_suspend(dev
);
1707 return i915_drm_suspend_late(dev
, false);
1710 static int i915_drm_resume(struct drm_device
*dev
)
1712 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1715 disable_rpm_wakeref_asserts(dev_priv
);
1716 intel_sanitize_gt_powersave(dev_priv
);
1718 i915_gem_sanitize(dev_priv
);
1720 ret
= i915_ggtt_enable_hw(dev_priv
);
1722 DRM_ERROR("failed to re-enable GGTT\n");
1724 intel_csr_ucode_resume(dev_priv
);
1726 i915_restore_state(dev_priv
);
1727 intel_pps_unlock_regs_wa(dev_priv
);
1728 intel_opregion_setup(dev_priv
);
1730 intel_init_pch_refclk(dev_priv
);
1733 * Interrupts have to be enabled before any batches are run. If not the
1734 * GPU will hang. i915_gem_init_hw() will initiate batches to
1735 * update/restore the context.
1737 * drm_mode_config_reset() needs AUX interrupts.
1739 * Modeset enabling in intel_modeset_init_hw() also needs working
1742 intel_runtime_pm_enable_interrupts(dev_priv
);
1744 drm_mode_config_reset(dev
);
1746 i915_gem_resume(dev_priv
);
1748 intel_modeset_init_hw(dev
);
1749 intel_init_clock_gating(dev_priv
);
1751 spin_lock_irq(&dev_priv
->irq_lock
);
1752 if (dev_priv
->display
.hpd_irq_setup
)
1753 dev_priv
->display
.hpd_irq_setup(dev_priv
);
1754 spin_unlock_irq(&dev_priv
->irq_lock
);
1756 intel_dp_mst_resume(dev_priv
);
1758 intel_display_resume(dev
);
1760 drm_kms_helper_poll_enable(dev
);
1763 * ... but also need to make sure that hotplug processing
1764 * doesn't cause havoc. Like in the driver load code we don't
1765 * bother with the tiny race here where we might loose hotplug
1768 intel_hpd_init(dev_priv
);
1770 intel_opregion_register(dev_priv
);
1772 intel_fbdev_set_suspend(dev
, FBINFO_STATE_RUNNING
, false);
1774 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
1776 enable_rpm_wakeref_asserts(dev_priv
);
1781 static int i915_drm_resume_early(struct drm_device
*dev
)
1783 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1784 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1788 * We have a resume ordering issue with the snd-hda driver also
1789 * requiring our device to be power up. Due to the lack of a
1790 * parent/child relationship we currently solve this with an early
1793 * FIXME: This should be solved with a special hdmi sink device or
1794 * similar so that power domains can be employed.
1798 * Note that we need to set the power state explicitly, since we
1799 * powered off the device during freeze and the PCI core won't power
1800 * it back up for us during thaw. Powering off the device during
1801 * freeze is not a hard requirement though, and during the
1802 * suspend/resume phases the PCI core makes sure we get here with the
1803 * device powered on. So in case we change our freeze logic and keep
1804 * the device powered we can also remove the following set power state
1807 ret
= pci_set_power_state(pdev
, PCI_D0
);
1809 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret
);
1814 * Note that pci_enable_device() first enables any parent bridge
1815 * device and only then sets the power state for this device. The
1816 * bridge enabling is a nop though, since bridge devices are resumed
1817 * first. The order of enabling power and enabling the device is
1818 * imposed by the PCI core as described above, so here we preserve the
1819 * same order for the freeze/thaw phases.
1821 * TODO: eventually we should remove pci_disable_device() /
1822 * pci_enable_enable_device() from suspend/resume. Due to how they
1823 * depend on the device enable refcount we can't anyway depend on them
1824 * disabling/enabling the device.
1826 if (pci_enable_device(pdev
)) {
1831 pci_set_master(pdev
);
1833 disable_rpm_wakeref_asserts(dev_priv
);
1835 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1836 ret
= vlv_resume_prepare(dev_priv
, false);
1838 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1841 intel_uncore_resume_early(dev_priv
);
1843 if (IS_GEN9_LP(dev_priv
)) {
1844 gen9_sanitize_dc_state(dev_priv
);
1845 bxt_disable_dc9(dev_priv
);
1846 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
1847 hsw_disable_pc8(dev_priv
);
1850 intel_uncore_sanitize(dev_priv
);
1852 if (dev_priv
->power_domains_suspended
)
1853 intel_power_domains_init_hw(dev_priv
, true);
1855 intel_display_set_init_power(dev_priv
, true);
1857 i915_rc6_ctx_wa_resume(dev_priv
);
1859 intel_engines_sanitize(dev_priv
);
1861 enable_rpm_wakeref_asserts(dev_priv
);
1864 dev_priv
->power_domains_suspended
= false;
1869 static int i915_resume_switcheroo(struct drm_device
*dev
)
1873 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1876 ret
= i915_drm_resume_early(dev
);
1880 return i915_drm_resume(dev
);
1884 * i915_reset - reset chip after a hang
1885 * @i915: #drm_i915_private to reset
1886 * @stalled_mask: mask of the stalled engines with the guilty requests
1887 * @reason: user error message for why we are resetting
1889 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1892 * Caller must hold the struct_mutex.
1894 * Procedure is fairly simple:
1895 * - reset the chip using the reset reg
1896 * - re-init context state
1897 * - re-init hardware status page
1898 * - re-init ring buffer
1899 * - re-init interrupt state
1902 void i915_reset(struct drm_i915_private
*i915
,
1903 unsigned int stalled_mask
,
1906 struct i915_gpu_error
*error
= &i915
->gpu_error
;
1910 GEM_TRACE("flags=%lx\n", error
->flags
);
1913 lockdep_assert_held(&i915
->drm
.struct_mutex
);
1914 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF
, &error
->flags
));
1916 if (!test_bit(I915_RESET_HANDOFF
, &error
->flags
))
1919 /* Clear any previous failed attempts at recovery. Time to try again. */
1920 if (!i915_gem_unset_wedged(i915
))
1924 dev_notice(i915
->drm
.dev
, "Resetting chip for %s\n", reason
);
1925 error
->reset_count
++;
1927 disable_irq(i915
->drm
.irq
);
1928 ret
= i915_gem_reset_prepare(i915
);
1930 dev_err(i915
->drm
.dev
, "GPU recovery failed\n");
1934 if (!intel_has_gpu_reset(i915
)) {
1935 if (i915_modparams
.reset
)
1936 dev_err(i915
->drm
.dev
, "GPU reset not supported\n");
1938 DRM_DEBUG_DRIVER("GPU reset disabled\n");
1942 for (i
= 0; i
< 3; i
++) {
1943 ret
= intel_gpu_reset(i915
, ALL_ENGINES
);
1950 dev_err(i915
->drm
.dev
, "Failed to reset chip\n");
1954 /* Ok, now get things going again... */
1957 * Everything depends on having the GTT running, so we need to start
1960 ret
= i915_ggtt_enable_hw(i915
);
1962 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1967 i915_gem_reset(i915
, stalled_mask
);
1968 intel_overlay_reset(i915
);
1971 * Next we need to restore the context, but we don't use those
1974 * Ring buffer needs to be re-initialized in the KMS case, or if X
1975 * was running at the time of the reset (i.e. we weren't VT
1978 ret
= i915_gem_init_hw(i915
);
1980 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1985 i915_queue_hangcheck(i915
);
1988 i915_gem_reset_finish(i915
);
1989 enable_irq(i915
->drm
.irq
);
1992 clear_bit(I915_RESET_HANDOFF
, &error
->flags
);
1993 wake_up_bit(&error
->flags
, I915_RESET_HANDOFF
);
1998 * History tells us that if we cannot reset the GPU now, we
1999 * never will. This then impacts everything that is run
2000 * subsequently. On failing the reset, we mark the driver
2001 * as wedged, preventing further execution on the GPU.
2002 * We also want to go one step further and add a taint to the
2003 * kernel so that any subsequent faults can be traced back to
2004 * this failure. This is important for CI, where if the
2005 * GPU/driver fails we would like to reboot and restart testing
2006 * rather than continue on into oblivion. For everyone else,
2007 * the system should still plod along, but they have been warned!
2009 add_taint(TAINT_WARN
, LOCKDEP_STILL_OK
);
2011 i915_gem_set_wedged(i915
);
2012 i915_retire_requests(i915
);
2016 static inline int intel_gt_reset_engine(struct drm_i915_private
*dev_priv
,
2017 struct intel_engine_cs
*engine
)
2019 return intel_gpu_reset(dev_priv
, intel_engine_flag(engine
));
2023 * i915_reset_engine - reset GPU engine to recover from a hang
2024 * @engine: engine to reset
2025 * @msg: reason for GPU reset; or NULL for no dev_notice()
2027 * Reset a specific GPU engine. Useful if a hang is detected.
2028 * Returns zero on successful reset or otherwise an error code.
2031 * - identifies the request that caused the hang and it is dropped
2032 * - reset engine (which will force the engine to idle)
2033 * - re-init/configure engine
2035 int i915_reset_engine(struct intel_engine_cs
*engine
, const char *msg
)
2037 struct i915_gpu_error
*error
= &engine
->i915
->gpu_error
;
2038 struct i915_request
*active_request
;
2041 GEM_TRACE("%s flags=%lx\n", engine
->name
, error
->flags
);
2042 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE
+ engine
->id
, &error
->flags
));
2044 active_request
= i915_gem_reset_prepare_engine(engine
);
2045 if (IS_ERR_OR_NULL(active_request
)) {
2046 /* Either the previous reset failed, or we pardon the reset. */
2047 ret
= PTR_ERR(active_request
);
2052 dev_notice(engine
->i915
->drm
.dev
,
2053 "Resetting %s for %s\n", engine
->name
, msg
);
2054 error
->reset_engine_count
[engine
->id
]++;
2056 if (!engine
->i915
->guc
.execbuf_client
)
2057 ret
= intel_gt_reset_engine(engine
->i915
, engine
);
2059 ret
= intel_guc_reset_engine(&engine
->i915
->guc
, engine
);
2061 /* If we fail here, we expect to fallback to a global reset */
2062 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2063 engine
->i915
->guc
.execbuf_client
? "GuC " : "",
2069 * The request that caused the hang is stuck on elsp, we know the
2070 * active request and can drop it, adjust head to skip the offending
2071 * request to resume executing remaining requests in the queue.
2073 i915_gem_reset_engine(engine
, active_request
, true);
2076 * The engine and its registers (and workarounds in case of render)
2077 * have been reset to their default values. Follow the init_ring
2078 * process to program RING_MODE, HWSP and re-enable submission.
2080 ret
= engine
->init_hw(engine
);
2085 i915_gem_reset_finish_engine(engine
);
2089 static int i915_pm_prepare(struct device
*kdev
)
2091 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2092 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2095 dev_err(kdev
, "DRM not initialized, aborting suspend.\n");
2099 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2102 return i915_drm_prepare(dev
);
2105 static int i915_pm_suspend(struct device
*kdev
)
2107 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2108 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2111 dev_err(kdev
, "DRM not initialized, aborting suspend.\n");
2115 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2118 return i915_drm_suspend(dev
);
2121 static int i915_pm_suspend_late(struct device
*kdev
)
2123 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2126 * We have a suspend ordering issue with the snd-hda driver also
2127 * requiring our device to be power up. Due to the lack of a
2128 * parent/child relationship we currently solve this with an late
2131 * FIXME: This should be solved with a special hdmi sink device or
2132 * similar so that power domains can be employed.
2134 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2137 return i915_drm_suspend_late(dev
, false);
2140 static int i915_pm_poweroff_late(struct device
*kdev
)
2142 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2144 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2147 return i915_drm_suspend_late(dev
, true);
2150 static int i915_pm_resume_early(struct device
*kdev
)
2152 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2154 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2157 return i915_drm_resume_early(dev
);
2160 static int i915_pm_resume(struct device
*kdev
)
2162 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2164 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2167 return i915_drm_resume(dev
);
2170 /* freeze: before creating the hibernation_image */
2171 static int i915_pm_freeze(struct device
*kdev
)
2173 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2176 if (dev
->switch_power_state
!= DRM_SWITCH_POWER_OFF
) {
2177 ret
= i915_drm_suspend(dev
);
2182 ret
= i915_gem_freeze(kdev_to_i915(kdev
));
2189 static int i915_pm_freeze_late(struct device
*kdev
)
2191 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2194 if (dev
->switch_power_state
!= DRM_SWITCH_POWER_OFF
) {
2195 ret
= i915_drm_suspend_late(dev
, true);
2200 ret
= i915_gem_freeze_late(kdev_to_i915(kdev
));
2207 /* thaw: called after creating the hibernation image, but before turning off. */
2208 static int i915_pm_thaw_early(struct device
*kdev
)
2210 return i915_pm_resume_early(kdev
);
2213 static int i915_pm_thaw(struct device
*kdev
)
2215 return i915_pm_resume(kdev
);
2218 /* restore: called after loading the hibernation image. */
2219 static int i915_pm_restore_early(struct device
*kdev
)
2221 return i915_pm_resume_early(kdev
);
2224 static int i915_pm_restore(struct device
*kdev
)
2226 return i915_pm_resume(kdev
);
2230 * Save all Gunit registers that may be lost after a D3 and a subsequent
2231 * S0i[R123] transition. The list of registers needing a save/restore is
2232 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2233 * registers in the following way:
2234 * - Driver: saved/restored by the driver
2235 * - Punit : saved/restored by the Punit firmware
2236 * - No, w/o marking: no need to save/restore, since the register is R/O or
2237 * used internally by the HW in a way that doesn't depend
2238 * keeping the content across a suspend/resume.
2239 * - Debug : used for debugging
2241 * We save/restore all registers marked with 'Driver', with the following
2243 * - Registers out of use, including also registers marked with 'Debug'.
2244 * These have no effect on the driver's operation, so we don't save/restore
2245 * them to reduce the overhead.
2246 * - Registers that are fully setup by an initialization function called from
2247 * the resume path. For example many clock gating and RPS/RC6 registers.
2248 * - Registers that provide the right functionality with their reset defaults.
2250 * TODO: Except for registers that based on the above 3 criteria can be safely
2251 * ignored, we save/restore all others, practically treating the HW context as
2252 * a black-box for the driver. Further investigation is needed to reduce the
2253 * saved/restored registers even further, by following the same 3 criteria.
2255 static void vlv_save_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
2257 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
2260 /* GAM 0x4000-0x4770 */
2261 s
->wr_watermark
= I915_READ(GEN7_WR_WATERMARK
);
2262 s
->gfx_prio_ctrl
= I915_READ(GEN7_GFX_PRIO_CTRL
);
2263 s
->arb_mode
= I915_READ(ARB_MODE
);
2264 s
->gfx_pend_tlb0
= I915_READ(GEN7_GFX_PEND_TLB0
);
2265 s
->gfx_pend_tlb1
= I915_READ(GEN7_GFX_PEND_TLB1
);
2267 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
2268 s
->lra_limits
[i
] = I915_READ(GEN7_LRA_LIMITS(i
));
2270 s
->media_max_req_count
= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT
);
2271 s
->gfx_max_req_count
= I915_READ(GEN7_GFX_MAX_REQ_COUNT
);
2273 s
->render_hwsp
= I915_READ(RENDER_HWS_PGA_GEN7
);
2274 s
->ecochk
= I915_READ(GAM_ECOCHK
);
2275 s
->bsd_hwsp
= I915_READ(BSD_HWS_PGA_GEN7
);
2276 s
->blt_hwsp
= I915_READ(BLT_HWS_PGA_GEN7
);
2278 s
->tlb_rd_addr
= I915_READ(GEN7_TLB_RD_ADDR
);
2280 /* MBC 0x9024-0x91D0, 0x8500 */
2281 s
->g3dctl
= I915_READ(VLV_G3DCTL
);
2282 s
->gsckgctl
= I915_READ(VLV_GSCKGCTL
);
2283 s
->mbctl
= I915_READ(GEN6_MBCTL
);
2285 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2286 s
->ucgctl1
= I915_READ(GEN6_UCGCTL1
);
2287 s
->ucgctl3
= I915_READ(GEN6_UCGCTL3
);
2288 s
->rcgctl1
= I915_READ(GEN6_RCGCTL1
);
2289 s
->rcgctl2
= I915_READ(GEN6_RCGCTL2
);
2290 s
->rstctl
= I915_READ(GEN6_RSTCTL
);
2291 s
->misccpctl
= I915_READ(GEN7_MISCCPCTL
);
2293 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2294 s
->gfxpause
= I915_READ(GEN6_GFXPAUSE
);
2295 s
->rpdeuhwtc
= I915_READ(GEN6_RPDEUHWTC
);
2296 s
->rpdeuc
= I915_READ(GEN6_RPDEUC
);
2297 s
->ecobus
= I915_READ(ECOBUS
);
2298 s
->pwrdwnupctl
= I915_READ(VLV_PWRDWNUPCTL
);
2299 s
->rp_down_timeout
= I915_READ(GEN6_RP_DOWN_TIMEOUT
);
2300 s
->rp_deucsw
= I915_READ(GEN6_RPDEUCSW
);
2301 s
->rcubmabdtmr
= I915_READ(GEN6_RCUBMABDTMR
);
2302 s
->rcedata
= I915_READ(VLV_RCEDATA
);
2303 s
->spare2gh
= I915_READ(VLV_SPAREG2H
);
2305 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2306 s
->gt_imr
= I915_READ(GTIMR
);
2307 s
->gt_ier
= I915_READ(GTIER
);
2308 s
->pm_imr
= I915_READ(GEN6_PMIMR
);
2309 s
->pm_ier
= I915_READ(GEN6_PMIER
);
2311 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2312 s
->gt_scratch
[i
] = I915_READ(GEN7_GT_SCRATCH(i
));
2314 /* GT SA CZ domain, 0x100000-0x138124 */
2315 s
->tilectl
= I915_READ(TILECTL
);
2316 s
->gt_fifoctl
= I915_READ(GTFIFOCTL
);
2317 s
->gtlc_wake_ctrl
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2318 s
->gtlc_survive
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2319 s
->pmwgicz
= I915_READ(VLV_PMWGICZ
);
2321 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2322 s
->gu_ctl0
= I915_READ(VLV_GU_CTL0
);
2323 s
->gu_ctl1
= I915_READ(VLV_GU_CTL1
);
2324 s
->pcbr
= I915_READ(VLV_PCBR
);
2325 s
->clock_gate_dis2
= I915_READ(VLV_GUNIT_CLOCK_GATE2
);
2328 * Not saving any of:
2329 * DFT, 0x9800-0x9EC0
2330 * SARB, 0xB000-0xB1FC
2331 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2336 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
2338 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
2342 /* GAM 0x4000-0x4770 */
2343 I915_WRITE(GEN7_WR_WATERMARK
, s
->wr_watermark
);
2344 I915_WRITE(GEN7_GFX_PRIO_CTRL
, s
->gfx_prio_ctrl
);
2345 I915_WRITE(ARB_MODE
, s
->arb_mode
| (0xffff << 16));
2346 I915_WRITE(GEN7_GFX_PEND_TLB0
, s
->gfx_pend_tlb0
);
2347 I915_WRITE(GEN7_GFX_PEND_TLB1
, s
->gfx_pend_tlb1
);
2349 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
2350 I915_WRITE(GEN7_LRA_LIMITS(i
), s
->lra_limits
[i
]);
2352 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT
, s
->media_max_req_count
);
2353 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT
, s
->gfx_max_req_count
);
2355 I915_WRITE(RENDER_HWS_PGA_GEN7
, s
->render_hwsp
);
2356 I915_WRITE(GAM_ECOCHK
, s
->ecochk
);
2357 I915_WRITE(BSD_HWS_PGA_GEN7
, s
->bsd_hwsp
);
2358 I915_WRITE(BLT_HWS_PGA_GEN7
, s
->blt_hwsp
);
2360 I915_WRITE(GEN7_TLB_RD_ADDR
, s
->tlb_rd_addr
);
2362 /* MBC 0x9024-0x91D0, 0x8500 */
2363 I915_WRITE(VLV_G3DCTL
, s
->g3dctl
);
2364 I915_WRITE(VLV_GSCKGCTL
, s
->gsckgctl
);
2365 I915_WRITE(GEN6_MBCTL
, s
->mbctl
);
2367 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2368 I915_WRITE(GEN6_UCGCTL1
, s
->ucgctl1
);
2369 I915_WRITE(GEN6_UCGCTL3
, s
->ucgctl3
);
2370 I915_WRITE(GEN6_RCGCTL1
, s
->rcgctl1
);
2371 I915_WRITE(GEN6_RCGCTL2
, s
->rcgctl2
);
2372 I915_WRITE(GEN6_RSTCTL
, s
->rstctl
);
2373 I915_WRITE(GEN7_MISCCPCTL
, s
->misccpctl
);
2375 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2376 I915_WRITE(GEN6_GFXPAUSE
, s
->gfxpause
);
2377 I915_WRITE(GEN6_RPDEUHWTC
, s
->rpdeuhwtc
);
2378 I915_WRITE(GEN6_RPDEUC
, s
->rpdeuc
);
2379 I915_WRITE(ECOBUS
, s
->ecobus
);
2380 I915_WRITE(VLV_PWRDWNUPCTL
, s
->pwrdwnupctl
);
2381 I915_WRITE(GEN6_RP_DOWN_TIMEOUT
,s
->rp_down_timeout
);
2382 I915_WRITE(GEN6_RPDEUCSW
, s
->rp_deucsw
);
2383 I915_WRITE(GEN6_RCUBMABDTMR
, s
->rcubmabdtmr
);
2384 I915_WRITE(VLV_RCEDATA
, s
->rcedata
);
2385 I915_WRITE(VLV_SPAREG2H
, s
->spare2gh
);
2387 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2388 I915_WRITE(GTIMR
, s
->gt_imr
);
2389 I915_WRITE(GTIER
, s
->gt_ier
);
2390 I915_WRITE(GEN6_PMIMR
, s
->pm_imr
);
2391 I915_WRITE(GEN6_PMIER
, s
->pm_ier
);
2393 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2394 I915_WRITE(GEN7_GT_SCRATCH(i
), s
->gt_scratch
[i
]);
2396 /* GT SA CZ domain, 0x100000-0x138124 */
2397 I915_WRITE(TILECTL
, s
->tilectl
);
2398 I915_WRITE(GTFIFOCTL
, s
->gt_fifoctl
);
2400 * Preserve the GT allow wake and GFX force clock bit, they are not
2401 * be restored, as they are used to control the s0ix suspend/resume
2402 * sequence by the caller.
2404 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2405 val
&= VLV_GTLC_ALLOWWAKEREQ
;
2406 val
|= s
->gtlc_wake_ctrl
& ~VLV_GTLC_ALLOWWAKEREQ
;
2407 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2409 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2410 val
&= VLV_GFX_CLK_FORCE_ON_BIT
;
2411 val
|= s
->gtlc_survive
& ~VLV_GFX_CLK_FORCE_ON_BIT
;
2412 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2414 I915_WRITE(VLV_PMWGICZ
, s
->pmwgicz
);
2416 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2417 I915_WRITE(VLV_GU_CTL0
, s
->gu_ctl0
);
2418 I915_WRITE(VLV_GU_CTL1
, s
->gu_ctl1
);
2419 I915_WRITE(VLV_PCBR
, s
->pcbr
);
2420 I915_WRITE(VLV_GUNIT_CLOCK_GATE2
, s
->clock_gate_dis2
);
2423 static int vlv_wait_for_pw_status(struct drm_i915_private
*dev_priv
,
2426 /* The HW does not like us polling for PW_STATUS frequently, so
2427 * use the sleeping loop rather than risk the busy spin within
2428 * intel_wait_for_register().
2430 * Transitioning between RC6 states should be at most 2ms (see
2431 * valleyview_enable_rps) so use a 3ms timeout.
2433 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS
) & mask
) == val
,
2437 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool force_on
)
2442 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2443 val
&= ~VLV_GFX_CLK_FORCE_ON_BIT
;
2445 val
|= VLV_GFX_CLK_FORCE_ON_BIT
;
2446 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2451 err
= intel_wait_for_register(dev_priv
,
2452 VLV_GTLC_SURVIVABILITY_REG
,
2453 VLV_GFX_CLK_STATUS_BIT
,
2454 VLV_GFX_CLK_STATUS_BIT
,
2457 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2458 I915_READ(VLV_GTLC_SURVIVABILITY_REG
));
2463 static int vlv_allow_gt_wake(struct drm_i915_private
*dev_priv
, bool allow
)
2469 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2470 val
&= ~VLV_GTLC_ALLOWWAKEREQ
;
2472 val
|= VLV_GTLC_ALLOWWAKEREQ
;
2473 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2474 POSTING_READ(VLV_GTLC_WAKE_CTRL
);
2476 mask
= VLV_GTLC_ALLOWWAKEACK
;
2477 val
= allow
? mask
: 0;
2479 err
= vlv_wait_for_pw_status(dev_priv
, mask
, val
);
2481 DRM_ERROR("timeout disabling GT waking\n");
2486 static void vlv_wait_for_gt_wells(struct drm_i915_private
*dev_priv
,
2492 mask
= VLV_GTLC_PW_MEDIA_STATUS_MASK
| VLV_GTLC_PW_RENDER_STATUS_MASK
;
2493 val
= wait_for_on
? mask
: 0;
2496 * RC6 transitioning can be delayed up to 2 msec (see
2497 * valleyview_enable_rps), use 3 msec for safety.
2499 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2500 * reset and we are trying to force the machine to sleep.
2502 if (vlv_wait_for_pw_status(dev_priv
, mask
, val
))
2503 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2504 onoff(wait_for_on
));
2507 static void vlv_check_no_gt_access(struct drm_i915_private
*dev_priv
)
2509 if (!(I915_READ(VLV_GTLC_PW_STATUS
) & VLV_GTLC_ALLOWWAKEERR
))
2512 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2513 I915_WRITE(VLV_GTLC_PW_STATUS
, VLV_GTLC_ALLOWWAKEERR
);
2516 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
)
2522 * Bspec defines the following GT well on flags as debug only, so
2523 * don't treat them as hard failures.
2525 vlv_wait_for_gt_wells(dev_priv
, false);
2527 mask
= VLV_GTLC_RENDER_CTX_EXISTS
| VLV_GTLC_MEDIA_CTX_EXISTS
;
2528 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL
) & mask
) != mask
);
2530 vlv_check_no_gt_access(dev_priv
);
2532 err
= vlv_force_gfx_clock(dev_priv
, true);
2536 err
= vlv_allow_gt_wake(dev_priv
, false);
2540 if (!IS_CHERRYVIEW(dev_priv
))
2541 vlv_save_gunit_s0ix_state(dev_priv
);
2543 err
= vlv_force_gfx_clock(dev_priv
, false);
2550 /* For safety always re-enable waking and disable gfx clock forcing */
2551 vlv_allow_gt_wake(dev_priv
, true);
2553 vlv_force_gfx_clock(dev_priv
, false);
2558 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
2565 * If any of the steps fail just try to continue, that's the best we
2566 * can do at this point. Return the first error code (which will also
2567 * leave RPM permanently disabled).
2569 ret
= vlv_force_gfx_clock(dev_priv
, true);
2571 if (!IS_CHERRYVIEW(dev_priv
))
2572 vlv_restore_gunit_s0ix_state(dev_priv
);
2574 err
= vlv_allow_gt_wake(dev_priv
, true);
2578 err
= vlv_force_gfx_clock(dev_priv
, false);
2582 vlv_check_no_gt_access(dev_priv
);
2585 intel_init_clock_gating(dev_priv
);
2590 static int intel_runtime_suspend(struct device
*kdev
)
2592 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2593 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2594 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2597 if (WARN_ON_ONCE(!(dev_priv
->gt_pm
.rc6
.enabled
&& HAS_RC6(dev_priv
))))
2600 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2603 DRM_DEBUG_KMS("Suspending device\n");
2605 disable_rpm_wakeref_asserts(dev_priv
);
2608 * We are safe here against re-faults, since the fault handler takes
2611 i915_gem_runtime_suspend(dev_priv
);
2613 intel_uc_suspend(dev_priv
);
2615 intel_runtime_pm_disable_interrupts(dev_priv
);
2617 intel_uncore_suspend(dev_priv
);
2620 if (IS_GEN9_LP(dev_priv
)) {
2621 bxt_display_core_uninit(dev_priv
);
2622 bxt_enable_dc9(dev_priv
);
2623 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2624 hsw_enable_pc8(dev_priv
);
2625 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2626 ret
= vlv_suspend_complete(dev_priv
);
2630 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret
);
2631 intel_uncore_runtime_resume(dev_priv
);
2633 intel_runtime_pm_enable_interrupts(dev_priv
);
2635 intel_uc_resume(dev_priv
);
2637 i915_gem_init_swizzling(dev_priv
);
2638 i915_gem_restore_fences(dev_priv
);
2640 enable_rpm_wakeref_asserts(dev_priv
);
2645 enable_rpm_wakeref_asserts(dev_priv
);
2646 WARN_ON_ONCE(atomic_read(&dev_priv
->runtime_pm
.wakeref_count
));
2648 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv
))
2649 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2651 dev_priv
->runtime_pm
.suspended
= true;
2654 * FIXME: We really should find a document that references the arguments
2657 if (IS_BROADWELL(dev_priv
)) {
2659 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2660 * being detected, and the call we do at intel_runtime_resume()
2661 * won't be able to restore them. Since PCI_D3hot matches the
2662 * actual specification and appears to be working, use it.
2664 intel_opregion_notify_adapter(dev_priv
, PCI_D3hot
);
2667 * current versions of firmware which depend on this opregion
2668 * notification have repurposed the D1 definition to mean
2669 * "runtime suspended" vs. what you would normally expect (D3)
2670 * to distinguish it from notifications that might be sent via
2673 intel_opregion_notify_adapter(dev_priv
, PCI_D1
);
2676 assert_forcewakes_inactive(dev_priv
);
2678 if (!IS_VALLEYVIEW(dev_priv
) && !IS_CHERRYVIEW(dev_priv
))
2679 intel_hpd_poll_init(dev_priv
);
2681 DRM_DEBUG_KMS("Device suspended\n");
2685 static int intel_runtime_resume(struct device
*kdev
)
2687 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2688 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2689 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2692 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2695 DRM_DEBUG_KMS("Resuming device\n");
2697 WARN_ON_ONCE(atomic_read(&dev_priv
->runtime_pm
.wakeref_count
));
2698 disable_rpm_wakeref_asserts(dev_priv
);
2700 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
2701 dev_priv
->runtime_pm
.suspended
= false;
2702 if (intel_uncore_unclaimed_mmio(dev_priv
))
2703 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
2705 if (IS_GEN9_LP(dev_priv
)) {
2706 bxt_disable_dc9(dev_priv
);
2707 bxt_display_core_init(dev_priv
, true);
2708 if (dev_priv
->csr
.dmc_payload
&&
2709 (dev_priv
->csr
.allowed_dc_mask
& DC_STATE_EN_UPTO_DC5
))
2710 gen9_enable_dc5(dev_priv
);
2711 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2712 hsw_disable_pc8(dev_priv
);
2713 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2714 ret
= vlv_resume_prepare(dev_priv
, true);
2717 intel_uncore_runtime_resume(dev_priv
);
2719 intel_runtime_pm_enable_interrupts(dev_priv
);
2721 intel_uc_resume(dev_priv
);
2724 * No point of rolling back things in case of an error, as the best
2725 * we can do is to hope that things will still work (and disable RPM).
2727 i915_gem_init_swizzling(dev_priv
);
2728 i915_gem_restore_fences(dev_priv
);
2731 * On VLV/CHV display interrupts are part of the display
2732 * power well, so hpd is reinitialized from there. For
2733 * everyone else do it here.
2735 if (!IS_VALLEYVIEW(dev_priv
) && !IS_CHERRYVIEW(dev_priv
))
2736 intel_hpd_init(dev_priv
);
2738 intel_enable_ipc(dev_priv
);
2740 enable_rpm_wakeref_asserts(dev_priv
);
2743 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret
);
2745 DRM_DEBUG_KMS("Device resumed\n");
2750 const struct dev_pm_ops i915_pm_ops
= {
2752 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2755 .prepare
= i915_pm_prepare
,
2756 .suspend
= i915_pm_suspend
,
2757 .suspend_late
= i915_pm_suspend_late
,
2758 .resume_early
= i915_pm_resume_early
,
2759 .resume
= i915_pm_resume
,
2763 * @freeze, @freeze_late : called (1) before creating the
2764 * hibernation image [PMSG_FREEZE] and
2765 * (2) after rebooting, before restoring
2766 * the image [PMSG_QUIESCE]
2767 * @thaw, @thaw_early : called (1) after creating the hibernation
2768 * image, before writing it [PMSG_THAW]
2769 * and (2) after failing to create or
2770 * restore the image [PMSG_RECOVER]
2771 * @poweroff, @poweroff_late: called after writing the hibernation
2772 * image, before rebooting [PMSG_HIBERNATE]
2773 * @restore, @restore_early : called after rebooting and restoring the
2774 * hibernation image [PMSG_RESTORE]
2776 .freeze
= i915_pm_freeze
,
2777 .freeze_late
= i915_pm_freeze_late
,
2778 .thaw_early
= i915_pm_thaw_early
,
2779 .thaw
= i915_pm_thaw
,
2780 .poweroff
= i915_pm_suspend
,
2781 .poweroff_late
= i915_pm_poweroff_late
,
2782 .restore_early
= i915_pm_restore_early
,
2783 .restore
= i915_pm_restore
,
2785 /* S0ix (via runtime suspend) event handlers */
2786 .runtime_suspend
= intel_runtime_suspend
,
2787 .runtime_resume
= intel_runtime_resume
,
2790 static const struct vm_operations_struct i915_gem_vm_ops
= {
2791 .fault
= i915_gem_fault
,
2792 .open
= drm_gem_vm_open
,
2793 .close
= drm_gem_vm_close
,
2796 static const struct file_operations i915_driver_fops
= {
2797 .owner
= THIS_MODULE
,
2799 .release
= drm_release
,
2800 .unlocked_ioctl
= drm_ioctl
,
2801 .mmap
= drm_gem_mmap
,
2804 .compat_ioctl
= i915_compat_ioctl
,
2805 .llseek
= noop_llseek
,
2809 i915_gem_reject_pin_ioctl(struct drm_device
*dev
, void *data
,
2810 struct drm_file
*file
)
2815 static const struct drm_ioctl_desc i915_ioctls
[] = {
2816 DRM_IOCTL_DEF_DRV(I915_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2817 DRM_IOCTL_DEF_DRV(I915_FLUSH
, drm_noop
, DRM_AUTH
),
2818 DRM_IOCTL_DEF_DRV(I915_FLIP
, drm_noop
, DRM_AUTH
),
2819 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER
, drm_noop
, DRM_AUTH
),
2820 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT
, drm_noop
, DRM_AUTH
),
2821 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT
, drm_noop
, DRM_AUTH
),
2822 DRM_IOCTL_DEF_DRV(I915_GETPARAM
, i915_getparam_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2823 DRM_IOCTL_DEF_DRV(I915_SETPARAM
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2824 DRM_IOCTL_DEF_DRV(I915_ALLOC
, drm_noop
, DRM_AUTH
),
2825 DRM_IOCTL_DEF_DRV(I915_FREE
, drm_noop
, DRM_AUTH
),
2826 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2827 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER
, drm_noop
, DRM_AUTH
),
2828 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2829 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2830 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
),
2831 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP
, drm_noop
, DRM_AUTH
),
2832 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER
, i915_gem_execbuffer_ioctl
, DRM_AUTH
),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR
, i915_gem_execbuffer2_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_PIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY
, i915_gem_busy_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING
, i915_gem_set_caching_ioctl
, DRM_RENDER_ALLOW
),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING
, i915_gem_get_caching_ioctl
, DRM_RENDER_ALLOW
),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE
, i915_gem_throttle_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2844 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE
, i915_gem_create_ioctl
, DRM_RENDER_ALLOW
),
2845 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD
, i915_gem_pread_ioctl
, DRM_RENDER_ALLOW
),
2846 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE
, i915_gem_pwrite_ioctl
, DRM_RENDER_ALLOW
),
2847 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP
, i915_gem_mmap_ioctl
, DRM_RENDER_ALLOW
),
2848 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT
, i915_gem_mmap_gtt_ioctl
, DRM_RENDER_ALLOW
),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN
, i915_gem_set_domain_ioctl
, DRM_RENDER_ALLOW
),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH
, i915_gem_sw_finish_ioctl
, DRM_RENDER_ALLOW
),
2851 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING
, i915_gem_set_tiling_ioctl
, DRM_RENDER_ALLOW
),
2852 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING
, i915_gem_get_tiling_ioctl
, DRM_RENDER_ALLOW
),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE
, i915_gem_get_aperture_ioctl
, DRM_RENDER_ALLOW
),
2854 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID
, intel_get_pipe_from_crtc_id_ioctl
, 0),
2855 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE
, i915_gem_madvise_ioctl
, DRM_RENDER_ALLOW
),
2856 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE
, intel_overlay_put_image_ioctl
, DRM_MASTER
),
2857 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS
, intel_overlay_attrs_ioctl
, DRM_MASTER
),
2858 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY
, intel_sprite_set_colorkey_ioctl
, DRM_MASTER
),
2859 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY
, drm_noop
, DRM_MASTER
),
2860 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT
, i915_gem_wait_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2861 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE
, i915_gem_context_create_ioctl
, DRM_RENDER_ALLOW
),
2862 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY
, i915_gem_context_destroy_ioctl
, DRM_RENDER_ALLOW
),
2863 DRM_IOCTL_DEF_DRV(I915_REG_READ
, i915_reg_read_ioctl
, DRM_RENDER_ALLOW
),
2864 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS
, i915_gem_context_reset_stats_ioctl
, DRM_RENDER_ALLOW
),
2865 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR
, i915_gem_userptr_ioctl
, DRM_RENDER_ALLOW
),
2866 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM
, i915_gem_context_getparam_ioctl
, DRM_RENDER_ALLOW
),
2867 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM
, i915_gem_context_setparam_ioctl
, DRM_RENDER_ALLOW
),
2868 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN
, i915_perf_open_ioctl
, DRM_RENDER_ALLOW
),
2869 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG
, i915_perf_add_config_ioctl
, DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
2870 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG
, i915_perf_remove_config_ioctl
, DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
2871 DRM_IOCTL_DEF_DRV(I915_QUERY
, i915_query_ioctl
, DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
2874 static struct drm_driver driver
= {
2875 /* Don't use MTRRs here; the Xserver or userspace app should
2876 * deal with them for Intel hardware.
2879 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
| DRIVER_PRIME
|
2880 DRIVER_RENDER
| DRIVER_MODESET
| DRIVER_ATOMIC
| DRIVER_SYNCOBJ
,
2881 .release
= i915_driver_release
,
2882 .open
= i915_driver_open
,
2883 .lastclose
= i915_driver_lastclose
,
2884 .postclose
= i915_driver_postclose
,
2886 .gem_close_object
= i915_gem_close_object
,
2887 .gem_free_object_unlocked
= i915_gem_free_object
,
2888 .gem_vm_ops
= &i915_gem_vm_ops
,
2890 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
2891 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
2892 .gem_prime_export
= i915_gem_prime_export
,
2893 .gem_prime_import
= i915_gem_prime_import
,
2895 .dumb_create
= i915_gem_dumb_create
,
2896 .dumb_map_offset
= i915_gem_mmap_gtt
,
2897 .ioctls
= i915_ioctls
,
2898 .num_ioctls
= ARRAY_SIZE(i915_ioctls
),
2899 .fops
= &i915_driver_fops
,
2900 .name
= DRIVER_NAME
,
2901 .desc
= DRIVER_DESC
,
2902 .date
= DRIVER_DATE
,
2903 .major
= DRIVER_MAJOR
,
2904 .minor
= DRIVER_MINOR
,
2905 .patchlevel
= DRIVER_PATCHLEVEL
,
2908 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2909 #include "selftests/mock_drm.c"