vt: vt_ioctl: fix VT_DISALLOCATE freeing in-use virtual console
[linux/fpc-iii.git] / drivers / gpu / drm / i915 / i915_reg.h
bloba6f4f32dd71ce483fa583ed75d1ec1bbdf9975c6
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
28 /**
29 * DOC: The i915 register macro definition style guide
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
34 * Layout
35 * ~~~~~~
37 * Keep helper macros near the top. For example, _PIPE() and friends.
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
51 * For single registers, define the register offset first, followed by register
52 * contents.
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
80 * Naming
81 * ~~~~~~
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 * Examples
99 * ~~~~~~~~
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
119 typedef struct {
120 uint32_t reg;
121 } i915_reg_t;
123 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
125 #define INVALID_MMIO_REG _MMIO(0)
127 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
129 return reg.reg;
132 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
137 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
148 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
155 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
160 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
161 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
162 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
163 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
164 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
165 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
166 #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
167 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
168 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
170 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
171 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
172 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
173 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
175 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
176 #define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
184 __MASKED_FIELD(mask, value); })
185 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
188 /* Engine ID */
190 #define RCS_HW 0
191 #define VCS_HW 1
192 #define BCS_HW 2
193 #define VECS_HW 3
194 #define VCS2_HW 4
195 #define VCS3_HW 6
196 #define VCS4_HW 7
197 #define VECS2_HW 12
199 /* Engine class */
201 #define RENDER_CLASS 0
202 #define VIDEO_DECODE_CLASS 1
203 #define VIDEO_ENHANCEMENT_CLASS 2
204 #define COPY_ENGINE_CLASS 3
205 #define OTHER_CLASS 4
206 #define MAX_ENGINE_CLASS 4
208 #define OTHER_GTPM_INSTANCE 1
209 #define MAX_ENGINE_INSTANCE 3
211 /* PCI config space */
213 #define MCHBAR_I915 0x44
214 #define MCHBAR_I965 0x48
215 #define MCHBAR_SIZE (4 * 4096)
217 #define DEVEN 0x54
218 #define DEVEN_MCHBAR_EN (1 << 28)
220 /* BSM in include/drm/i915_drm.h */
222 #define HPLLCC 0xc0 /* 85x only */
223 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
224 #define GC_CLOCK_133_200 (0 << 0)
225 #define GC_CLOCK_100_200 (1 << 0)
226 #define GC_CLOCK_100_133 (2 << 0)
227 #define GC_CLOCK_133_266 (3 << 0)
228 #define GC_CLOCK_133_200_2 (4 << 0)
229 #define GC_CLOCK_133_266_2 (5 << 0)
230 #define GC_CLOCK_166_266 (6 << 0)
231 #define GC_CLOCK_166_250 (7 << 0)
233 #define I915_GDRST 0xc0 /* PCI config register */
234 #define GRDOM_FULL (0 << 2)
235 #define GRDOM_RENDER (1 << 2)
236 #define GRDOM_MEDIA (3 << 2)
237 #define GRDOM_MASK (3 << 2)
238 #define GRDOM_RESET_STATUS (1 << 1)
239 #define GRDOM_RESET_ENABLE (1 << 0)
241 /* BSpec only has register offset, PCI device and bit found empirically */
242 #define I830_CLOCK_GATE 0xc8 /* device 0 */
243 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
245 #define GCDGMBUS 0xcc
247 #define GCFGC2 0xda
248 #define GCFGC 0xf0 /* 915+ only */
249 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
251 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
252 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
258 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
259 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
279 #define ASLE 0xe4
280 #define ASLS 0xfc
282 #define SWSCI 0xe8
283 #define SWSCI_SCISEL (1 << 15)
284 #define SWSCI_GSSCIE (1 << 0)
286 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
289 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
290 #define ILK_GRDOM_FULL (0 << 1)
291 #define ILK_GRDOM_RENDER (1 << 1)
292 #define ILK_GRDOM_MEDIA (3 << 1)
293 #define ILK_GRDOM_MASK (3 << 1)
294 #define ILK_GRDOM_RESET_ENABLE (1 << 0)
296 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
297 #define GEN6_MBC_SNPCR_SHIFT 21
298 #define GEN6_MBC_SNPCR_MASK (3 << 21)
299 #define GEN6_MBC_SNPCR_MAX (0 << 21)
300 #define GEN6_MBC_SNPCR_MED (1 << 21)
301 #define GEN6_MBC_SNPCR_LOW (2 << 21)
302 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
304 #define VLV_G3DCTL _MMIO(0x9024)
305 #define VLV_GSCKGCTL _MMIO(0x9028)
307 #define GEN6_MBCTL _MMIO(0x0907c)
308 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
314 #define GEN6_GDRST _MMIO(0x941c)
315 #define GEN6_GRDOM_FULL (1 << 0)
316 #define GEN6_GRDOM_RENDER (1 << 1)
317 #define GEN6_GRDOM_MEDIA (1 << 2)
318 #define GEN6_GRDOM_BLT (1 << 3)
319 #define GEN6_GRDOM_VECS (1 << 4)
320 #define GEN9_GRDOM_GUC (1 << 5)
321 #define GEN8_GRDOM_MEDIA2 (1 << 7)
322 /* GEN11 changed all bit defs except for FULL & RENDER */
323 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325 #define GEN11_GRDOM_BLT (1 << 2)
326 #define GEN11_GRDOM_GUC (1 << 3)
327 #define GEN11_GRDOM_MEDIA (1 << 5)
328 #define GEN11_GRDOM_MEDIA2 (1 << 6)
329 #define GEN11_GRDOM_MEDIA3 (1 << 7)
330 #define GEN11_GRDOM_MEDIA4 (1 << 8)
331 #define GEN11_GRDOM_VECS (1 << 13)
332 #define GEN11_GRDOM_VECS2 (1 << 14)
334 #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335 #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336 #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
337 #define PP_DIR_DCLV_2G 0xffffffff
339 #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340 #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
342 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
343 #define GEN8_RPCS_ENABLE (1 << 31)
344 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345 #define GEN8_RPCS_S_CNT_SHIFT 15
346 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348 #define GEN8_RPCS_SS_CNT_SHIFT 8
349 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350 #define GEN8_RPCS_EU_MAX_SHIFT 4
351 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352 #define GEN8_RPCS_EU_MIN_SHIFT 0
353 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
355 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356 /* HSW only */
357 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361 /* HSW+ */
362 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363 #define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364 #define HSW_RCS_INHIBIT (1 << 8)
365 /* Gen8 */
366 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
377 #define GAM_ECOCHK _MMIO(0x4090)
378 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379 #define ECOCHK_SNB_BIT (1 << 10)
380 #define ECOCHK_DIS_TLB (1 << 8)
381 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
390 #define GEN8_RC6_CTX_INFO _MMIO(0x8504)
392 #define GAC_ECO_BITS _MMIO(0x14090)
393 #define ECOBITS_SNB_BIT (1 << 13)
394 #define ECOBITS_PPGTT_CACHE64B (3 << 8)
395 #define ECOBITS_PPGTT_CACHE4B (0 << 8)
397 #define GAB_CTL _MMIO(0x24000)
398 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
400 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
401 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
402 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
403 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
404 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
405 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
406 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
407 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
408 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
409 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
410 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
411 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
412 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
413 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
414 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
415 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
416 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
417 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
419 /* VGA stuff */
421 #define VGA_ST01_MDA 0x3ba
422 #define VGA_ST01_CGA 0x3da
424 #define _VGA_MSR_WRITE _MMIO(0x3c2)
425 #define VGA_MSR_WRITE 0x3c2
426 #define VGA_MSR_READ 0x3cc
427 #define VGA_MSR_MEM_EN (1 << 1)
428 #define VGA_MSR_CGA_MODE (1 << 0)
430 #define VGA_SR_INDEX 0x3c4
431 #define SR01 1
432 #define VGA_SR_DATA 0x3c5
434 #define VGA_AR_INDEX 0x3c0
435 #define VGA_AR_VID_EN (1 << 5)
436 #define VGA_AR_DATA_WRITE 0x3c0
437 #define VGA_AR_DATA_READ 0x3c1
439 #define VGA_GR_INDEX 0x3ce
440 #define VGA_GR_DATA 0x3cf
441 /* GR05 */
442 #define VGA_GR_MEM_READ_MODE_SHIFT 3
443 #define VGA_GR_MEM_READ_MODE_PLANE 1
444 /* GR06 */
445 #define VGA_GR_MEM_MODE_MASK 0xc
446 #define VGA_GR_MEM_MODE_SHIFT 2
447 #define VGA_GR_MEM_A0000_AFFFF 0
448 #define VGA_GR_MEM_A0000_BFFFF 1
449 #define VGA_GR_MEM_B0000_B7FFF 2
450 #define VGA_GR_MEM_B0000_BFFFF 3
452 #define VGA_DACMASK 0x3c6
453 #define VGA_DACRX 0x3c7
454 #define VGA_DACWX 0x3c8
455 #define VGA_DACDATA 0x3c9
457 #define VGA_CR_INDEX_MDA 0x3b4
458 #define VGA_CR_DATA_MDA 0x3b5
459 #define VGA_CR_INDEX_CGA 0x3d4
460 #define VGA_CR_DATA_CGA 0x3d5
462 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
463 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
464 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
465 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
467 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
468 #define LOWER_SLICE_ENABLED (1 << 0)
469 #define LOWER_SLICE_DISABLED (0 << 0)
472 * Registers used only by the command parser
474 #define BCS_SWCTRL _MMIO(0x22200)
476 /* There are 16 GPR registers */
477 #define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
478 #define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
480 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
481 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
482 #define HS_INVOCATION_COUNT _MMIO(0x2300)
483 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
484 #define DS_INVOCATION_COUNT _MMIO(0x2308)
485 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
486 #define IA_VERTICES_COUNT _MMIO(0x2310)
487 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
488 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
489 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
490 #define VS_INVOCATION_COUNT _MMIO(0x2320)
491 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
492 #define GS_INVOCATION_COUNT _MMIO(0x2328)
493 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
494 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
495 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
496 #define CL_INVOCATION_COUNT _MMIO(0x2338)
497 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
498 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
499 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
500 #define PS_INVOCATION_COUNT _MMIO(0x2348)
501 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
502 #define PS_DEPTH_COUNT _MMIO(0x2350)
503 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
505 /* There are the 4 64-bit counter registers, one for each stream output */
506 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
507 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
509 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
510 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
512 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
513 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
514 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
515 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
516 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
517 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
519 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
520 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
521 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
523 /* There are the 16 64-bit CS General Purpose Registers */
524 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
525 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
527 #define GEN7_OACONTROL _MMIO(0x2360)
528 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
529 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
530 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
531 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
532 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
533 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
534 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
535 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
536 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
537 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
538 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
539 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
540 #define GEN7_OACONTROL_FORMAT_SHIFT 2
541 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
542 #define GEN7_OACONTROL_ENABLE (1 << 0)
544 #define GEN8_OACTXID _MMIO(0x2364)
546 #define GEN8_OA_DEBUG _MMIO(0x2B04)
547 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
548 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
549 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
550 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
552 #define GEN8_OACONTROL _MMIO(0x2B00)
553 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
554 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
555 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
556 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
557 #define GEN8_OA_REPORT_FORMAT_SHIFT 2
558 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
559 #define GEN8_OA_COUNTER_ENABLE (1 << 0)
561 #define GEN8_OACTXCONTROL _MMIO(0x2360)
562 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F
563 #define GEN8_OA_TIMER_PERIOD_SHIFT 2
564 #define GEN8_OA_TIMER_ENABLE (1 << 1)
565 #define GEN8_OA_COUNTER_RESUME (1 << 0)
567 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
568 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
569 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
570 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
571 #define GEN7_OABUFFER_RESUME (1 << 0)
573 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
574 #define GEN8_OABUFFER _MMIO(0x2b14)
575 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
577 #define GEN7_OASTATUS1 _MMIO(0x2364)
578 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
579 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
580 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
581 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
583 #define GEN7_OASTATUS2 _MMIO(0x2368)
584 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
585 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
587 #define GEN8_OASTATUS _MMIO(0x2b08)
588 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
589 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
590 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
591 #define GEN8_OASTATUS_REPORT_LOST (1 << 0)
593 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
594 #define GEN8_OAHEADPTR_MASK 0xffffffc0
595 #define GEN8_OATAILPTR _MMIO(0x2B10)
596 #define GEN8_OATAILPTR_MASK 0xffffffc0
598 #define OABUFFER_SIZE_128K (0 << 3)
599 #define OABUFFER_SIZE_256K (1 << 3)
600 #define OABUFFER_SIZE_512K (2 << 3)
601 #define OABUFFER_SIZE_1M (3 << 3)
602 #define OABUFFER_SIZE_2M (4 << 3)
603 #define OABUFFER_SIZE_4M (5 << 3)
604 #define OABUFFER_SIZE_8M (6 << 3)
605 #define OABUFFER_SIZE_16M (7 << 3)
608 * Flexible, Aggregate EU Counter Registers.
609 * Note: these aren't contiguous
611 #define EU_PERF_CNTL0 _MMIO(0xe458)
612 #define EU_PERF_CNTL1 _MMIO(0xe558)
613 #define EU_PERF_CNTL2 _MMIO(0xe658)
614 #define EU_PERF_CNTL3 _MMIO(0xe758)
615 #define EU_PERF_CNTL4 _MMIO(0xe45c)
616 #define EU_PERF_CNTL5 _MMIO(0xe55c)
617 #define EU_PERF_CNTL6 _MMIO(0xe65c)
620 * OA Boolean state
623 #define OASTARTTRIG1 _MMIO(0x2710)
624 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
625 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff
627 #define OASTARTTRIG2 _MMIO(0x2714)
628 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
629 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
630 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
631 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
632 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
633 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
634 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
635 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
636 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
637 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
638 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
639 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
640 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
641 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
642 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
643 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
644 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
645 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
646 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
647 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
648 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
649 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
650 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
651 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
652 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
653 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
654 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
655 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
656 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
658 #define OASTARTTRIG3 _MMIO(0x2718)
659 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf
660 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
661 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
662 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
663 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
664 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
665 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
666 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
667 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
669 #define OASTARTTRIG4 _MMIO(0x271c)
670 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf
671 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
672 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
673 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
674 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
675 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
676 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
677 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
678 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
680 #define OASTARTTRIG5 _MMIO(0x2720)
681 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
682 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff
684 #define OASTARTTRIG6 _MMIO(0x2724)
685 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
686 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
687 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
688 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
689 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
690 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
691 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
692 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
693 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
694 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
695 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
696 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
697 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
698 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
699 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
700 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
701 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
702 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
703 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
704 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
705 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
706 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
707 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
708 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
709 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
710 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
711 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
712 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
713 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
715 #define OASTARTTRIG7 _MMIO(0x2728)
716 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf
717 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
718 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
719 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
720 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
721 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
722 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
723 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
724 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
726 #define OASTARTTRIG8 _MMIO(0x272c)
727 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf
728 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
729 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
730 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
731 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
732 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
733 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
734 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
735 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
737 #define OAREPORTTRIG1 _MMIO(0x2740)
738 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
739 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
741 #define OAREPORTTRIG2 _MMIO(0x2744)
742 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
743 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
744 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
745 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
746 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
747 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
748 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
749 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
750 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
751 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
752 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
753 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
754 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
755 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
756 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
757 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
758 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
759 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
760 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
761 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
762 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
763 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
764 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
765 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
766 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
768 #define OAREPORTTRIG3 _MMIO(0x2748)
769 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
770 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
771 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
772 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
773 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
774 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
775 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
776 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
777 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
779 #define OAREPORTTRIG4 _MMIO(0x274c)
780 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
781 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
782 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
783 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
784 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
785 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
786 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
787 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
788 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
790 #define OAREPORTTRIG5 _MMIO(0x2750)
791 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
792 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
794 #define OAREPORTTRIG6 _MMIO(0x2754)
795 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
796 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
797 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
798 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
799 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
800 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
801 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
802 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
803 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
804 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
805 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
806 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
807 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
808 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
809 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
810 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
811 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
812 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
813 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
814 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
815 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
816 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
817 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
818 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
819 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
821 #define OAREPORTTRIG7 _MMIO(0x2758)
822 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
823 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
824 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
825 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
826 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
827 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
828 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
829 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
830 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
832 #define OAREPORTTRIG8 _MMIO(0x275c)
833 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
834 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
835 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
836 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
837 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
838 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
839 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
840 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
841 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
843 /* CECX_0 */
844 #define OACEC_COMPARE_LESS_OR_EQUAL 6
845 #define OACEC_COMPARE_NOT_EQUAL 5
846 #define OACEC_COMPARE_LESS_THAN 4
847 #define OACEC_COMPARE_GREATER_OR_EQUAL 3
848 #define OACEC_COMPARE_EQUAL 2
849 #define OACEC_COMPARE_GREATER_THAN 1
850 #define OACEC_COMPARE_ANY_EQUAL 0
852 #define OACEC_COMPARE_VALUE_MASK 0xffff
853 #define OACEC_COMPARE_VALUE_SHIFT 3
855 #define OACEC_SELECT_NOA (0 << 19)
856 #define OACEC_SELECT_PREV (1 << 19)
857 #define OACEC_SELECT_BOOLEAN (2 << 19)
859 /* CECX_1 */
860 #define OACEC_MASK_MASK 0xffff
861 #define OACEC_CONSIDERATIONS_MASK 0xffff
862 #define OACEC_CONSIDERATIONS_SHIFT 16
864 #define OACEC0_0 _MMIO(0x2770)
865 #define OACEC0_1 _MMIO(0x2774)
866 #define OACEC1_0 _MMIO(0x2778)
867 #define OACEC1_1 _MMIO(0x277c)
868 #define OACEC2_0 _MMIO(0x2780)
869 #define OACEC2_1 _MMIO(0x2784)
870 #define OACEC3_0 _MMIO(0x2788)
871 #define OACEC3_1 _MMIO(0x278c)
872 #define OACEC4_0 _MMIO(0x2790)
873 #define OACEC4_1 _MMIO(0x2794)
874 #define OACEC5_0 _MMIO(0x2798)
875 #define OACEC5_1 _MMIO(0x279c)
876 #define OACEC6_0 _MMIO(0x27a0)
877 #define OACEC6_1 _MMIO(0x27a4)
878 #define OACEC7_0 _MMIO(0x27a8)
879 #define OACEC7_1 _MMIO(0x27ac)
881 /* OA perf counters */
882 #define OA_PERFCNT1_LO _MMIO(0x91B8)
883 #define OA_PERFCNT1_HI _MMIO(0x91BC)
884 #define OA_PERFCNT2_LO _MMIO(0x91C0)
885 #define OA_PERFCNT2_HI _MMIO(0x91C4)
886 #define OA_PERFCNT3_LO _MMIO(0x91C8)
887 #define OA_PERFCNT3_HI _MMIO(0x91CC)
888 #define OA_PERFCNT4_LO _MMIO(0x91D8)
889 #define OA_PERFCNT4_HI _MMIO(0x91DC)
891 #define OA_PERFMATRIX_LO _MMIO(0x91C8)
892 #define OA_PERFMATRIX_HI _MMIO(0x91CC)
894 /* RPM unit config (Gen8+) */
895 #define RPM_CONFIG0 _MMIO(0x0D00)
896 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
897 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
898 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
899 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
900 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
901 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
902 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
903 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
904 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
905 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
906 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
907 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
909 #define RPM_CONFIG1 _MMIO(0x0D04)
910 #define GEN10_GT_NOA_ENABLE (1 << 9)
912 /* GPM unit config (Gen9+) */
913 #define CTC_MODE _MMIO(0xA26C)
914 #define CTC_SOURCE_PARAMETER_MASK 1
915 #define CTC_SOURCE_CRYSTAL_CLOCK 0
916 #define CTC_SOURCE_DIVIDE_LOGIC 1
917 #define CTC_SHIFT_PARAMETER_SHIFT 1
918 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
920 /* RCP unit config (Gen8+) */
921 #define RCP_CONFIG _MMIO(0x0D08)
923 /* NOA (HSW) */
924 #define HSW_MBVID2_NOA0 _MMIO(0x9E80)
925 #define HSW_MBVID2_NOA1 _MMIO(0x9E84)
926 #define HSW_MBVID2_NOA2 _MMIO(0x9E88)
927 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
928 #define HSW_MBVID2_NOA4 _MMIO(0x9E90)
929 #define HSW_MBVID2_NOA5 _MMIO(0x9E94)
930 #define HSW_MBVID2_NOA6 _MMIO(0x9E98)
931 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
932 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
933 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
935 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
937 /* NOA (Gen8+) */
938 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
940 #define MICRO_BP0_0 _MMIO(0x9800)
941 #define MICRO_BP0_2 _MMIO(0x9804)
942 #define MICRO_BP0_1 _MMIO(0x9808)
944 #define MICRO_BP1_0 _MMIO(0x980C)
945 #define MICRO_BP1_2 _MMIO(0x9810)
946 #define MICRO_BP1_1 _MMIO(0x9814)
948 #define MICRO_BP2_0 _MMIO(0x9818)
949 #define MICRO_BP2_2 _MMIO(0x981C)
950 #define MICRO_BP2_1 _MMIO(0x9820)
952 #define MICRO_BP3_0 _MMIO(0x9824)
953 #define MICRO_BP3_2 _MMIO(0x9828)
954 #define MICRO_BP3_1 _MMIO(0x982C)
956 #define MICRO_BP_TRIGGER _MMIO(0x9830)
957 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
958 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
959 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
961 #define GDT_CHICKEN_BITS _MMIO(0x9840)
962 #define GT_NOA_ENABLE 0x00000080
964 #define NOA_DATA _MMIO(0x986C)
965 #define NOA_WRITE _MMIO(0x9888)
967 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
968 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
969 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
972 * Reset registers
974 #define DEBUG_RESET_I830 _MMIO(0x6070)
975 #define DEBUG_RESET_FULL (1 << 7)
976 #define DEBUG_RESET_RENDER (1 << 8)
977 #define DEBUG_RESET_DISPLAY (1 << 9)
980 * IOSF sideband
982 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
983 #define IOSF_DEVFN_SHIFT 24
984 #define IOSF_OPCODE_SHIFT 16
985 #define IOSF_PORT_SHIFT 8
986 #define IOSF_BYTE_ENABLES_SHIFT 4
987 #define IOSF_BAR_SHIFT 1
988 #define IOSF_SB_BUSY (1 << 0)
989 #define IOSF_PORT_BUNIT 0x03
990 #define IOSF_PORT_PUNIT 0x04
991 #define IOSF_PORT_NC 0x11
992 #define IOSF_PORT_DPIO 0x12
993 #define IOSF_PORT_GPIO_NC 0x13
994 #define IOSF_PORT_CCK 0x14
995 #define IOSF_PORT_DPIO_2 0x1a
996 #define IOSF_PORT_FLISDSI 0x1b
997 #define IOSF_PORT_GPIO_SC 0x48
998 #define IOSF_PORT_GPIO_SUS 0xa8
999 #define IOSF_PORT_CCU 0xa9
1000 #define CHV_IOSF_PORT_GPIO_N 0x13
1001 #define CHV_IOSF_PORT_GPIO_SE 0x48
1002 #define CHV_IOSF_PORT_GPIO_E 0xa8
1003 #define CHV_IOSF_PORT_GPIO_SW 0xb2
1004 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1005 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
1007 /* See configdb bunit SB addr map */
1008 #define BUNIT_REG_BISOC 0x11
1010 #define PUNIT_REG_DSPFREQ 0x36
1011 #define DSPFREQSTAT_SHIFT_CHV 24
1012 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1013 #define DSPFREQGUAR_SHIFT_CHV 8
1014 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
1015 #define DSPFREQSTAT_SHIFT 30
1016 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1017 #define DSPFREQGUAR_SHIFT 14
1018 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
1019 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1020 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1021 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
1022 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1023 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1024 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1025 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1026 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1027 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1028 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1029 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1030 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1031 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1032 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1033 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
1036 * i915_power_well_id:
1038 * Platform specific IDs used to look up power wells and - except for custom
1039 * power wells - to define request/status register flag bit positions. As such
1040 * the set of IDs on a given platform must be unique and except for custom
1041 * power wells their value must stay fixed.
1043 enum i915_power_well_id {
1045 * I830
1046 * - custom power well
1048 I830_DISP_PW_PIPES = 0,
1051 * VLV/CHV
1052 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1053 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1055 PUNIT_POWER_WELL_RENDER = 0,
1056 PUNIT_POWER_WELL_MEDIA = 1,
1057 PUNIT_POWER_WELL_DISP2D = 3,
1058 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1059 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1060 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1061 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1062 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1063 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1064 PUNIT_POWER_WELL_DPIO_RX1 = 11,
1065 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
1066 /* - custom power well */
1067 CHV_DISP_PW_PIPE_A, /* 13 */
1070 * HSW/BDW
1071 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
1073 HSW_DISP_PW_GLOBAL = 15,
1076 * GEN9+
1077 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
1079 SKL_DISP_PW_MISC_IO = 0,
1080 SKL_DISP_PW_DDI_A_E,
1081 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
1082 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
1083 SKL_DISP_PW_DDI_B,
1084 SKL_DISP_PW_DDI_C,
1085 SKL_DISP_PW_DDI_D,
1086 CNL_DISP_PW_DDI_F = 6,
1088 GLK_DISP_PW_AUX_A = 8,
1089 GLK_DISP_PW_AUX_B,
1090 GLK_DISP_PW_AUX_C,
1091 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1092 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1093 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1094 CNL_DISP_PW_AUX_D,
1095 CNL_DISP_PW_AUX_F,
1097 SKL_DISP_PW_1 = 14,
1098 SKL_DISP_PW_2,
1100 /* - custom power wells */
1101 BXT_DPIO_CMN_A,
1102 BXT_DPIO_CMN_BC,
1103 GLK_DPIO_CMN_C, /* 18 */
1106 * GEN11+
1107 * - _HSW_PWR_WELL_CTL1-4
1108 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1110 ICL_DISP_PW_1 = 0,
1111 ICL_DISP_PW_2,
1112 ICL_DISP_PW_3,
1113 ICL_DISP_PW_4,
1116 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1117 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1119 ICL_DISP_PW_AUX_A = 16,
1120 ICL_DISP_PW_AUX_B,
1121 ICL_DISP_PW_AUX_C,
1122 ICL_DISP_PW_AUX_D,
1123 ICL_DISP_PW_AUX_E,
1124 ICL_DISP_PW_AUX_F,
1126 ICL_DISP_PW_AUX_TBT1 = 24,
1127 ICL_DISP_PW_AUX_TBT2,
1128 ICL_DISP_PW_AUX_TBT3,
1129 ICL_DISP_PW_AUX_TBT4,
1132 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1133 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1135 ICL_DISP_PW_DDI_A = 32,
1136 ICL_DISP_PW_DDI_B,
1137 ICL_DISP_PW_DDI_C,
1138 ICL_DISP_PW_DDI_D,
1139 ICL_DISP_PW_DDI_E,
1140 ICL_DISP_PW_DDI_F, /* 37 */
1143 * Multiple platforms.
1144 * Must start following the highest ID of any platform.
1145 * - custom power wells
1147 SKL_DISP_PW_DC_OFF = 38,
1148 I915_DISP_PW_ALWAYS_ON,
1151 #define PUNIT_REG_PWRGT_CTRL 0x60
1152 #define PUNIT_REG_PWRGT_STATUS 0x61
1153 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1154 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1155 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1156 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1157 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
1159 #define PUNIT_REG_GPU_LFM 0xd3
1160 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
1161 #define PUNIT_REG_GPU_FREQ_STS 0xd8
1162 #define GPLLENABLE (1 << 4)
1163 #define GENFREQSTATUS (1 << 0)
1164 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
1165 #define PUNIT_REG_CZ_TIMESTAMP 0xce
1167 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1168 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1170 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1171 #define FB_GFX_FREQ_FUSE_MASK 0xff
1172 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1173 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1174 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1176 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1177 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1179 #define PUNIT_REG_DDR_SETUP2 0x139
1180 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1181 #define FORCE_DDR_LOW_FREQ (1 << 1)
1182 #define FORCE_DDR_HIGH_FREQ (1 << 0)
1184 #define PUNIT_GPU_STATUS_REG 0xdb
1185 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1186 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1187 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1188 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1190 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1191 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1192 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1194 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1195 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1196 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1197 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1198 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1199 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1200 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1201 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1202 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1203 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1205 #define VLV_TURBO_SOC_OVERRIDE 0x04
1206 #define VLV_OVERRIDE_EN 1
1207 #define VLV_SOC_TDP_EN (1 << 1)
1208 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1209 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1211 /* vlv2 north clock has */
1212 #define CCK_FUSE_REG 0x8
1213 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
1214 #define CCK_REG_DSI_PLL_FUSE 0x44
1215 #define CCK_REG_DSI_PLL_CONTROL 0x48
1216 #define DSI_PLL_VCO_EN (1 << 31)
1217 #define DSI_PLL_LDO_GATE (1 << 30)
1218 #define DSI_PLL_P1_POST_DIV_SHIFT 17
1219 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1220 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1221 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1222 #define DSI_PLL_MUX_MASK (3 << 9)
1223 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1224 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1225 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1226 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1227 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1228 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1229 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1230 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1231 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1232 #define DSI_PLL_LOCK (1 << 0)
1233 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
1234 #define DSI_PLL_LFSR (1 << 31)
1235 #define DSI_PLL_FRACTION_EN (1 << 30)
1236 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
1237 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1238 #define DSI_PLL_USYNC_CNT_SHIFT 18
1239 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1240 #define DSI_PLL_N1_DIV_SHIFT 16
1241 #define DSI_PLL_N1_DIV_MASK (3 << 16)
1242 #define DSI_PLL_M1_DIV_SHIFT 0
1243 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
1244 #define CCK_CZ_CLOCK_CONTROL 0x62
1245 #define CCK_GPLL_CLOCK_CONTROL 0x67
1246 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
1247 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
1248 #define CCK_TRUNK_FORCE_ON (1 << 17)
1249 #define CCK_TRUNK_FORCE_OFF (1 << 16)
1250 #define CCK_FREQUENCY_STATUS (0x1f << 8)
1251 #define CCK_FREQUENCY_STATUS_SHIFT 8
1252 #define CCK_FREQUENCY_VALUES (0x1f << 0)
1254 /* DPIO registers */
1255 #define DPIO_DEVFN 0
1257 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
1258 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1259 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1260 #define DPIO_SFR_BYPASS (1 << 1)
1261 #define DPIO_CMNRST (1 << 0)
1263 #define DPIO_PHY(pipe) ((pipe) >> 1)
1264 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1267 * Per pipe/PLL DPIO regs
1269 #define _VLV_PLL_DW3_CH0 0x800c
1270 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
1271 #define DPIO_POST_DIV_DAC 0
1272 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1273 #define DPIO_POST_DIV_LVDS1 2
1274 #define DPIO_POST_DIV_LVDS2 3
1275 #define DPIO_K_SHIFT (24) /* 4 bits */
1276 #define DPIO_P1_SHIFT (21) /* 3 bits */
1277 #define DPIO_P2_SHIFT (16) /* 5 bits */
1278 #define DPIO_N_SHIFT (12) /* 4 bits */
1279 #define DPIO_ENABLE_CALIBRATION (1 << 11)
1280 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1281 #define DPIO_M2DIV_MASK 0xff
1282 #define _VLV_PLL_DW3_CH1 0x802c
1283 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1285 #define _VLV_PLL_DW5_CH0 0x8014
1286 #define DPIO_REFSEL_OVERRIDE 27
1287 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1288 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1289 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
1290 #define DPIO_PLL_REFCLK_SEL_MASK 3
1291 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1292 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
1293 #define _VLV_PLL_DW5_CH1 0x8034
1294 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1296 #define _VLV_PLL_DW7_CH0 0x801c
1297 #define _VLV_PLL_DW7_CH1 0x803c
1298 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1300 #define _VLV_PLL_DW8_CH0 0x8040
1301 #define _VLV_PLL_DW8_CH1 0x8060
1302 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1304 #define VLV_PLL_DW9_BCAST 0xc044
1305 #define _VLV_PLL_DW9_CH0 0x8044
1306 #define _VLV_PLL_DW9_CH1 0x8064
1307 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1309 #define _VLV_PLL_DW10_CH0 0x8048
1310 #define _VLV_PLL_DW10_CH1 0x8068
1311 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1313 #define _VLV_PLL_DW11_CH0 0x804c
1314 #define _VLV_PLL_DW11_CH1 0x806c
1315 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1317 /* Spec for ref block start counts at DW10 */
1318 #define VLV_REF_DW13 0x80ac
1320 #define VLV_CMN_DW0 0x8100
1323 * Per DDI channel DPIO regs
1326 #define _VLV_PCS_DW0_CH0 0x8200
1327 #define _VLV_PCS_DW0_CH1 0x8400
1328 #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1329 #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1330 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1331 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1332 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1334 #define _VLV_PCS01_DW0_CH0 0x200
1335 #define _VLV_PCS23_DW0_CH0 0x400
1336 #define _VLV_PCS01_DW0_CH1 0x2600
1337 #define _VLV_PCS23_DW0_CH1 0x2800
1338 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1339 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1341 #define _VLV_PCS_DW1_CH0 0x8204
1342 #define _VLV_PCS_DW1_CH1 0x8404
1343 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1344 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1345 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1346 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1347 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
1348 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1350 #define _VLV_PCS01_DW1_CH0 0x204
1351 #define _VLV_PCS23_DW1_CH0 0x404
1352 #define _VLV_PCS01_DW1_CH1 0x2604
1353 #define _VLV_PCS23_DW1_CH1 0x2804
1354 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1355 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1357 #define _VLV_PCS_DW8_CH0 0x8220
1358 #define _VLV_PCS_DW8_CH1 0x8420
1359 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1360 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1361 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1363 #define _VLV_PCS01_DW8_CH0 0x0220
1364 #define _VLV_PCS23_DW8_CH0 0x0420
1365 #define _VLV_PCS01_DW8_CH1 0x2620
1366 #define _VLV_PCS23_DW8_CH1 0x2820
1367 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1368 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1370 #define _VLV_PCS_DW9_CH0 0x8224
1371 #define _VLV_PCS_DW9_CH1 0x8424
1372 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1373 #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1374 #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1375 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1376 #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1377 #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
1378 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1380 #define _VLV_PCS01_DW9_CH0 0x224
1381 #define _VLV_PCS23_DW9_CH0 0x424
1382 #define _VLV_PCS01_DW9_CH1 0x2624
1383 #define _VLV_PCS23_DW9_CH1 0x2824
1384 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1385 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1387 #define _CHV_PCS_DW10_CH0 0x8228
1388 #define _CHV_PCS_DW10_CH1 0x8428
1389 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1390 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1391 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1392 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1393 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1394 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1395 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1396 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
1397 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1399 #define _VLV_PCS01_DW10_CH0 0x0228
1400 #define _VLV_PCS23_DW10_CH0 0x0428
1401 #define _VLV_PCS01_DW10_CH1 0x2628
1402 #define _VLV_PCS23_DW10_CH1 0x2828
1403 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1404 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1406 #define _VLV_PCS_DW11_CH0 0x822c
1407 #define _VLV_PCS_DW11_CH1 0x842c
1408 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1409 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1410 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1411 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
1412 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1414 #define _VLV_PCS01_DW11_CH0 0x022c
1415 #define _VLV_PCS23_DW11_CH0 0x042c
1416 #define _VLV_PCS01_DW11_CH1 0x262c
1417 #define _VLV_PCS23_DW11_CH1 0x282c
1418 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1419 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1421 #define _VLV_PCS01_DW12_CH0 0x0230
1422 #define _VLV_PCS23_DW12_CH0 0x0430
1423 #define _VLV_PCS01_DW12_CH1 0x2630
1424 #define _VLV_PCS23_DW12_CH1 0x2830
1425 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1426 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1428 #define _VLV_PCS_DW12_CH0 0x8230
1429 #define _VLV_PCS_DW12_CH1 0x8430
1430 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1431 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1432 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1433 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1434 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
1435 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1437 #define _VLV_PCS_DW14_CH0 0x8238
1438 #define _VLV_PCS_DW14_CH1 0x8438
1439 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1441 #define _VLV_PCS_DW23_CH0 0x825c
1442 #define _VLV_PCS_DW23_CH1 0x845c
1443 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1445 #define _VLV_TX_DW2_CH0 0x8288
1446 #define _VLV_TX_DW2_CH1 0x8488
1447 #define DPIO_SWING_MARGIN000_SHIFT 16
1448 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1449 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1450 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1452 #define _VLV_TX_DW3_CH0 0x828c
1453 #define _VLV_TX_DW3_CH1 0x848c
1454 /* The following bit for CHV phy */
1455 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1456 #define DPIO_SWING_MARGIN101_SHIFT 16
1457 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1458 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1460 #define _VLV_TX_DW4_CH0 0x8290
1461 #define _VLV_TX_DW4_CH1 0x8490
1462 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1463 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1464 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1465 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1466 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1468 #define _VLV_TX3_DW4_CH0 0x690
1469 #define _VLV_TX3_DW4_CH1 0x2a90
1470 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1472 #define _VLV_TX_DW5_CH0 0x8294
1473 #define _VLV_TX_DW5_CH1 0x8494
1474 #define DPIO_TX_OCALINIT_EN (1 << 31)
1475 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1477 #define _VLV_TX_DW11_CH0 0x82ac
1478 #define _VLV_TX_DW11_CH1 0x84ac
1479 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1481 #define _VLV_TX_DW14_CH0 0x82b8
1482 #define _VLV_TX_DW14_CH1 0x84b8
1483 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1485 /* CHV dpPhy registers */
1486 #define _CHV_PLL_DW0_CH0 0x8000
1487 #define _CHV_PLL_DW0_CH1 0x8180
1488 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1490 #define _CHV_PLL_DW1_CH0 0x8004
1491 #define _CHV_PLL_DW1_CH1 0x8184
1492 #define DPIO_CHV_N_DIV_SHIFT 8
1493 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1494 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1496 #define _CHV_PLL_DW2_CH0 0x8008
1497 #define _CHV_PLL_DW2_CH1 0x8188
1498 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1500 #define _CHV_PLL_DW3_CH0 0x800c
1501 #define _CHV_PLL_DW3_CH1 0x818c
1502 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1503 #define DPIO_CHV_FIRST_MOD (0 << 8)
1504 #define DPIO_CHV_SECOND_MOD (1 << 8)
1505 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1506 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1507 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1509 #define _CHV_PLL_DW6_CH0 0x8018
1510 #define _CHV_PLL_DW6_CH1 0x8198
1511 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1512 #define DPIO_CHV_INT_COEFF_SHIFT 8
1513 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1514 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1516 #define _CHV_PLL_DW8_CH0 0x8020
1517 #define _CHV_PLL_DW8_CH1 0x81A0
1518 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1519 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1520 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1522 #define _CHV_PLL_DW9_CH0 0x8024
1523 #define _CHV_PLL_DW9_CH1 0x81A4
1524 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1525 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1526 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1527 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1529 #define _CHV_CMN_DW0_CH0 0x8100
1530 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1531 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1532 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1533 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1535 #define _CHV_CMN_DW5_CH0 0x8114
1536 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1537 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1538 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1539 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1540 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1541 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1542 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1543 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1545 #define _CHV_CMN_DW13_CH0 0x8134
1546 #define _CHV_CMN_DW0_CH1 0x8080
1547 #define DPIO_CHV_S1_DIV_SHIFT 21
1548 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1549 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1550 #define DPIO_CHV_K_DIV_SHIFT 4
1551 #define DPIO_PLL_FREQLOCK (1 << 1)
1552 #define DPIO_PLL_LOCK (1 << 0)
1553 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1555 #define _CHV_CMN_DW14_CH0 0x8138
1556 #define _CHV_CMN_DW1_CH1 0x8084
1557 #define DPIO_AFC_RECAL (1 << 14)
1558 #define DPIO_DCLKP_EN (1 << 13)
1559 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1560 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1561 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1562 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1563 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1564 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1565 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1566 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1567 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1569 #define _CHV_CMN_DW19_CH0 0x814c
1570 #define _CHV_CMN_DW6_CH1 0x8098
1571 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1572 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1573 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1574 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1576 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1578 #define CHV_CMN_DW28 0x8170
1579 #define DPIO_CL1POWERDOWNEN (1 << 23)
1580 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1581 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1582 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1583 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1584 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1586 #define CHV_CMN_DW30 0x8178
1587 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1588 #define DPIO_LRC_BYPASS (1 << 3)
1590 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1591 (lane) * 0x200 + (offset))
1593 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1594 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1595 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1596 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1597 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1598 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1599 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1600 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1601 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1602 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1603 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1604 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1605 #define DPIO_FRC_LATENCY_SHFIT 8
1606 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1607 #define DPIO_UPAR_SHIFT 30
1609 /* BXT PHY registers */
1610 #define _BXT_PHY0_BASE 0x6C000
1611 #define _BXT_PHY1_BASE 0x162000
1612 #define _BXT_PHY2_BASE 0x163000
1613 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1614 _BXT_PHY1_BASE, \
1615 _BXT_PHY2_BASE)
1617 #define _BXT_PHY(phy, reg) \
1618 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1620 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1621 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1622 (reg_ch1) - _BXT_PHY0_BASE))
1623 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1624 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1626 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1627 #define MIPIO_RST_CTRL (1 << 2)
1629 #define _BXT_PHY_CTL_DDI_A 0x64C00
1630 #define _BXT_PHY_CTL_DDI_B 0x64C10
1631 #define _BXT_PHY_CTL_DDI_C 0x64C20
1632 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1633 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1634 #define BXT_PHY_LANE_ENABLED (1 << 8)
1635 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1636 _BXT_PHY_CTL_DDI_B)
1638 #define _PHY_CTL_FAMILY_EDP 0x64C80
1639 #define _PHY_CTL_FAMILY_DDI 0x64C90
1640 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
1641 #define COMMON_RESET_DIS (1 << 31)
1642 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1643 _PHY_CTL_FAMILY_EDP, \
1644 _PHY_CTL_FAMILY_DDI_C)
1646 /* BXT PHY PLL registers */
1647 #define _PORT_PLL_A 0x46074
1648 #define _PORT_PLL_B 0x46078
1649 #define _PORT_PLL_C 0x4607c
1650 #define PORT_PLL_ENABLE (1 << 31)
1651 #define PORT_PLL_LOCK (1 << 30)
1652 #define PORT_PLL_REF_SEL (1 << 27)
1653 #define PORT_PLL_POWER_ENABLE (1 << 26)
1654 #define PORT_PLL_POWER_STATE (1 << 25)
1655 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1657 #define _PORT_PLL_EBB_0_A 0x162034
1658 #define _PORT_PLL_EBB_0_B 0x6C034
1659 #define _PORT_PLL_EBB_0_C 0x6C340
1660 #define PORT_PLL_P1_SHIFT 13
1661 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1662 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1663 #define PORT_PLL_P2_SHIFT 8
1664 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1665 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1666 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1667 _PORT_PLL_EBB_0_B, \
1668 _PORT_PLL_EBB_0_C)
1670 #define _PORT_PLL_EBB_4_A 0x162038
1671 #define _PORT_PLL_EBB_4_B 0x6C038
1672 #define _PORT_PLL_EBB_4_C 0x6C344
1673 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1674 #define PORT_PLL_RECALIBRATE (1 << 14)
1675 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1676 _PORT_PLL_EBB_4_B, \
1677 _PORT_PLL_EBB_4_C)
1679 #define _PORT_PLL_0_A 0x162100
1680 #define _PORT_PLL_0_B 0x6C100
1681 #define _PORT_PLL_0_C 0x6C380
1682 /* PORT_PLL_0_A */
1683 #define PORT_PLL_M2_MASK 0xFF
1684 /* PORT_PLL_1_A */
1685 #define PORT_PLL_N_SHIFT 8
1686 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1687 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1688 /* PORT_PLL_2_A */
1689 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1690 /* PORT_PLL_3_A */
1691 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1692 /* PORT_PLL_6_A */
1693 #define PORT_PLL_PROP_COEFF_MASK 0xF
1694 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1695 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1696 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1697 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1698 /* PORT_PLL_8_A */
1699 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1700 /* PORT_PLL_9_A */
1701 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1702 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1703 /* PORT_PLL_10_A */
1704 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
1705 #define PORT_PLL_DCO_AMP_DEFAULT 15
1706 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1707 #define PORT_PLL_DCO_AMP(x) ((x) << 10)
1708 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1709 _PORT_PLL_0_B, \
1710 _PORT_PLL_0_C)
1711 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1712 (idx) * 4)
1714 /* BXT PHY common lane registers */
1715 #define _PORT_CL1CM_DW0_A 0x162000
1716 #define _PORT_CL1CM_DW0_BC 0x6C000
1717 #define PHY_POWER_GOOD (1 << 16)
1718 #define PHY_RESERVED (1 << 7)
1719 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1721 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1722 #define CL_POWER_DOWN_ENABLE (1 << 4)
1723 #define SUS_CLOCK_CONFIG (3 << 0)
1725 #define _ICL_PORT_CL_DW5_A 0x162014
1726 #define _ICL_PORT_CL_DW5_B 0x6C014
1727 #define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1728 _ICL_PORT_CL_DW5_B)
1730 #define _CNL_PORT_CL_DW10_A 0x162028
1731 #define _ICL_PORT_CL_DW10_B 0x6c028
1732 #define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1733 _CNL_PORT_CL_DW10_A, \
1734 _ICL_PORT_CL_DW10_B)
1735 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1736 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1737 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1738 #define PWR_UP_ALL_LANES (0x0 << 4)
1739 #define PWR_DOWN_LN_3_2_1 (0xe << 4)
1740 #define PWR_DOWN_LN_3_2 (0xc << 4)
1741 #define PWR_DOWN_LN_3 (0x8 << 4)
1742 #define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1743 #define PWR_DOWN_LN_1_0 (0x3 << 4)
1744 #define PWR_DOWN_LN_1 (0x2 << 4)
1745 #define PWR_DOWN_LN_3_1 (0xa << 4)
1746 #define PWR_DOWN_LN_3_1_0 (0xb << 4)
1747 #define PWR_DOWN_LN_MASK (0xf << 4)
1748 #define PWR_DOWN_LN_SHIFT 4
1750 #define _PORT_CL1CM_DW9_A 0x162024
1751 #define _PORT_CL1CM_DW9_BC 0x6C024
1752 #define IREF0RC_OFFSET_SHIFT 8
1753 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1754 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1756 #define _PORT_CL1CM_DW10_A 0x162028
1757 #define _PORT_CL1CM_DW10_BC 0x6C028
1758 #define IREF1RC_OFFSET_SHIFT 8
1759 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1760 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1762 #define _ICL_PORT_CL_DW12_A 0x162030
1763 #define _ICL_PORT_CL_DW12_B 0x6C030
1764 #define ICL_LANE_ENABLE_AUX (1 << 0)
1765 #define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1766 _ICL_PORT_CL_DW12_A, \
1767 _ICL_PORT_CL_DW12_B)
1769 #define _PORT_CL1CM_DW28_A 0x162070
1770 #define _PORT_CL1CM_DW28_BC 0x6C070
1771 #define OCL1_POWER_DOWN_EN (1 << 23)
1772 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1773 #define SUS_CLK_CONFIG 0x3
1774 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1776 #define _PORT_CL1CM_DW30_A 0x162078
1777 #define _PORT_CL1CM_DW30_BC 0x6C078
1778 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1779 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1781 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1782 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1783 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1784 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1785 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1786 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1787 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1788 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1789 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1790 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1791 #define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
1792 _CNL_PORT_PCS_DW1_GRP_AE, \
1793 _CNL_PORT_PCS_DW1_GRP_B, \
1794 _CNL_PORT_PCS_DW1_GRP_C, \
1795 _CNL_PORT_PCS_DW1_GRP_D, \
1796 _CNL_PORT_PCS_DW1_GRP_AE, \
1797 _CNL_PORT_PCS_DW1_GRP_F))
1799 #define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
1800 _CNL_PORT_PCS_DW1_LN0_AE, \
1801 _CNL_PORT_PCS_DW1_LN0_B, \
1802 _CNL_PORT_PCS_DW1_LN0_C, \
1803 _CNL_PORT_PCS_DW1_LN0_D, \
1804 _CNL_PORT_PCS_DW1_LN0_AE, \
1805 _CNL_PORT_PCS_DW1_LN0_F))
1807 #define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1808 #define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1809 #define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1810 #define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1811 #define _ICL_PORT_PCS_DW1_AUX_A 0x162304
1812 #define _ICL_PORT_PCS_DW1_AUX_B 0x6c304
1813 #define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1814 _ICL_PORT_PCS_DW1_GRP_A, \
1815 _ICL_PORT_PCS_DW1_GRP_B)
1816 #define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1817 _ICL_PORT_PCS_DW1_LN0_A, \
1818 _ICL_PORT_PCS_DW1_LN0_B)
1819 #define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \
1820 _ICL_PORT_PCS_DW1_AUX_A, \
1821 _ICL_PORT_PCS_DW1_AUX_B)
1822 #define COMMON_KEEPER_EN (1 << 26)
1824 /* CNL Port TX registers */
1825 #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1826 #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1827 #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1828 #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1829 #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1830 #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1831 #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1832 #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1833 #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1834 #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1835 #define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1836 _CNL_PORT_TX_AE_GRP_OFFSET, \
1837 _CNL_PORT_TX_B_GRP_OFFSET, \
1838 _CNL_PORT_TX_B_GRP_OFFSET, \
1839 _CNL_PORT_TX_D_GRP_OFFSET, \
1840 _CNL_PORT_TX_AE_GRP_OFFSET, \
1841 _CNL_PORT_TX_F_GRP_OFFSET) + \
1842 4 * (dw))
1843 #define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1844 _CNL_PORT_TX_AE_LN0_OFFSET, \
1845 _CNL_PORT_TX_B_LN0_OFFSET, \
1846 _CNL_PORT_TX_B_LN0_OFFSET, \
1847 _CNL_PORT_TX_D_LN0_OFFSET, \
1848 _CNL_PORT_TX_AE_LN0_OFFSET, \
1849 _CNL_PORT_TX_F_LN0_OFFSET) + \
1850 4 * (dw))
1852 #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1853 #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
1854 #define _ICL_PORT_TX_DW2_GRP_A 0x162688
1855 #define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1856 #define _ICL_PORT_TX_DW2_LN0_A 0x162888
1857 #define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1858 #define _ICL_PORT_TX_DW2_AUX_A 0x162388
1859 #define _ICL_PORT_TX_DW2_AUX_B 0x6c388
1860 #define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1861 _ICL_PORT_TX_DW2_GRP_A, \
1862 _ICL_PORT_TX_DW2_GRP_B)
1863 #define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1864 _ICL_PORT_TX_DW2_LN0_A, \
1865 _ICL_PORT_TX_DW2_LN0_B)
1866 #define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \
1867 _ICL_PORT_TX_DW2_AUX_A, \
1868 _ICL_PORT_TX_DW2_AUX_B)
1869 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1870 #define SWING_SEL_UPPER_MASK (1 << 15)
1871 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1872 #define SWING_SEL_LOWER_MASK (0x7 << 11)
1873 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1874 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
1875 #define RCOMP_SCALAR(x) ((x) << 0)
1876 #define RCOMP_SCALAR_MASK (0xFF << 0)
1878 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1879 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1880 #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1881 #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1882 #define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1883 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
1884 _CNL_PORT_TX_DW4_LN0_AE)))
1885 #define _ICL_PORT_TX_DW4_GRP_A 0x162690
1886 #define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1887 #define _ICL_PORT_TX_DW4_LN0_A 0x162890
1888 #define _ICL_PORT_TX_DW4_LN1_A 0x162990
1889 #define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1890 #define _ICL_PORT_TX_DW4_AUX_A 0x162390
1891 #define _ICL_PORT_TX_DW4_AUX_B 0x6c390
1892 #define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1893 _ICL_PORT_TX_DW4_GRP_A, \
1894 _ICL_PORT_TX_DW4_GRP_B)
1895 #define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1896 _ICL_PORT_TX_DW4_LN0_A, \
1897 _ICL_PORT_TX_DW4_LN0_B) + \
1898 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1899 _ICL_PORT_TX_DW4_LN0_A)))
1900 #define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \
1901 _ICL_PORT_TX_DW4_AUX_A, \
1902 _ICL_PORT_TX_DW4_AUX_B)
1903 #define LOADGEN_SELECT (1 << 31)
1904 #define POST_CURSOR_1(x) ((x) << 12)
1905 #define POST_CURSOR_1_MASK (0x3F << 12)
1906 #define POST_CURSOR_2(x) ((x) << 6)
1907 #define POST_CURSOR_2_MASK (0x3F << 6)
1908 #define CURSOR_COEFF(x) ((x) << 0)
1909 #define CURSOR_COEFF_MASK (0x3F << 0)
1911 #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1912 #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
1913 #define _ICL_PORT_TX_DW5_GRP_A 0x162694
1914 #define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1915 #define _ICL_PORT_TX_DW5_LN0_A 0x162894
1916 #define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1917 #define _ICL_PORT_TX_DW5_AUX_A 0x162394
1918 #define _ICL_PORT_TX_DW5_AUX_B 0x6c394
1919 #define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1920 _ICL_PORT_TX_DW5_GRP_A, \
1921 _ICL_PORT_TX_DW5_GRP_B)
1922 #define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1923 _ICL_PORT_TX_DW5_LN0_A, \
1924 _ICL_PORT_TX_DW5_LN0_B)
1925 #define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \
1926 _ICL_PORT_TX_DW5_AUX_A, \
1927 _ICL_PORT_TX_DW5_AUX_B)
1928 #define TX_TRAINING_EN (1 << 31)
1929 #define TAP2_DISABLE (1 << 30)
1930 #define TAP3_DISABLE (1 << 29)
1931 #define SCALING_MODE_SEL(x) ((x) << 18)
1932 #define SCALING_MODE_SEL_MASK (0x7 << 18)
1933 #define RTERM_SELECT(x) ((x) << 3)
1934 #define RTERM_SELECT_MASK (0x7 << 3)
1936 #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1937 #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
1938 #define N_SCALAR(x) ((x) << 24)
1939 #define N_SCALAR_MASK (0x7F << 24)
1941 #define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1942 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1944 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1945 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1946 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1947 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1948 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1949 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1950 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1951 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1952 #define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1953 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1954 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1955 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1957 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1958 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1959 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1960 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1961 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1962 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1963 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1964 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1965 #define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1966 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1967 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1968 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1969 #define CRI_USE_FS32 (1 << 5)
1971 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1972 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1973 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1974 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1975 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1976 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1977 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1978 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1979 #define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1980 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1981 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1982 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1984 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1985 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1986 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1987 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1988 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1989 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1990 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1991 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1992 #define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1993 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1994 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1995 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1996 #define CRI_CALCINIT (1 << 1)
1998 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1999 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2000 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2001 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2002 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2003 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2004 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2005 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2006 #define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
2007 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2008 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2009 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
2011 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2012 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2013 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2014 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2015 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2016 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2017 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2018 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2019 #define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
2020 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2021 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2022 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
2023 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2024 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2026 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
2027 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
2028 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
2029 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
2030 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
2031 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
2032 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
2033 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
2034 #define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
2035 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
2036 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
2037 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
2039 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2040 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2041 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2042 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2043 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2044 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2045 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2046 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2047 #define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
2048 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
2049 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
2050 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
2051 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2052 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2053 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2054 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2055 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2057 /* The spec defines this only for BXT PHY0, but lets assume that this
2058 * would exist for PHY1 too if it had a second channel.
2060 #define _PORT_CL2CM_DW6_A 0x162358
2061 #define _PORT_CL2CM_DW6_BC 0x6C358
2062 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2063 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2065 #define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2066 #define COMP_INIT (1 << 31)
2067 #define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2068 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2069 #define PROCESS_INFO_DOT_0 (0 << 26)
2070 #define PROCESS_INFO_DOT_1 (1 << 26)
2071 #define PROCESS_INFO_DOT_4 (2 << 26)
2072 #define PROCESS_INFO_MASK (7 << 26)
2073 #define PROCESS_INFO_SHIFT 26
2074 #define VOLTAGE_INFO_0_85V (0 << 24)
2075 #define VOLTAGE_INFO_0_95V (1 << 24)
2076 #define VOLTAGE_INFO_1_05V (2 << 24)
2077 #define VOLTAGE_INFO_MASK (3 << 24)
2078 #define VOLTAGE_INFO_SHIFT 24
2079 #define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2080 #define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2082 #define _ICL_PORT_COMP_DW0_A 0x162100
2083 #define _ICL_PORT_COMP_DW0_B 0x6C100
2084 #define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2085 _ICL_PORT_COMP_DW0_B)
2086 #define _ICL_PORT_COMP_DW1_A 0x162104
2087 #define _ICL_PORT_COMP_DW1_B 0x6C104
2088 #define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2089 _ICL_PORT_COMP_DW1_B)
2090 #define _ICL_PORT_COMP_DW3_A 0x16210C
2091 #define _ICL_PORT_COMP_DW3_B 0x6C10C
2092 #define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2093 _ICL_PORT_COMP_DW3_B)
2094 #define _ICL_PORT_COMP_DW9_A 0x162124
2095 #define _ICL_PORT_COMP_DW9_B 0x6C124
2096 #define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2097 _ICL_PORT_COMP_DW9_B)
2098 #define _ICL_PORT_COMP_DW10_A 0x162128
2099 #define _ICL_PORT_COMP_DW10_B 0x6C128
2100 #define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2101 _ICL_PORT_COMP_DW10_A, \
2102 _ICL_PORT_COMP_DW10_B)
2104 /* ICL PHY DFLEX registers */
2105 #define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2106 #define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2107 #define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2108 #define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2109 #define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2110 #define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2111 #define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
2113 /* BXT PHY Ref registers */
2114 #define _PORT_REF_DW3_A 0x16218C
2115 #define _PORT_REF_DW3_BC 0x6C18C
2116 #define GRC_DONE (1 << 22)
2117 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
2119 #define _PORT_REF_DW6_A 0x162198
2120 #define _PORT_REF_DW6_BC 0x6C198
2121 #define GRC_CODE_SHIFT 24
2122 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
2123 #define GRC_CODE_FAST_SHIFT 16
2124 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
2125 #define GRC_CODE_SLOW_SHIFT 8
2126 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2127 #define GRC_CODE_NOM_MASK 0xFF
2128 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
2130 #define _PORT_REF_DW8_A 0x1621A0
2131 #define _PORT_REF_DW8_BC 0x6C1A0
2132 #define GRC_DIS (1 << 15)
2133 #define GRC_RDY_OVRD (1 << 1)
2134 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
2136 /* BXT PHY PCS registers */
2137 #define _PORT_PCS_DW10_LN01_A 0x162428
2138 #define _PORT_PCS_DW10_LN01_B 0x6C428
2139 #define _PORT_PCS_DW10_LN01_C 0x6C828
2140 #define _PORT_PCS_DW10_GRP_A 0x162C28
2141 #define _PORT_PCS_DW10_GRP_B 0x6CC28
2142 #define _PORT_PCS_DW10_GRP_C 0x6CE28
2143 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2144 _PORT_PCS_DW10_LN01_B, \
2145 _PORT_PCS_DW10_LN01_C)
2146 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2147 _PORT_PCS_DW10_GRP_B, \
2148 _PORT_PCS_DW10_GRP_C)
2150 #define TX2_SWING_CALC_INIT (1 << 31)
2151 #define TX1_SWING_CALC_INIT (1 << 30)
2153 #define _PORT_PCS_DW12_LN01_A 0x162430
2154 #define _PORT_PCS_DW12_LN01_B 0x6C430
2155 #define _PORT_PCS_DW12_LN01_C 0x6C830
2156 #define _PORT_PCS_DW12_LN23_A 0x162630
2157 #define _PORT_PCS_DW12_LN23_B 0x6C630
2158 #define _PORT_PCS_DW12_LN23_C 0x6CA30
2159 #define _PORT_PCS_DW12_GRP_A 0x162c30
2160 #define _PORT_PCS_DW12_GRP_B 0x6CC30
2161 #define _PORT_PCS_DW12_GRP_C 0x6CE30
2162 #define LANESTAGGER_STRAP_OVRD (1 << 6)
2163 #define LANE_STAGGER_MASK 0x1F
2164 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2165 _PORT_PCS_DW12_LN01_B, \
2166 _PORT_PCS_DW12_LN01_C)
2167 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2168 _PORT_PCS_DW12_LN23_B, \
2169 _PORT_PCS_DW12_LN23_C)
2170 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2171 _PORT_PCS_DW12_GRP_B, \
2172 _PORT_PCS_DW12_GRP_C)
2174 /* BXT PHY TX registers */
2175 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2176 ((lane) & 1) * 0x80)
2178 #define _PORT_TX_DW2_LN0_A 0x162508
2179 #define _PORT_TX_DW2_LN0_B 0x6C508
2180 #define _PORT_TX_DW2_LN0_C 0x6C908
2181 #define _PORT_TX_DW2_GRP_A 0x162D08
2182 #define _PORT_TX_DW2_GRP_B 0x6CD08
2183 #define _PORT_TX_DW2_GRP_C 0x6CF08
2184 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2185 _PORT_TX_DW2_LN0_B, \
2186 _PORT_TX_DW2_LN0_C)
2187 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2188 _PORT_TX_DW2_GRP_B, \
2189 _PORT_TX_DW2_GRP_C)
2190 #define MARGIN_000_SHIFT 16
2191 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2192 #define UNIQ_TRANS_SCALE_SHIFT 8
2193 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2195 #define _PORT_TX_DW3_LN0_A 0x16250C
2196 #define _PORT_TX_DW3_LN0_B 0x6C50C
2197 #define _PORT_TX_DW3_LN0_C 0x6C90C
2198 #define _PORT_TX_DW3_GRP_A 0x162D0C
2199 #define _PORT_TX_DW3_GRP_B 0x6CD0C
2200 #define _PORT_TX_DW3_GRP_C 0x6CF0C
2201 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2202 _PORT_TX_DW3_LN0_B, \
2203 _PORT_TX_DW3_LN0_C)
2204 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2205 _PORT_TX_DW3_GRP_B, \
2206 _PORT_TX_DW3_GRP_C)
2207 #define SCALE_DCOMP_METHOD (1 << 26)
2208 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
2210 #define _PORT_TX_DW4_LN0_A 0x162510
2211 #define _PORT_TX_DW4_LN0_B 0x6C510
2212 #define _PORT_TX_DW4_LN0_C 0x6C910
2213 #define _PORT_TX_DW4_GRP_A 0x162D10
2214 #define _PORT_TX_DW4_GRP_B 0x6CD10
2215 #define _PORT_TX_DW4_GRP_C 0x6CF10
2216 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2217 _PORT_TX_DW4_LN0_B, \
2218 _PORT_TX_DW4_LN0_C)
2219 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2220 _PORT_TX_DW4_GRP_B, \
2221 _PORT_TX_DW4_GRP_C)
2222 #define DEEMPH_SHIFT 24
2223 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2225 #define _PORT_TX_DW5_LN0_A 0x162514
2226 #define _PORT_TX_DW5_LN0_B 0x6C514
2227 #define _PORT_TX_DW5_LN0_C 0x6C914
2228 #define _PORT_TX_DW5_GRP_A 0x162D14
2229 #define _PORT_TX_DW5_GRP_B 0x6CD14
2230 #define _PORT_TX_DW5_GRP_C 0x6CF14
2231 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2232 _PORT_TX_DW5_LN0_B, \
2233 _PORT_TX_DW5_LN0_C)
2234 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2235 _PORT_TX_DW5_GRP_B, \
2236 _PORT_TX_DW5_GRP_C)
2237 #define DCC_DELAY_RANGE_1 (1 << 9)
2238 #define DCC_DELAY_RANGE_2 (1 << 8)
2240 #define _PORT_TX_DW14_LN0_A 0x162538
2241 #define _PORT_TX_DW14_LN0_B 0x6C538
2242 #define _PORT_TX_DW14_LN0_C 0x6C938
2243 #define LATENCY_OPTIM_SHIFT 30
2244 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
2245 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2246 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2247 _PORT_TX_DW14_LN0_C) + \
2248 _BXT_LANE_OFFSET(lane))
2250 /* UAIMI scratch pad register 1 */
2251 #define UAIMI_SPR1 _MMIO(0x4F074)
2252 /* SKL VccIO mask */
2253 #define SKL_VCCIO_MASK 0x1
2254 /* SKL balance leg register */
2255 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
2256 /* I_boost values */
2257 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2258 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
2259 /* Balance leg disable bits */
2260 #define BALANCE_LEG_DISABLE_SHIFT 23
2261 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
2264 * Fence registers
2265 * [0-7] @ 0x2000 gen2,gen3
2266 * [8-15] @ 0x3000 945,g33,pnv
2268 * [0-15] @ 0x3000 gen4,gen5
2270 * [0-15] @ 0x100000 gen6,vlv,chv
2271 * [0-31] @ 0x100000 gen7+
2273 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2274 #define I830_FENCE_START_MASK 0x07f80000
2275 #define I830_FENCE_TILING_Y_SHIFT 12
2276 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
2277 #define I830_FENCE_PITCH_SHIFT 4
2278 #define I830_FENCE_REG_VALID (1 << 0)
2279 #define I915_FENCE_MAX_PITCH_VAL 4
2280 #define I830_FENCE_MAX_PITCH_VAL 6
2281 #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
2283 #define I915_FENCE_START_MASK 0x0ff00000
2284 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
2286 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2287 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
2288 #define I965_FENCE_PITCH_SHIFT 2
2289 #define I965_FENCE_TILING_Y_SHIFT 1
2290 #define I965_FENCE_REG_VALID (1 << 0)
2291 #define I965_FENCE_MAX_PITCH_VAL 0x0400
2293 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2294 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
2295 #define GEN6_FENCE_PITCH_SHIFT 32
2296 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
2299 /* control register for cpu gtt access */
2300 #define TILECTL _MMIO(0x101000)
2301 #define TILECTL_SWZCTL (1 << 0)
2302 #define TILECTL_TLBPF (1 << 1)
2303 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2304 #define TILECTL_BACKSNOOP_DIS (1 << 3)
2307 * Instruction and interrupt control regs
2309 #define PGTBL_CTL _MMIO(0x02020)
2310 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2311 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2312 #define PGTBL_ER _MMIO(0x02024)
2313 #define PRB0_BASE (0x2030 - 0x30)
2314 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2315 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2316 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2317 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2318 #define SRB2_BASE (0x2120 - 0x30) /* 830 */
2319 #define SRB3_BASE (0x2130 - 0x30) /* 830 */
2320 #define RENDER_RING_BASE 0x02000
2321 #define BSD_RING_BASE 0x04000
2322 #define GEN6_BSD_RING_BASE 0x12000
2323 #define GEN8_BSD2_RING_BASE 0x1c000
2324 #define GEN11_BSD_RING_BASE 0x1c0000
2325 #define GEN11_BSD2_RING_BASE 0x1c4000
2326 #define GEN11_BSD3_RING_BASE 0x1d0000
2327 #define GEN11_BSD4_RING_BASE 0x1d4000
2328 #define VEBOX_RING_BASE 0x1a000
2329 #define GEN11_VEBOX_RING_BASE 0x1c8000
2330 #define GEN11_VEBOX2_RING_BASE 0x1d8000
2331 #define BLT_RING_BASE 0x22000
2332 #define RING_TAIL(base) _MMIO((base) + 0x30)
2333 #define RING_HEAD(base) _MMIO((base) + 0x34)
2334 #define RING_START(base) _MMIO((base) + 0x38)
2335 #define RING_CTL(base) _MMIO((base) + 0x3c)
2336 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
2337 #define RING_SYNC_0(base) _MMIO((base) + 0x40)
2338 #define RING_SYNC_1(base) _MMIO((base) + 0x44)
2339 #define RING_SYNC_2(base) _MMIO((base) + 0x48)
2340 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2341 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2342 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2343 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2344 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2345 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2346 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2347 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2348 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2349 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2350 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2351 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
2352 #define GEN6_NOSYNC INVALID_MMIO_REG
2353 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2354 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2355 #define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2356 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2357 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
2358 #define RESET_CTL_REQUEST_RESET (1 << 0)
2359 #define RESET_CTL_READY_TO_RESET (1 << 1)
2360 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2362 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
2363 #define GTT_CACHE_EN_ALL 0xF0007FFF
2364 #define GEN7_WR_WATERMARK _MMIO(0x4028)
2365 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2366 #define ARB_MODE _MMIO(0x4030)
2367 #define ARB_MODE_SWIZZLE_SNB (1 << 4)
2368 #define ARB_MODE_SWIZZLE_IVB (1 << 5)
2369 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2370 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
2371 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2372 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
2373 #define GEN7_LRA_LIMITS_REG_NUM 13
2374 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2375 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
2377 #define GAMTARBMODE _MMIO(0x04a08)
2378 #define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2379 #define ARB_MODE_SWIZZLE_BDW (1 << 1)
2380 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
2381 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
2382 #define GEN8_RING_FAULT_REG _MMIO(0x4094)
2383 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
2384 #define RING_FAULT_GTTSEL_MASK (1 << 11)
2385 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2386 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2387 #define RING_FAULT_VALID (1 << 0)
2388 #define DONE_REG _MMIO(0x40b0)
2389 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2390 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2391 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
2392 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2393 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2394 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2395 #define RING_ACTHD(base) _MMIO((base) + 0x74)
2396 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2397 #define RING_NOPID(base) _MMIO((base) + 0x94)
2398 #define RING_IMR(base) _MMIO((base) + 0xa8)
2399 #define RING_HWSTAM(base) _MMIO((base) + 0x98)
2400 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2401 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
2402 #define TAIL_ADDR 0x001FFFF8
2403 #define HEAD_WRAP_COUNT 0xFFE00000
2404 #define HEAD_WRAP_ONE 0x00200000
2405 #define HEAD_ADDR 0x001FFFFC
2406 #define RING_NR_PAGES 0x001FF000
2407 #define RING_REPORT_MASK 0x00000006
2408 #define RING_REPORT_64K 0x00000002
2409 #define RING_REPORT_128K 0x00000004
2410 #define RING_NO_REPORT 0x00000000
2411 #define RING_VALID_MASK 0x00000001
2412 #define RING_VALID 0x00000001
2413 #define RING_INVALID 0x00000000
2414 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2415 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2416 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
2418 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2419 #define RING_MAX_NONPRIV_SLOTS 12
2421 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
2423 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2424 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
2426 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2427 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2429 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2430 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2431 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2432 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
2434 #if 0
2435 #define PRB0_TAIL _MMIO(0x2030)
2436 #define PRB0_HEAD _MMIO(0x2034)
2437 #define PRB0_START _MMIO(0x2038)
2438 #define PRB0_CTL _MMIO(0x203c)
2439 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2440 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2441 #define PRB1_START _MMIO(0x2048) /* 915+ only */
2442 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
2443 #endif
2444 #define IPEIR_I965 _MMIO(0x2064)
2445 #define IPEHR_I965 _MMIO(0x2068)
2446 #define GEN7_SC_INSTDONE _MMIO(0x7100)
2447 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2448 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
2449 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2450 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2451 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2452 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2453 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
2454 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2455 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2456 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2457 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
2458 #define RING_IPEIR(base) _MMIO((base) + 0x64)
2459 #define RING_IPEHR(base) _MMIO((base) + 0x68)
2461 * On GEN4, only the render ring INSTDONE exists and has a different
2462 * layout than the GEN7+ version.
2463 * The GEN2 counterpart of this register is GEN2_INSTDONE.
2465 #define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2466 #define RING_INSTPS(base) _MMIO((base) + 0x70)
2467 #define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2468 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2469 #define RING_INSTPM(base) _MMIO((base) + 0xc0)
2470 #define RING_MI_MODE(base) _MMIO((base) + 0x9c)
2471 #define INSTPS _MMIO(0x2070) /* 965+ only */
2472 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2473 #define ACTHD_I965 _MMIO(0x2074)
2474 #define HWS_PGA _MMIO(0x2080)
2475 #define HWS_ADDRESS_MASK 0xfffff000
2476 #define HWS_START_ADDRESS_SHIFT 4
2477 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
2478 #define PWRCTX_EN (1 << 0)
2479 #define IPEIR _MMIO(0x2088)
2480 #define IPEHR _MMIO(0x208c)
2481 #define GEN2_INSTDONE _MMIO(0x2090)
2482 #define NOPID _MMIO(0x2094)
2483 #define HWSTAM _MMIO(0x2098)
2484 #define DMA_FADD_I8XX _MMIO(0x20d0)
2485 #define RING_BBSTATE(base) _MMIO((base) + 0x110)
2486 #define RING_BB_PPGTT (1 << 5)
2487 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2488 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2489 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2490 #define RING_BBADDR(base) _MMIO((base) + 0x140)
2491 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2492 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2493 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2494 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2495 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
2497 #define ERROR_GEN6 _MMIO(0x40a0)
2498 #define GEN7_ERR_INT _MMIO(0x44040)
2499 #define ERR_INT_POISON (1 << 31)
2500 #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2501 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2502 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2503 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2504 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2505 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2506 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2507 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2508 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
2510 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2511 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
2512 #define FAULT_VA_HIGH_BITS (0xf << 0)
2513 #define FAULT_GTT_SEL (1 << 4)
2515 #define FPGA_DBG _MMIO(0x42300)
2516 #define FPGA_DBG_RM_NOCLAIM (1 << 31)
2518 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2519 #define CLAIM_ER_CLR (1 << 31)
2520 #define CLAIM_ER_OVERFLOW (1 << 16)
2521 #define CLAIM_ER_CTR_MASK 0xffff
2523 #define DERRMR _MMIO(0x44050)
2524 /* Note that HBLANK events are reserved on bdw+ */
2525 #define DERRMR_PIPEA_SCANLINE (1 << 0)
2526 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2527 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2528 #define DERRMR_PIPEA_VBLANK (1 << 3)
2529 #define DERRMR_PIPEA_HBLANK (1 << 5)
2530 #define DERRMR_PIPEB_SCANLINE (1 << 8)
2531 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2532 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2533 #define DERRMR_PIPEB_VBLANK (1 << 11)
2534 #define DERRMR_PIPEB_HBLANK (1 << 13)
2535 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2536 #define DERRMR_PIPEC_SCANLINE (1 << 14)
2537 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2538 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2539 #define DERRMR_PIPEC_VBLANK (1 << 21)
2540 #define DERRMR_PIPEC_HBLANK (1 << 22)
2543 /* GM45+ chicken bits -- debug workaround bits that may be required
2544 * for various sorts of correct behavior. The top 16 bits of each are
2545 * the enables for writing to the corresponding low bit.
2547 #define _3D_CHICKEN _MMIO(0x2084)
2548 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
2549 #define _3D_CHICKEN2 _MMIO(0x208c)
2551 #define FF_SLICE_CHICKEN _MMIO(0x2088)
2552 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2554 /* Disables pipelining of read flushes past the SF-WIZ interface.
2555 * Required on all Ironlake steppings according to the B-Spec, but the
2556 * particular danger of not doing so is not specified.
2558 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
2559 #define _3D_CHICKEN3 _MMIO(0x2090)
2560 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
2561 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
2562 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
2563 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
2564 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
2565 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
2567 #define MI_MODE _MMIO(0x209c)
2568 # define VS_TIMER_DISPATCH (1 << 6)
2569 # define MI_FLUSH_ENABLE (1 << 12)
2570 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
2571 # define MODE_IDLE (1 << 9)
2572 # define STOP_RING (1 << 8)
2574 #define GEN6_GT_MODE _MMIO(0x20d0)
2575 #define GEN7_GT_MODE _MMIO(0x7008)
2576 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2577 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2578 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2579 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
2580 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
2581 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
2582 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2583 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
2585 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2586 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2587 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2589 /* WaClearTdlStateAckDirtyBits */
2590 #define GEN8_STATE_ACK _MMIO(0x20F0)
2591 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2592 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2593 #define GEN9_STATE_ACK_TDL0 (1 << 12)
2594 #define GEN9_STATE_ACK_TDL1 (1 << 13)
2595 #define GEN9_STATE_ACK_TDL2 (1 << 14)
2596 #define GEN9_STATE_ACK_TDL3 (1 << 15)
2597 #define GEN9_SUBSLICE_TDL_ACK_BITS \
2598 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2599 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2601 #define GFX_MODE _MMIO(0x2520)
2602 #define GFX_MODE_GEN7 _MMIO(0x229c)
2603 #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2604 #define GFX_RUN_LIST_ENABLE (1 << 15)
2605 #define GFX_INTERRUPT_STEERING (1 << 14)
2606 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2607 #define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2608 #define GFX_REPLAY_MODE (1 << 11)
2609 #define GFX_PSMI_GRANULARITY (1 << 10)
2610 #define GFX_PPGTT_ENABLE (1 << 9)
2611 #define GEN8_GFX_PPGTT_48B (1 << 7)
2613 #define GFX_FORWARD_VBLANK_MASK (3 << 5)
2614 #define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2615 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2616 #define GFX_FORWARD_VBLANK_COND (2 << 5)
2618 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2620 #define VLV_DISPLAY_BASE 0x180000
2621 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
2622 #define BXT_MIPI_BASE 0x60000
2624 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2625 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2626 #define SCPD0 _MMIO(0x209c) /* 915+ only */
2627 #define IER _MMIO(0x20a0)
2628 #define IIR _MMIO(0x20a4)
2629 #define IMR _MMIO(0x20a8)
2630 #define ISR _MMIO(0x20ac)
2631 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
2632 #define GINT_DIS (1 << 22)
2633 #define GCFG_DIS (1 << 8)
2634 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2635 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2636 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2637 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2638 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2639 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2640 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
2641 #define VLV_PCBR_ADDR_SHIFT 12
2643 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2644 #define EIR _MMIO(0x20b0)
2645 #define EMR _MMIO(0x20b4)
2646 #define ESR _MMIO(0x20b8)
2647 #define GM45_ERROR_PAGE_TABLE (1 << 5)
2648 #define GM45_ERROR_MEM_PRIV (1 << 4)
2649 #define I915_ERROR_PAGE_TABLE (1 << 4)
2650 #define GM45_ERROR_CP_PRIV (1 << 3)
2651 #define I915_ERROR_MEMORY_REFRESH (1 << 1)
2652 #define I915_ERROR_INSTRUCTION (1 << 0)
2653 #define INSTPM _MMIO(0x20c0)
2654 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2655 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2656 will not assert AGPBUSY# and will only
2657 be delivered when out of C3. */
2658 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2659 #define INSTPM_TLB_INVALIDATE (1 << 9)
2660 #define INSTPM_SYNC_FLUSH (1 << 5)
2661 #define ACTHD _MMIO(0x20c8)
2662 #define MEM_MODE _MMIO(0x20cc)
2663 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2664 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2665 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2666 #define FW_BLC _MMIO(0x20d8)
2667 #define FW_BLC2 _MMIO(0x20dc)
2668 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
2669 #define FW_BLC_SELF_EN_MASK (1 << 31)
2670 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2671 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
2672 #define MM_BURST_LENGTH 0x00700000
2673 #define MM_FIFO_WATERMARK 0x0001F000
2674 #define LM_BURST_LENGTH 0x00000700
2675 #define LM_FIFO_WATERMARK 0x0000001F
2676 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
2678 #define MBUS_ABOX_CTL _MMIO(0x45038)
2679 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2680 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2681 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2682 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2683 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2684 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2685 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2686 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2688 #define _PIPEA_MBUS_DBOX_CTL 0x7003C
2689 #define _PIPEB_MBUS_DBOX_CTL 0x7103C
2690 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2691 _PIPEB_MBUS_DBOX_CTL)
2692 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2693 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2694 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2695 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2696 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2697 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2699 #define MBUS_UBOX_CTL _MMIO(0x4503C)
2700 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2701 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2703 /* Make render/texture TLB fetches lower priorty than associated data
2704 * fetches. This is not turned on by default
2706 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2708 /* Isoch request wait on GTT enable (Display A/B/C streams).
2709 * Make isoch requests stall on the TLB update. May cause
2710 * display underruns (test mode only)
2712 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2714 /* Block grant count for isoch requests when block count is
2715 * set to a finite value.
2717 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2718 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2719 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2720 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2721 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2723 /* Enable render writes to complete in C2/C3/C4 power states.
2724 * If this isn't enabled, render writes are prevented in low
2725 * power states. That seems bad to me.
2727 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2729 /* This acknowledges an async flip immediately instead
2730 * of waiting for 2TLB fetches.
2732 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2734 /* Enables non-sequential data reads through arbiter
2736 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
2738 /* Disable FSB snooping of cacheable write cycles from binner/render
2739 * command stream
2741 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2743 /* Arbiter time slice for non-isoch streams */
2744 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
2745 #define MI_ARB_TIME_SLICE_1 (0 << 5)
2746 #define MI_ARB_TIME_SLICE_2 (1 << 5)
2747 #define MI_ARB_TIME_SLICE_4 (2 << 5)
2748 #define MI_ARB_TIME_SLICE_6 (3 << 5)
2749 #define MI_ARB_TIME_SLICE_8 (4 << 5)
2750 #define MI_ARB_TIME_SLICE_10 (5 << 5)
2751 #define MI_ARB_TIME_SLICE_14 (6 << 5)
2752 #define MI_ARB_TIME_SLICE_16 (7 << 5)
2754 /* Low priority grace period page size */
2755 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2756 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2758 /* Disable display A/B trickle feed */
2759 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2761 /* Set display plane priority */
2762 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2763 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2765 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
2766 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2767 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2769 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
2770 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2771 #define CM0_IZ_OPT_DISABLE (1 << 6)
2772 #define CM0_ZR_OPT_DISABLE (1 << 5)
2773 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2774 #define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2775 #define CM0_COLOR_EVICT_DISABLE (1 << 3)
2776 #define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2777 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
2778 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2779 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
2780 #define GFX_FLSH_CNTL_EN (1 << 0)
2781 #define ECOSKPD _MMIO(0x21d0)
2782 #define ECO_GATING_CX_ONLY (1 << 3)
2783 #define ECO_FLIP_DONE (1 << 0)
2785 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
2786 #define RC_OP_FLUSH_ENABLE (1 << 0)
2787 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
2788 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
2789 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2790 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2791 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
2793 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
2794 #define GEN6_BLITTER_LOCK_SHIFT 16
2795 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
2797 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2798 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
2799 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
2800 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
2802 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2803 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2805 /* Fuse readout registers for GT */
2806 #define HSW_PAVP_FUSE1 _MMIO(0x911C)
2807 #define HSW_F1_EU_DIS_SHIFT 16
2808 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2809 #define HSW_F1_EU_DIS_10EUS 0
2810 #define HSW_F1_EU_DIS_8EUS 1
2811 #define HSW_F1_EU_DIS_6EUS 2
2813 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
2814 #define CHV_FGT_DISABLE_SS0 (1 << 10)
2815 #define CHV_FGT_DISABLE_SS1 (1 << 11)
2816 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2817 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2818 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2819 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2820 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2821 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2822 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2823 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2825 #define GEN8_FUSE2 _MMIO(0x9120)
2826 #define GEN8_F2_SS_DIS_SHIFT 21
2827 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
2828 #define GEN8_F2_S_ENA_SHIFT 25
2829 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2831 #define GEN9_F2_SS_DIS_SHIFT 20
2832 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2834 #define GEN10_F2_S_ENA_SHIFT 22
2835 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2836 #define GEN10_F2_SS_DIS_SHIFT 18
2837 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2839 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2840 #define GEN10_L3BANK_PAIR_COUNT 4
2841 #define GEN10_L3BANK_MASK 0x0F
2843 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
2844 #define GEN8_EU_DIS0_S0_MASK 0xffffff
2845 #define GEN8_EU_DIS0_S1_SHIFT 24
2846 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2848 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
2849 #define GEN8_EU_DIS1_S1_MASK 0xffff
2850 #define GEN8_EU_DIS1_S2_SHIFT 16
2851 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2853 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
2854 #define GEN8_EU_DIS2_S2_MASK 0xff
2856 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
2858 #define GEN10_EU_DISABLE3 _MMIO(0x9140)
2859 #define GEN10_EU_DIS_SS_MASK 0xff
2861 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2862 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2863 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2864 #define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2866 #define GEN11_EU_DISABLE _MMIO(0x9134)
2867 #define GEN11_EU_DIS_MASK 0xFF
2869 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2870 #define GEN11_GT_S_ENA_MASK 0xFF
2872 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2874 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
2875 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2876 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2877 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2878 #define GEN6_BSD_GO_INDICATOR (1 << 4)
2880 /* On modern GEN architectures interrupt control consists of two sets
2881 * of registers. The first set pertains to the ring generating the
2882 * interrupt. The second control is for the functional block generating the
2883 * interrupt. These are PM, GT, DE, etc.
2885 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2886 * GT interrupt bits, so we don't need to duplicate the defines.
2888 * These defines should cover us well from SNB->HSW with minor exceptions
2889 * it can also work on ILK.
2891 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2892 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2893 #define GT_BLT_USER_INTERRUPT (1 << 22)
2894 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2895 #define GT_BSD_USER_INTERRUPT (1 << 12)
2896 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
2897 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
2898 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2899 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2900 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2901 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2902 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2903 #define GT_RENDER_USER_INTERRUPT (1 << 0)
2905 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2906 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2908 #define GT_PARITY_ERROR(dev_priv) \
2909 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
2910 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
2912 /* These are all the "old" interrupts */
2913 #define ILK_BSD_USER_INTERRUPT (1 << 5)
2915 #define I915_PM_INTERRUPT (1 << 31)
2916 #define I915_ISP_INTERRUPT (1 << 22)
2917 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2918 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2919 #define I915_MIPIC_INTERRUPT (1 << 19)
2920 #define I915_MIPIA_INTERRUPT (1 << 18)
2921 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2922 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2923 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2924 #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
2925 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2926 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2927 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2928 #define I915_HWB_OOM_INTERRUPT (1 << 13)
2929 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2930 #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2931 #define I915_MISC_INTERRUPT (1 << 11)
2932 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2933 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2934 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2935 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2936 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2937 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2938 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2939 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2940 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2941 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2942 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2943 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2944 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2945 #define I915_DEBUG_INTERRUPT (1 << 2)
2946 #define I915_WINVALID_INTERRUPT (1 << 1)
2947 #define I915_USER_INTERRUPT (1 << 1)
2948 #define I915_ASLE_INTERRUPT (1 << 0)
2949 #define I915_BSD_USER_INTERRUPT (1 << 25)
2951 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2952 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2954 /* DisplayPort Audio w/ LPE */
2955 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2956 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2958 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2959 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2960 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2961 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2962 _VLV_AUD_PORT_EN_B_DBG, \
2963 _VLV_AUD_PORT_EN_C_DBG, \
2964 _VLV_AUD_PORT_EN_D_DBG)
2965 #define VLV_AMP_MUTE (1 << 1)
2967 #define GEN6_BSD_RNCID _MMIO(0x12198)
2969 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
2970 #define GEN7_FF_SCHED_MASK 0x0077070
2971 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
2972 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2973 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2974 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2975 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
2976 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
2977 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2978 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2979 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2980 #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2981 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2982 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2983 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2984 #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
2987 * Framebuffer compression (915+ only)
2990 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2991 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2992 #define FBC_CONTROL _MMIO(0x3208)
2993 #define FBC_CTL_EN (1 << 31)
2994 #define FBC_CTL_PERIODIC (1 << 30)
2995 #define FBC_CTL_INTERVAL_SHIFT (16)
2996 #define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2997 #define FBC_CTL_C3_IDLE (1 << 13)
2998 #define FBC_CTL_STRIDE_SHIFT (5)
2999 #define FBC_CTL_FENCENO_SHIFT (0)
3000 #define FBC_COMMAND _MMIO(0x320c)
3001 #define FBC_CMD_COMPRESS (1 << 0)
3002 #define FBC_STATUS _MMIO(0x3210)
3003 #define FBC_STAT_COMPRESSING (1 << 31)
3004 #define FBC_STAT_COMPRESSED (1 << 30)
3005 #define FBC_STAT_MODIFIED (1 << 29)
3006 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
3007 #define FBC_CONTROL2 _MMIO(0x3214)
3008 #define FBC_CTL_FENCE_DBL (0 << 4)
3009 #define FBC_CTL_IDLE_IMM (0 << 2)
3010 #define FBC_CTL_IDLE_FULL (1 << 2)
3011 #define FBC_CTL_IDLE_LINE (2 << 2)
3012 #define FBC_CTL_IDLE_DEBUG (3 << 2)
3013 #define FBC_CTL_CPU_FENCE (1 << 1)
3014 #define FBC_CTL_PLANE(plane) ((plane) << 0)
3015 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3016 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
3018 #define FBC_LL_SIZE (1536)
3020 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
3021 #define FBC_LLC_FULLY_OPEN (1 << 30)
3023 /* Framebuffer compression for GM45+ */
3024 #define DPFC_CB_BASE _MMIO(0x3200)
3025 #define DPFC_CONTROL _MMIO(0x3208)
3026 #define DPFC_CTL_EN (1 << 31)
3027 #define DPFC_CTL_PLANE(plane) ((plane) << 30)
3028 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3029 #define DPFC_CTL_FENCE_EN (1 << 29)
3030 #define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3031 #define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3032 #define DPFC_SR_EN (1 << 10)
3033 #define DPFC_CTL_LIMIT_1X (0 << 6)
3034 #define DPFC_CTL_LIMIT_2X (1 << 6)
3035 #define DPFC_CTL_LIMIT_4X (2 << 6)
3036 #define DPFC_RECOMP_CTL _MMIO(0x320c)
3037 #define DPFC_RECOMP_STALL_EN (1 << 27)
3038 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
3039 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3040 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3041 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3042 #define DPFC_STATUS _MMIO(0x3210)
3043 #define DPFC_INVAL_SEG_SHIFT (16)
3044 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
3045 #define DPFC_COMP_SEG_SHIFT (0)
3046 #define DPFC_COMP_SEG_MASK (0x000007ff)
3047 #define DPFC_STATUS2 _MMIO(0x3214)
3048 #define DPFC_FENCE_YOFF _MMIO(0x3218)
3049 #define DPFC_CHICKEN _MMIO(0x3224)
3050 #define DPFC_HT_MODIFY (1 << 31)
3052 /* Framebuffer compression for Ironlake */
3053 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
3054 #define ILK_DPFC_CONTROL _MMIO(0x43208)
3055 #define FBC_CTL_FALSE_COLOR (1 << 10)
3056 /* The bit 28-8 is reserved */
3057 #define DPFC_RESERVED (0x1FFFFF00)
3058 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3059 #define ILK_DPFC_STATUS _MMIO(0x43210)
3060 #define ILK_DPFC_COMP_SEG_MASK 0x7ff
3061 #define IVB_FBC_STATUS2 _MMIO(0x43214)
3062 #define IVB_FBC_COMP_SEG_MASK 0x7ff
3063 #define BDW_FBC_COMP_SEG_MASK 0xfff
3064 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3065 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
3066 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3067 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
3068 #define ILK_FBC_RT_BASE _MMIO(0x2128)
3069 #define ILK_FBC_RT_VALID (1 << 0)
3070 #define SNB_FBC_FRONT_BUFFER (1 << 1)
3072 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3073 #define ILK_FBCQ_DIS (1 << 22)
3074 #define ILK_PABSTRETCH_DIS (1 << 21)
3078 * Framebuffer compression for Sandybridge
3080 * The following two registers are of type GTTMMADR
3082 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
3083 #define SNB_CPU_FENCE_ENABLE (1 << 29)
3084 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
3086 /* Framebuffer compression for Ivybridge */
3087 #define IVB_FBC_RT_BASE _MMIO(0x7020)
3089 #define IPS_CTL _MMIO(0x43408)
3090 #define IPS_ENABLE (1 << 31)
3092 #define MSG_FBC_REND_STATE _MMIO(0x50380)
3093 #define FBC_REND_NUKE (1 << 2)
3094 #define FBC_REND_CACHE_CLEAN (1 << 1)
3097 * GPIO regs
3099 #define GPIOA _MMIO(0x5010)
3100 #define GPIOB _MMIO(0x5014)
3101 #define GPIOC _MMIO(0x5018)
3102 #define GPIOD _MMIO(0x501c)
3103 #define GPIOE _MMIO(0x5020)
3104 #define GPIOF _MMIO(0x5024)
3105 #define GPIOG _MMIO(0x5028)
3106 #define GPIOH _MMIO(0x502c)
3107 #define GPIOJ _MMIO(0x5034)
3108 #define GPIOK _MMIO(0x5038)
3109 #define GPIOL _MMIO(0x503C)
3110 #define GPIOM _MMIO(0x5040)
3111 # define GPIO_CLOCK_DIR_MASK (1 << 0)
3112 # define GPIO_CLOCK_DIR_IN (0 << 1)
3113 # define GPIO_CLOCK_DIR_OUT (1 << 1)
3114 # define GPIO_CLOCK_VAL_MASK (1 << 2)
3115 # define GPIO_CLOCK_VAL_OUT (1 << 3)
3116 # define GPIO_CLOCK_VAL_IN (1 << 4)
3117 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3118 # define GPIO_DATA_DIR_MASK (1 << 8)
3119 # define GPIO_DATA_DIR_IN (0 << 9)
3120 # define GPIO_DATA_DIR_OUT (1 << 9)
3121 # define GPIO_DATA_VAL_MASK (1 << 10)
3122 # define GPIO_DATA_VAL_OUT (1 << 11)
3123 # define GPIO_DATA_VAL_IN (1 << 12)
3124 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3126 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3127 #define GMBUS_AKSV_SELECT (1 << 11)
3128 #define GMBUS_RATE_100KHZ (0 << 8)
3129 #define GMBUS_RATE_50KHZ (1 << 8)
3130 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3131 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3132 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
3133 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3134 #define GMBUS_PIN_DISABLED 0
3135 #define GMBUS_PIN_SSC 1
3136 #define GMBUS_PIN_VGADDC 2
3137 #define GMBUS_PIN_PANEL 3
3138 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3139 #define GMBUS_PIN_DPC 4 /* HDMIC */
3140 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3141 #define GMBUS_PIN_DPD 6 /* HDMID */
3142 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3143 #define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
3144 #define GMBUS_PIN_2_BXT 2
3145 #define GMBUS_PIN_3_BXT 3
3146 #define GMBUS_PIN_4_CNP 4
3147 #define GMBUS_PIN_9_TC1_ICP 9
3148 #define GMBUS_PIN_10_TC2_ICP 10
3149 #define GMBUS_PIN_11_TC3_ICP 11
3150 #define GMBUS_PIN_12_TC4_ICP 12
3152 #define GMBUS_NUM_PINS 13 /* including 0 */
3153 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3154 #define GMBUS_SW_CLR_INT (1 << 31)
3155 #define GMBUS_SW_RDY (1 << 30)
3156 #define GMBUS_ENT (1 << 29) /* enable timeout */
3157 #define GMBUS_CYCLE_NONE (0 << 25)
3158 #define GMBUS_CYCLE_WAIT (1 << 25)
3159 #define GMBUS_CYCLE_INDEX (2 << 25)
3160 #define GMBUS_CYCLE_STOP (4 << 25)
3161 #define GMBUS_BYTE_COUNT_SHIFT 16
3162 #define GMBUS_BYTE_COUNT_MAX 256U
3163 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U
3164 #define GMBUS_SLAVE_INDEX_SHIFT 8
3165 #define GMBUS_SLAVE_ADDR_SHIFT 1
3166 #define GMBUS_SLAVE_READ (1 << 0)
3167 #define GMBUS_SLAVE_WRITE (0 << 0)
3168 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3169 #define GMBUS_INUSE (1 << 15)
3170 #define GMBUS_HW_WAIT_PHASE (1 << 14)
3171 #define GMBUS_STALL_TIMEOUT (1 << 13)
3172 #define GMBUS_INT (1 << 12)
3173 #define GMBUS_HW_RDY (1 << 11)
3174 #define GMBUS_SATOER (1 << 10)
3175 #define GMBUS_ACTIVE (1 << 9)
3176 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3177 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3178 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3179 #define GMBUS_NAK_EN (1 << 3)
3180 #define GMBUS_IDLE_EN (1 << 2)
3181 #define GMBUS_HW_WAIT_EN (1 << 1)
3182 #define GMBUS_HW_RDY_EN (1 << 0)
3183 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3184 #define GMBUS_2BYTE_INDEX_EN (1 << 31)
3187 * Clock control & power management
3189 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3190 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3191 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
3192 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3194 #define VGA0 _MMIO(0x6000)
3195 #define VGA1 _MMIO(0x6004)
3196 #define VGA_PD _MMIO(0x6010)
3197 #define VGA0_PD_P2_DIV_4 (1 << 7)
3198 #define VGA0_PD_P1_DIV_2 (1 << 5)
3199 #define VGA0_PD_P1_SHIFT 0
3200 #define VGA0_PD_P1_MASK (0x1f << 0)
3201 #define VGA1_PD_P2_DIV_4 (1 << 15)
3202 #define VGA1_PD_P1_DIV_2 (1 << 13)
3203 #define VGA1_PD_P1_SHIFT 8
3204 #define VGA1_PD_P1_MASK (0x1f << 8)
3205 #define DPLL_VCO_ENABLE (1 << 31)
3206 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
3207 #define DPLL_DVO_2X_MODE (1 << 30)
3208 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
3209 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
3210 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
3211 #define DPLL_VGA_MODE_DIS (1 << 28)
3212 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3213 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3214 #define DPLL_MODE_MASK (3 << 26)
3215 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3216 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3217 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3218 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3219 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3220 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
3221 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
3222 #define DPLL_LOCK_VLV (1 << 15)
3223 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3224 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3225 #define DPLL_SSC_REF_CLK_CHV (1 << 13)
3226 #define DPLL_PORTC_READY_MASK (0xf << 4)
3227 #define DPLL_PORTB_READY_MASK (0xf)
3229 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
3231 /* Additional CHV pll/phy registers */
3232 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
3233 #define DPLL_PORTD_READY_MASK (0xf)
3234 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3235 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
3236 #define PHY_LDO_DELAY_0NS 0x0
3237 #define PHY_LDO_DELAY_200NS 0x1
3238 #define PHY_LDO_DELAY_600NS 0x2
3239 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3240 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3241 #define PHY_CH_SU_PSR 0x1
3242 #define PHY_CH_DEEP_PSR 0x7
3243 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
3244 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
3245 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3246 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3247 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3248 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3251 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3252 * this field (only one bit may be set).
3254 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3255 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
3256 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3257 /* i830, required in DVO non-gang */
3258 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
3259 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3260 #define PLL_REF_INPUT_DREFCLK (0 << 13)
3261 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3262 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3263 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3264 #define PLL_REF_INPUT_MASK (3 << 13)
3265 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
3266 /* Ironlake */
3267 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3268 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3269 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
3270 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3271 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3274 * Parallel to Serial Load Pulse phase selection.
3275 * Selects the phase for the 10X DPLL clock for the PCIe
3276 * digital display port. The range is 4 to 13; 10 or more
3277 * is just a flip delay. The default is 6
3279 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3280 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3282 * SDVO multiplier for 945G/GM. Not used on 965.
3284 #define SDVO_MULTIPLIER_MASK 0x000000ff
3285 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
3286 #define SDVO_MULTIPLIER_SHIFT_VGA 0
3288 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3289 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3290 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
3291 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3294 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3296 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3298 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3299 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
3300 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3301 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3302 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3304 * SDVO/UDI pixel multiplier.
3306 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3307 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3308 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3309 * dummy bytes in the datastream at an increased clock rate, with both sides of
3310 * the link knowing how many bytes are fill.
3312 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3313 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3314 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3315 * through an SDVO command.
3317 * This register field has values of multiplication factor minus 1, with
3318 * a maximum multiplier of 5 for SDVO.
3320 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3321 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3323 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3324 * This best be set to the default value (3) or the CRT won't work. No,
3325 * I don't entirely understand what this does...
3327 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3328 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
3330 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3332 #define _FPA0 0x6040
3333 #define _FPA1 0x6044
3334 #define _FPB0 0x6048
3335 #define _FPB1 0x604c
3336 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3337 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3338 #define FP_N_DIV_MASK 0x003f0000
3339 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
3340 #define FP_N_DIV_SHIFT 16
3341 #define FP_M1_DIV_MASK 0x00003f00
3342 #define FP_M1_DIV_SHIFT 8
3343 #define FP_M2_DIV_MASK 0x0000003f
3344 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
3345 #define FP_M2_DIV_SHIFT 0
3346 #define DPLL_TEST _MMIO(0x606c)
3347 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3348 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3349 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3350 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3351 #define DPLLB_TEST_N_BYPASS (1 << 19)
3352 #define DPLLB_TEST_M_BYPASS (1 << 18)
3353 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3354 #define DPLLA_TEST_N_BYPASS (1 << 3)
3355 #define DPLLA_TEST_M_BYPASS (1 << 2)
3356 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
3357 #define D_STATE _MMIO(0x6104)
3358 #define DSTATE_GFX_RESET_I830 (1 << 6)
3359 #define DSTATE_PLL_D3_OFF (1 << 3)
3360 #define DSTATE_GFX_CLOCK_GATING (1 << 1)
3361 #define DSTATE_DOT_CLOCK_GATING (1 << 0)
3362 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
3363 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3364 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3365 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3366 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3367 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3368 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3369 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3370 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
3371 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3372 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3373 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3374 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3375 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3376 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3377 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3378 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3379 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3380 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3381 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3382 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3383 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3384 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3385 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3386 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3387 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3388 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3389 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3390 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3391 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
3393 * This bit must be set on the 830 to prevent hangs when turning off the
3394 * overlay scaler.
3396 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3397 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3398 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3399 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3400 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3402 #define RENCLK_GATE_D1 _MMIO(0x6204)
3403 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3404 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3405 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3406 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3407 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3408 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3409 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3410 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3411 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
3412 /* This bit must be unset on 855,865 */
3413 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
3414 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3415 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
3416 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
3417 /* This bit must be set on 855,865. */
3418 # define SV_CLOCK_GATE_DISABLE (1 << 0)
3419 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3420 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3421 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3422 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3423 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3424 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3425 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3426 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3427 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3428 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3429 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3430 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3431 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3432 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3433 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3434 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3435 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3437 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
3438 /* This bit must always be set on 965G/965GM */
3439 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3440 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3441 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3442 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3443 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3444 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
3445 /* This bit must always be set on 965G */
3446 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3447 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3448 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3449 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3450 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3451 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3452 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3453 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3454 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3455 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3456 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3457 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3458 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3459 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3460 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3461 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3462 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3463 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3464 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3466 #define RENCLK_GATE_D2 _MMIO(0x6208)
3467 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3468 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3469 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
3471 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
3472 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3474 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3475 #define DEUC _MMIO(0x6214) /* CRL only */
3477 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
3478 #define FW_CSPWRDWNEN (1 << 15)
3480 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
3482 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
3483 #define CDCLK_FREQ_SHIFT 4
3484 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3485 #define CZCLK_FREQ_MASK 0xf
3487 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
3488 #define PFI_CREDIT_63 (9 << 28) /* chv only */
3489 #define PFI_CREDIT_31 (8 << 28) /* chv only */
3490 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3491 #define PFI_CREDIT_RESEND (1 << 27)
3492 #define VGA_FAST_MODE_DISABLE (1 << 14)
3494 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
3497 * Palette regs
3499 #define PALETTE_A_OFFSET 0xa000
3500 #define PALETTE_B_OFFSET 0xa800
3501 #define CHV_PALETTE_C_OFFSET 0xc000
3502 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3503 dev_priv->info.display_mmio_offset + (i) * 4)
3505 /* MCH MMIO space */
3508 * MCHBAR mirror.
3510 * This mirrors the MCHBAR MMIO space whose location is determined by
3511 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3512 * every way. It is not accessible from the CP register read instructions.
3514 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3515 * just read.
3517 #define MCHBAR_MIRROR_BASE 0x10000
3519 #define MCHBAR_MIRROR_BASE_SNB 0x140000
3521 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3522 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3523 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3524 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3525 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
3527 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3528 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3530 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3531 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3532 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3533 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3534 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3535 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
3536 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
3537 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
3538 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3539 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
3541 /* Pineview MCH register contains DDR3 setting */
3542 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3543 #define CSHRDDR3CTL_DDR3 (1 << 2)
3545 /* 965 MCH register controlling DRAM channel configuration */
3546 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3547 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3549 /* snb MCH registers for reading the DRAM channel configuration */
3550 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3551 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3552 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3553 #define MAD_DIMM_ECC_MASK (0x3 << 24)
3554 #define MAD_DIMM_ECC_OFF (0x0 << 24)
3555 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3556 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3557 #define MAD_DIMM_ECC_ON (0x3 << 24)
3558 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3559 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3560 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3561 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3562 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3563 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3564 #define MAD_DIMM_A_SELECT (0x1 << 16)
3565 /* DIMM sizes are in multiples of 256mb. */
3566 #define MAD_DIMM_B_SIZE_SHIFT 8
3567 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3568 #define MAD_DIMM_A_SIZE_SHIFT 0
3569 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3571 /* snb MCH registers for priority tuning */
3572 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3573 #define MCH_SSKPD_WM0_MASK 0x3f
3574 #define MCH_SSKPD_WM0_VAL 0xc
3576 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
3578 /* Clocking configuration register */
3579 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3580 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
3581 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3582 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3583 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3584 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3585 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
3586 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
3588 * Note that on at least on ELK the below value is reported for both
3589 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3590 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3592 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
3593 #define CLKCFG_FSB_MASK (7 << 0)
3594 #define CLKCFG_MEM_533 (1 << 4)
3595 #define CLKCFG_MEM_667 (2 << 4)
3596 #define CLKCFG_MEM_800 (3 << 4)
3597 #define CLKCFG_MEM_MASK (7 << 4)
3599 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3600 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3602 #define TSC1 _MMIO(0x11001)
3603 #define TSE (1 << 0)
3604 #define TR1 _MMIO(0x11006)
3605 #define TSFS _MMIO(0x11020)
3606 #define TSFS_SLOPE_MASK 0x0000ff00
3607 #define TSFS_SLOPE_SHIFT 8
3608 #define TSFS_INTR_MASK 0x000000ff
3610 #define CRSTANDVID _MMIO(0x11100)
3611 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3612 #define PXVFREQ_PX_MASK 0x7f000000
3613 #define PXVFREQ_PX_SHIFT 24
3614 #define VIDFREQ_BASE _MMIO(0x11110)
3615 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3616 #define VIDFREQ2 _MMIO(0x11114)
3617 #define VIDFREQ3 _MMIO(0x11118)
3618 #define VIDFREQ4 _MMIO(0x1111c)
3619 #define VIDFREQ_P0_MASK 0x1f000000
3620 #define VIDFREQ_P0_SHIFT 24
3621 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3622 #define VIDFREQ_P0_CSCLK_SHIFT 20
3623 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3624 #define VIDFREQ_P0_CRCLK_SHIFT 16
3625 #define VIDFREQ_P1_MASK 0x00001f00
3626 #define VIDFREQ_P1_SHIFT 8
3627 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3628 #define VIDFREQ_P1_CSCLK_SHIFT 4
3629 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
3630 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
3631 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3632 #define INTTOEXT_MAP3_SHIFT 24
3633 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3634 #define INTTOEXT_MAP2_SHIFT 16
3635 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3636 #define INTTOEXT_MAP1_SHIFT 8
3637 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3638 #define INTTOEXT_MAP0_SHIFT 0
3639 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
3640 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
3641 #define MEMCTL_CMD_MASK 0xe000
3642 #define MEMCTL_CMD_SHIFT 13
3643 #define MEMCTL_CMD_RCLK_OFF 0
3644 #define MEMCTL_CMD_RCLK_ON 1
3645 #define MEMCTL_CMD_CHFREQ 2
3646 #define MEMCTL_CMD_CHVID 3
3647 #define MEMCTL_CMD_VMMOFF 4
3648 #define MEMCTL_CMD_VMMON 5
3649 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
3650 when command complete */
3651 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3652 #define MEMCTL_FREQ_SHIFT 8
3653 #define MEMCTL_SFCAVM (1 << 7)
3654 #define MEMCTL_TGT_VID_MASK 0x007f
3655 #define MEMIHYST _MMIO(0x1117c)
3656 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
3657 #define MEMINT_RSEXIT_EN (1 << 8)
3658 #define MEMINT_CX_SUPR_EN (1 << 7)
3659 #define MEMINT_CONT_BUSY_EN (1 << 6)
3660 #define MEMINT_AVG_BUSY_EN (1 << 5)
3661 #define MEMINT_EVAL_CHG_EN (1 << 4)
3662 #define MEMINT_MON_IDLE_EN (1 << 3)
3663 #define MEMINT_UP_EVAL_EN (1 << 2)
3664 #define MEMINT_DOWN_EVAL_EN (1 << 1)
3665 #define MEMINT_SW_CMD_EN (1 << 0)
3666 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
3667 #define MEM_RSEXIT_MASK 0xc000
3668 #define MEM_RSEXIT_SHIFT 14
3669 #define MEM_CONT_BUSY_MASK 0x3000
3670 #define MEM_CONT_BUSY_SHIFT 12
3671 #define MEM_AVG_BUSY_MASK 0x0c00
3672 #define MEM_AVG_BUSY_SHIFT 10
3673 #define MEM_EVAL_CHG_MASK 0x0300
3674 #define MEM_EVAL_BUSY_SHIFT 8
3675 #define MEM_MON_IDLE_MASK 0x00c0
3676 #define MEM_MON_IDLE_SHIFT 6
3677 #define MEM_UP_EVAL_MASK 0x0030
3678 #define MEM_UP_EVAL_SHIFT 4
3679 #define MEM_DOWN_EVAL_MASK 0x000c
3680 #define MEM_DOWN_EVAL_SHIFT 2
3681 #define MEM_SW_CMD_MASK 0x0003
3682 #define MEM_INT_STEER_GFX 0
3683 #define MEM_INT_STEER_CMR 1
3684 #define MEM_INT_STEER_SMI 2
3685 #define MEM_INT_STEER_SCI 3
3686 #define MEMINTRSTS _MMIO(0x11184)
3687 #define MEMINT_RSEXIT (1 << 7)
3688 #define MEMINT_CONT_BUSY (1 << 6)
3689 #define MEMINT_AVG_BUSY (1 << 5)
3690 #define MEMINT_EVAL_CHG (1 << 4)
3691 #define MEMINT_MON_IDLE (1 << 3)
3692 #define MEMINT_UP_EVAL (1 << 2)
3693 #define MEMINT_DOWN_EVAL (1 << 1)
3694 #define MEMINT_SW_CMD (1 << 0)
3695 #define MEMMODECTL _MMIO(0x11190)
3696 #define MEMMODE_BOOST_EN (1 << 31)
3697 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3698 #define MEMMODE_BOOST_FREQ_SHIFT 24
3699 #define MEMMODE_IDLE_MODE_MASK 0x00030000
3700 #define MEMMODE_IDLE_MODE_SHIFT 16
3701 #define MEMMODE_IDLE_MODE_EVAL 0
3702 #define MEMMODE_IDLE_MODE_CONT 1
3703 #define MEMMODE_HWIDLE_EN (1 << 15)
3704 #define MEMMODE_SWMODE_EN (1 << 14)
3705 #define MEMMODE_RCLK_GATE (1 << 13)
3706 #define MEMMODE_HW_UPDATE (1 << 12)
3707 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3708 #define MEMMODE_FSTART_SHIFT 8
3709 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3710 #define MEMMODE_FMAX_SHIFT 4
3711 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
3712 #define RCBMAXAVG _MMIO(0x1119c)
3713 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
3714 #define SWMEMCMD_RENDER_OFF (0 << 13)
3715 #define SWMEMCMD_RENDER_ON (1 << 13)
3716 #define SWMEMCMD_SWFREQ (2 << 13)
3717 #define SWMEMCMD_TARVID (3 << 13)
3718 #define SWMEMCMD_VRM_OFF (4 << 13)
3719 #define SWMEMCMD_VRM_ON (5 << 13)
3720 #define CMDSTS (1 << 12)
3721 #define SFCAVM (1 << 11)
3722 #define SWFREQ_MASK 0x0380 /* P0-7 */
3723 #define SWFREQ_SHIFT 7
3724 #define TARVID_MASK 0x001f
3725 #define MEMSTAT_CTG _MMIO(0x111a0)
3726 #define RCBMINAVG _MMIO(0x111a0)
3727 #define RCUPEI _MMIO(0x111b0)
3728 #define RCDNEI _MMIO(0x111b4)
3729 #define RSTDBYCTL _MMIO(0x111b8)
3730 #define RS1EN (1 << 31)
3731 #define RS2EN (1 << 30)
3732 #define RS3EN (1 << 29)
3733 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3734 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3735 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3736 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3737 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3738 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3739 #define RSX_STATUS_MASK (7 << 20)
3740 #define RSX_STATUS_ON (0 << 20)
3741 #define RSX_STATUS_RC1 (1 << 20)
3742 #define RSX_STATUS_RC1E (2 << 20)
3743 #define RSX_STATUS_RS1 (3 << 20)
3744 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3745 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3746 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3747 #define RSX_STATUS_RSVD2 (7 << 20)
3748 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3749 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3750 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3751 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3752 #define RS1CONTSAV_MASK (3 << 14)
3753 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3754 #define RS1CONTSAV_RSVD (1 << 14)
3755 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3756 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3757 #define NORMSLEXLAT_MASK (3 << 12)
3758 #define SLOW_RS123 (0 << 12)
3759 #define SLOW_RS23 (1 << 12)
3760 #define SLOW_RS3 (2 << 12)
3761 #define NORMAL_RS123 (3 << 12)
3762 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3763 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3764 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3765 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3766 #define RS_CSTATE_MASK (3 << 4)
3767 #define RS_CSTATE_C367_RS1 (0 << 4)
3768 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3769 #define RS_CSTATE_RSVD (2 << 4)
3770 #define RS_CSTATE_C367_RS2 (3 << 4)
3771 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3772 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
3773 #define VIDCTL _MMIO(0x111c0)
3774 #define VIDSTS _MMIO(0x111c8)
3775 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
3776 #define MEMSTAT_ILK _MMIO(0x111f8)
3777 #define MEMSTAT_VID_MASK 0x7f00
3778 #define MEMSTAT_VID_SHIFT 8
3779 #define MEMSTAT_PSTATE_MASK 0x00f8
3780 #define MEMSTAT_PSTATE_SHIFT 3
3781 #define MEMSTAT_MON_ACTV (1 << 2)
3782 #define MEMSTAT_SRC_CTL_MASK 0x0003
3783 #define MEMSTAT_SRC_CTL_CORE 0
3784 #define MEMSTAT_SRC_CTL_TRB 1
3785 #define MEMSTAT_SRC_CTL_THM 2
3786 #define MEMSTAT_SRC_CTL_STDBY 3
3787 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
3788 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
3789 #define PMMISC _MMIO(0x11214)
3790 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
3791 #define SDEW _MMIO(0x1124c)
3792 #define CSIEW0 _MMIO(0x11250)
3793 #define CSIEW1 _MMIO(0x11254)
3794 #define CSIEW2 _MMIO(0x11258)
3795 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3796 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3797 #define MCHAFE _MMIO(0x112c0)
3798 #define CSIEC _MMIO(0x112e0)
3799 #define DMIEC _MMIO(0x112e4)
3800 #define DDREC _MMIO(0x112e8)
3801 #define PEG0EC _MMIO(0x112ec)
3802 #define PEG1EC _MMIO(0x112f0)
3803 #define GFXEC _MMIO(0x112f4)
3804 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
3805 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
3806 #define ECR _MMIO(0x11600)
3807 #define ECR_GPFE (1 << 31)
3808 #define ECR_IMONE (1 << 30)
3809 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
3810 #define OGW0 _MMIO(0x11608)
3811 #define OGW1 _MMIO(0x1160c)
3812 #define EG0 _MMIO(0x11610)
3813 #define EG1 _MMIO(0x11614)
3814 #define EG2 _MMIO(0x11618)
3815 #define EG3 _MMIO(0x1161c)
3816 #define EG4 _MMIO(0x11620)
3817 #define EG5 _MMIO(0x11624)
3818 #define EG6 _MMIO(0x11628)
3819 #define EG7 _MMIO(0x1162c)
3820 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3821 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3822 #define LCFUSE02 _MMIO(0x116c0)
3823 #define LCFUSE_HIV_MASK 0x000000ff
3824 #define CSIPLL0 _MMIO(0x12c10)
3825 #define DDRMPLL1 _MMIO(0X12c20)
3826 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
3828 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
3829 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
3831 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3832 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3833 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3834 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3835 #define BXT_RP_STATE_CAP _MMIO(0x138170)
3838 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3839 * 8300) freezing up around GPU hangs. Looks as if even
3840 * scheduling/timer interrupts start misbehaving if the RPS
3841 * EI/thresholds are "bad", leading to a very sluggish or even
3842 * frozen machine.
3844 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
3845 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
3846 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
3847 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
3848 (IS_GEN9_LP(dev_priv) ? \
3849 INTERVAL_0_833_US(us) : \
3850 INTERVAL_1_33_US(us)) : \
3851 INTERVAL_1_28_US(us))
3853 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3854 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3855 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3856 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
3857 (IS_GEN9_LP(dev_priv) ? \
3858 INTERVAL_0_833_TO_US(interval) : \
3859 INTERVAL_1_33_TO_US(interval)) : \
3860 INTERVAL_1_28_TO_US(interval))
3863 * Logical Context regs
3865 #define CCID _MMIO(0x2180)
3866 #define CCID_EN BIT(0)
3867 #define CCID_EXTENDED_STATE_RESTORE BIT(2)
3868 #define CCID_EXTENDED_STATE_SAVE BIT(3)
3870 * Notes on SNB/IVB/VLV context size:
3871 * - Power context is saved elsewhere (LLC or stolen)
3872 * - Ring/execlist context is saved on SNB, not on IVB
3873 * - Extended context size already includes render context size
3874 * - We always need to follow the extended context size.
3875 * SNB BSpec has comments indicating that we should use the
3876 * render context size instead if execlists are disabled, but
3877 * based on empirical testing that's just nonsense.
3878 * - Pipelined/VF state is saved on SNB/IVB respectively
3879 * - GT1 size just indicates how much of render context
3880 * doesn't need saving on GT1
3882 #define CXT_SIZE _MMIO(0x21a0)
3883 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3884 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3885 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3886 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3887 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
3888 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
3889 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3890 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
3891 #define GEN7_CXT_SIZE _MMIO(0x21a8)
3892 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3893 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3894 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3895 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3896 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3897 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
3898 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
3899 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
3901 enum {
3902 INTEL_ADVANCED_CONTEXT = 0,
3903 INTEL_LEGACY_32B_CONTEXT,
3904 INTEL_ADVANCED_AD_CONTEXT,
3905 INTEL_LEGACY_64B_CONTEXT
3908 enum {
3909 FAULT_AND_HANG = 0,
3910 FAULT_AND_HALT, /* Debug only */
3911 FAULT_AND_STREAM,
3912 FAULT_AND_CONTINUE /* Unsupported */
3915 #define GEN8_CTX_VALID (1 << 0)
3916 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3917 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
3918 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3919 #define GEN8_CTX_PRIVILEGE (1 << 8)
3920 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3922 #define GEN8_CTX_ID_SHIFT 32
3923 #define GEN8_CTX_ID_WIDTH 21
3924 #define GEN11_SW_CTX_ID_SHIFT 37
3925 #define GEN11_SW_CTX_ID_WIDTH 11
3926 #define GEN11_ENGINE_CLASS_SHIFT 61
3927 #define GEN11_ENGINE_CLASS_WIDTH 3
3928 #define GEN11_ENGINE_INSTANCE_SHIFT 48
3929 #define GEN11_ENGINE_INSTANCE_WIDTH 6
3931 #define CHV_CLK_CTL1 _MMIO(0x101100)
3932 #define VLV_CLK_CTL2 _MMIO(0x101104)
3933 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3936 * Overlay regs
3939 #define OVADD _MMIO(0x30000)
3940 #define DOVSTA _MMIO(0x30008)
3941 #define OC_BUF (0x3 << 20)
3942 #define OGAMC5 _MMIO(0x30010)
3943 #define OGAMC4 _MMIO(0x30014)
3944 #define OGAMC3 _MMIO(0x30018)
3945 #define OGAMC2 _MMIO(0x3001c)
3946 #define OGAMC1 _MMIO(0x30020)
3947 #define OGAMC0 _MMIO(0x30024)
3950 * GEN9 clock gating regs
3952 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3953 #define DARBF_GATING_DIS (1 << 27)
3954 #define PWM2_GATING_DIS (1 << 14)
3955 #define PWM1_GATING_DIS (1 << 13)
3957 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3958 #define BXT_GMBUS_GATING_DIS (1 << 14)
3960 #define _CLKGATE_DIS_PSL_A 0x46520
3961 #define _CLKGATE_DIS_PSL_B 0x46524
3962 #define _CLKGATE_DIS_PSL_C 0x46528
3963 #define DUPS1_GATING_DIS (1 << 15)
3964 #define DUPS2_GATING_DIS (1 << 19)
3965 #define DUPS3_GATING_DIS (1 << 23)
3966 #define DPF_GATING_DIS (1 << 10)
3967 #define DPF_RAM_GATING_DIS (1 << 9)
3968 #define DPFR_GATING_DIS (1 << 8)
3970 #define CLKGATE_DIS_PSL(pipe) \
3971 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3974 * GEN10 clock gating regs
3976 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3977 #define SARBUNIT_CLKGATE_DIS (1 << 5)
3978 #define RCCUNIT_CLKGATE_DIS (1 << 7)
3979 #define MSCUNIT_CLKGATE_DIS (1 << 10)
3981 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3982 #define GWUNIT_CLKGATE_DIS (1 << 16)
3984 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3985 #define VFUNIT_CLKGATE_DIS (1 << 20)
3987 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3988 #define CGPSF_CLKGATE_DIS (1 << 3)
3991 * Display engine regs
3994 /* Pipe A CRC regs */
3995 #define _PIPE_CRC_CTL_A 0x60050
3996 #define PIPE_CRC_ENABLE (1 << 31)
3997 /* ivb+ source selection */
3998 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3999 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4000 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
4001 /* ilk+ source selection */
4002 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4003 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4004 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4005 /* embedded DP port on the north display block, reserved on ivb */
4006 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4007 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
4008 /* vlv source selection */
4009 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4010 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4011 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4012 /* with DP port the pipe source is invalid */
4013 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4014 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4015 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4016 /* gen3+ source selection */
4017 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4018 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4019 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4020 /* with DP/TV port the pipe source is invalid */
4021 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4022 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4023 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4024 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4025 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4026 /* gen2 doesn't have source selection bits */
4027 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
4029 #define _PIPE_CRC_RES_1_A_IVB 0x60064
4030 #define _PIPE_CRC_RES_2_A_IVB 0x60068
4031 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
4032 #define _PIPE_CRC_RES_4_A_IVB 0x60070
4033 #define _PIPE_CRC_RES_5_A_IVB 0x60074
4035 #define _PIPE_CRC_RES_RED_A 0x60060
4036 #define _PIPE_CRC_RES_GREEN_A 0x60064
4037 #define _PIPE_CRC_RES_BLUE_A 0x60068
4038 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4039 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
4041 /* Pipe B CRC regs */
4042 #define _PIPE_CRC_RES_1_B_IVB 0x61064
4043 #define _PIPE_CRC_RES_2_B_IVB 0x61068
4044 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
4045 #define _PIPE_CRC_RES_4_B_IVB 0x61070
4046 #define _PIPE_CRC_RES_5_B_IVB 0x61074
4048 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4049 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4050 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4051 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4052 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4053 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4055 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4056 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4057 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4058 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4059 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4061 /* Pipe A timing regs */
4062 #define _HTOTAL_A 0x60000
4063 #define _HBLANK_A 0x60004
4064 #define _HSYNC_A 0x60008
4065 #define _VTOTAL_A 0x6000c
4066 #define _VBLANK_A 0x60010
4067 #define _VSYNC_A 0x60014
4068 #define _PIPEASRC 0x6001c
4069 #define _BCLRPAT_A 0x60020
4070 #define _VSYNCSHIFT_A 0x60028
4071 #define _PIPE_MULT_A 0x6002c
4073 /* Pipe B timing regs */
4074 #define _HTOTAL_B 0x61000
4075 #define _HBLANK_B 0x61004
4076 #define _HSYNC_B 0x61008
4077 #define _VTOTAL_B 0x6100c
4078 #define _VBLANK_B 0x61010
4079 #define _VSYNC_B 0x61014
4080 #define _PIPEBSRC 0x6101c
4081 #define _BCLRPAT_B 0x61020
4082 #define _VSYNCSHIFT_B 0x61028
4083 #define _PIPE_MULT_B 0x6102c
4085 #define TRANSCODER_A_OFFSET 0x60000
4086 #define TRANSCODER_B_OFFSET 0x61000
4087 #define TRANSCODER_C_OFFSET 0x62000
4088 #define CHV_TRANSCODER_C_OFFSET 0x63000
4089 #define TRANSCODER_EDP_OFFSET 0x6f000
4091 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
4092 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4093 dev_priv->info.display_mmio_offset)
4095 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4096 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4097 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4098 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4099 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4100 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4101 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4102 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4103 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4104 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
4106 /* VLV eDP PSR registers */
4107 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4108 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
4109 #define VLV_EDP_PSR_ENABLE (1 << 0)
4110 #define VLV_EDP_PSR_RESET (1 << 1)
4111 #define VLV_EDP_PSR_MODE_MASK (7 << 2)
4112 #define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4113 #define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4114 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4115 #define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4116 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4117 #define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4118 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
4119 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
4120 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
4122 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4123 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
4124 #define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4125 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4126 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
4127 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
4129 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4130 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
4131 #define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
4132 #define VLV_EDP_PSR_CURR_STATE_MASK 7
4133 #define VLV_EDP_PSR_DISABLED (0 << 0)
4134 #define VLV_EDP_PSR_INACTIVE (1 << 0)
4135 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4136 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4137 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4138 #define VLV_EDP_PSR_EXIT (5 << 0)
4139 #define VLV_EDP_PSR_IN_TRANS (1 << 7)
4140 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
4142 /* HSW+ eDP PSR registers */
4143 #define HSW_EDP_PSR_BASE 0x64800
4144 #define BDW_EDP_PSR_BASE 0x6f800
4145 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
4146 #define EDP_PSR_ENABLE (1 << 31)
4147 #define BDW_PSR_SINGLE_FRAME (1 << 30)
4148 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4149 #define EDP_PSR_LINK_STANDBY (1 << 27)
4150 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4151 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4152 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4153 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4154 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
4155 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4156 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4157 #define EDP_PSR_TP1_TP2_SEL (0 << 11)
4158 #define EDP_PSR_TP1_TP3_SEL (1 << 11)
4159 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
4160 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4161 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4162 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4163 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4164 #define EDP_PSR_TP1_TIME_500us (0 << 4)
4165 #define EDP_PSR_TP1_TIME_100us (1 << 4)
4166 #define EDP_PSR_TP1_TIME_2500us (2 << 4)
4167 #define EDP_PSR_TP1_TIME_0us (3 << 4)
4168 #define EDP_PSR_IDLE_FRAME_SHIFT 0
4170 /* Bspec claims those aren't shifted but stay at 0x64800 */
4171 #define EDP_PSR_IMR _MMIO(0x64834)
4172 #define EDP_PSR_IIR _MMIO(0x64838)
4173 #define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4174 #define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4175 #define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
4177 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
4178 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4179 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4180 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4181 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4182 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4184 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
4186 #define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
4187 #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4188 #define EDP_PSR_STATUS_STATE_SHIFT 29
4189 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4190 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4191 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4192 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4193 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4194 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4195 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4196 #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4197 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4198 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4199 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
4200 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4201 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4202 #define EDP_PSR_STATUS_COUNT_SHIFT 16
4203 #define EDP_PSR_STATUS_COUNT_MASK 0xf
4204 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4205 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4206 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4207 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4208 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
4209 #define EDP_PSR_STATUS_IDLE_MASK 0xf
4211 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
4212 #define EDP_PSR_PERF_CNT_MASK 0xffffff
4214 #define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
4215 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4216 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4217 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4218 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4219 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4220 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4222 #define EDP_PSR2_CTL _MMIO(0x6f900)
4223 #define EDP_PSR2_ENABLE (1 << 31)
4224 #define EDP_SU_TRACK_ENABLE (1 << 30)
4225 #define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4226 #define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4227 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4228 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4229 #define EDP_PSR2_TP2_TIME_500us (0 << 8)
4230 #define EDP_PSR2_TP2_TIME_100us (1 << 8)
4231 #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4232 #define EDP_PSR2_TP2_TIME_50us (3 << 8)
4233 #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4234 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4235 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4236 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4237 #define EDP_PSR2_IDLE_FRAME_MASK 0xf
4238 #define EDP_PSR2_IDLE_FRAME_SHIFT 0
4240 #define _PSR_EVENT_TRANS_A 0x60848
4241 #define _PSR_EVENT_TRANS_B 0x61848
4242 #define _PSR_EVENT_TRANS_C 0x62848
4243 #define _PSR_EVENT_TRANS_D 0x63848
4244 #define _PSR_EVENT_TRANS_EDP 0x6F848
4245 #define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4246 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4247 #define PSR_EVENT_PSR2_DISABLED (1 << 16)
4248 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4249 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4250 #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4251 #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4252 #define PSR_EVENT_MEMORY_UP (1 << 10)
4253 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4254 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4255 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4256 #define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4257 #define PSR_EVENT_HDCP_ENABLE (1 << 4)
4258 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4259 #define PSR_EVENT_VBI_ENABLE (1 << 2)
4260 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4261 #define PSR_EVENT_PSR_DISABLE (1 << 0)
4263 #define EDP_PSR2_STATUS _MMIO(0x6f940)
4264 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
4265 #define EDP_PSR2_STATUS_STATE_SHIFT 28
4267 /* VGA port control */
4268 #define ADPA _MMIO(0x61100)
4269 #define PCH_ADPA _MMIO(0xe1100)
4270 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
4272 #define ADPA_DAC_ENABLE (1 << 31)
4273 #define ADPA_DAC_DISABLE 0
4274 #define ADPA_PIPE_SEL_SHIFT 30
4275 #define ADPA_PIPE_SEL_MASK (1 << 30)
4276 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4277 #define ADPA_PIPE_SEL_SHIFT_CPT 29
4278 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
4279 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4280 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4281 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4282 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4283 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4284 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4285 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4286 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4287 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4288 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4289 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4290 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4291 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4292 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4293 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4294 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4295 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4296 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4297 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4298 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4299 #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
4300 #define ADPA_SETS_HVPOLARITY 0
4301 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4302 #define ADPA_VSYNC_CNTL_ENABLE 0
4303 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4304 #define ADPA_HSYNC_CNTL_ENABLE 0
4305 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4306 #define ADPA_VSYNC_ACTIVE_LOW 0
4307 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4308 #define ADPA_HSYNC_ACTIVE_LOW 0
4309 #define ADPA_DPMS_MASK (~(3 << 10))
4310 #define ADPA_DPMS_ON (0 << 10)
4311 #define ADPA_DPMS_SUSPEND (1 << 10)
4312 #define ADPA_DPMS_STANDBY (2 << 10)
4313 #define ADPA_DPMS_OFF (3 << 10)
4316 /* Hotplug control (945+ only) */
4317 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
4318 #define PORTB_HOTPLUG_INT_EN (1 << 29)
4319 #define PORTC_HOTPLUG_INT_EN (1 << 28)
4320 #define PORTD_HOTPLUG_INT_EN (1 << 27)
4321 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
4322 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
4323 #define TV_HOTPLUG_INT_EN (1 << 18)
4324 #define CRT_HOTPLUG_INT_EN (1 << 9)
4325 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4326 PORTC_HOTPLUG_INT_EN | \
4327 PORTD_HOTPLUG_INT_EN | \
4328 SDVOC_HOTPLUG_INT_EN | \
4329 SDVOB_HOTPLUG_INT_EN | \
4330 CRT_HOTPLUG_INT_EN)
4331 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
4332 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4333 /* must use period 64 on GM45 according to docs */
4334 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4335 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4336 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4337 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4338 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4339 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4340 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4341 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4342 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4343 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4344 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4345 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
4347 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
4349 * HDMI/DP bits are g4x+
4351 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4352 * Please check the detailed lore in the commit message for for experimental
4353 * evidence.
4355 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4356 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4357 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4358 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4359 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4360 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
4361 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
4362 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
4363 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
4364 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4365 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
4366 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
4367 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4368 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
4369 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
4370 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4371 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
4372 /* CRT/TV common between gen3+ */
4373 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
4374 #define TV_HOTPLUG_INT_STATUS (1 << 10)
4375 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4376 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4377 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4378 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4379 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4380 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4381 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
4382 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4384 /* SDVO is different across gen3/4 */
4385 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4386 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4388 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4389 * since reality corrobates that they're the same as on gen3. But keep these
4390 * bits here (and the comment!) to help any other lost wanderers back onto the
4391 * right tracks.
4393 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4394 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4395 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4396 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
4397 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4398 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4399 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4400 PORTB_HOTPLUG_INT_STATUS | \
4401 PORTC_HOTPLUG_INT_STATUS | \
4402 PORTD_HOTPLUG_INT_STATUS)
4404 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4405 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4406 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4407 PORTB_HOTPLUG_INT_STATUS | \
4408 PORTC_HOTPLUG_INT_STATUS | \
4409 PORTD_HOTPLUG_INT_STATUS)
4411 /* SDVO and HDMI port control.
4412 * The same register may be used for SDVO or HDMI */
4413 #define _GEN3_SDVOB 0x61140
4414 #define _GEN3_SDVOC 0x61160
4415 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4416 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
4417 #define GEN4_HDMIB GEN3_SDVOB
4418 #define GEN4_HDMIC GEN3_SDVOC
4419 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4420 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4421 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4422 #define PCH_SDVOB _MMIO(0xe1140)
4423 #define PCH_HDMIB PCH_SDVOB
4424 #define PCH_HDMIC _MMIO(0xe1150)
4425 #define PCH_HDMID _MMIO(0xe1160)
4427 #define PORT_DFT_I9XX _MMIO(0x61150)
4428 #define DC_BALANCE_RESET (1 << 25)
4429 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
4430 #define DC_BALANCE_RESET_VLV (1 << 31)
4431 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4432 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
4433 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
4434 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
4436 /* Gen 3 SDVO bits: */
4437 #define SDVO_ENABLE (1 << 31)
4438 #define SDVO_PIPE_SEL_SHIFT 30
4439 #define SDVO_PIPE_SEL_MASK (1 << 30)
4440 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4441 #define SDVO_STALL_SELECT (1 << 29)
4442 #define SDVO_INTERRUPT_ENABLE (1 << 26)
4444 * 915G/GM SDVO pixel multiplier.
4445 * Programmed value is multiplier - 1, up to 5x.
4446 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4448 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
4449 #define SDVO_PORT_MULTIPLY_SHIFT 23
4450 #define SDVO_PHASE_SELECT_MASK (15 << 19)
4451 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4452 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4453 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4454 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4455 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4456 #define SDVO_DETECTED (1 << 2)
4457 /* Bits to be preserved when writing */
4458 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4459 SDVO_INTERRUPT_ENABLE)
4460 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4462 /* Gen 4 SDVO/HDMI bits: */
4463 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
4464 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
4465 #define SDVO_ENCODING_SDVO (0 << 10)
4466 #define SDVO_ENCODING_HDMI (2 << 10)
4467 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4468 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4469 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
4470 #define SDVO_AUDIO_ENABLE (1 << 6)
4471 /* VSYNC/HSYNC bits new with 965, default is to be set */
4472 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4473 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4475 /* Gen 5 (IBX) SDVO/HDMI bits: */
4476 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
4477 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4479 /* Gen 6 (CPT) SDVO/HDMI bits: */
4480 #define SDVO_PIPE_SEL_SHIFT_CPT 29
4481 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
4482 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4484 /* CHV SDVO/HDMI bits: */
4485 #define SDVO_PIPE_SEL_SHIFT_CHV 24
4486 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4487 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4490 /* DVO port control */
4491 #define _DVOA 0x61120
4492 #define DVOA _MMIO(_DVOA)
4493 #define _DVOB 0x61140
4494 #define DVOB _MMIO(_DVOB)
4495 #define _DVOC 0x61160
4496 #define DVOC _MMIO(_DVOC)
4497 #define DVO_ENABLE (1 << 31)
4498 #define DVO_PIPE_SEL_SHIFT 30
4499 #define DVO_PIPE_SEL_MASK (1 << 30)
4500 #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
4501 #define DVO_PIPE_STALL_UNUSED (0 << 28)
4502 #define DVO_PIPE_STALL (1 << 28)
4503 #define DVO_PIPE_STALL_TV (2 << 28)
4504 #define DVO_PIPE_STALL_MASK (3 << 28)
4505 #define DVO_USE_VGA_SYNC (1 << 15)
4506 #define DVO_DATA_ORDER_I740 (0 << 14)
4507 #define DVO_DATA_ORDER_FP (1 << 14)
4508 #define DVO_VSYNC_DISABLE (1 << 11)
4509 #define DVO_HSYNC_DISABLE (1 << 10)
4510 #define DVO_VSYNC_TRISTATE (1 << 9)
4511 #define DVO_HSYNC_TRISTATE (1 << 8)
4512 #define DVO_BORDER_ENABLE (1 << 7)
4513 #define DVO_DATA_ORDER_GBRG (1 << 6)
4514 #define DVO_DATA_ORDER_RGGB (0 << 6)
4515 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4516 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4517 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4518 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4519 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4520 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4521 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4522 #define DVO_PRESERVE_MASK (0x7 << 24)
4523 #define DVOA_SRCDIM _MMIO(0x61124)
4524 #define DVOB_SRCDIM _MMIO(0x61144)
4525 #define DVOC_SRCDIM _MMIO(0x61164)
4526 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4527 #define DVO_SRCDIM_VERTICAL_SHIFT 0
4529 /* LVDS port control */
4530 #define LVDS _MMIO(0x61180)
4532 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4533 * the DPLL semantics change when the LVDS is assigned to that pipe.
4535 #define LVDS_PORT_EN (1 << 31)
4536 /* Selects pipe B for LVDS data. Must be set on pre-965. */
4537 #define LVDS_PIPE_SEL_SHIFT 30
4538 #define LVDS_PIPE_SEL_MASK (1 << 30)
4539 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4540 #define LVDS_PIPE_SEL_SHIFT_CPT 29
4541 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4542 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4543 /* LVDS dithering flag on 965/g4x platform */
4544 #define LVDS_ENABLE_DITHER (1 << 25)
4545 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
4546 #define LVDS_VSYNC_POLARITY (1 << 21)
4547 #define LVDS_HSYNC_POLARITY (1 << 20)
4549 /* Enable border for unscaled (or aspect-scaled) display */
4550 #define LVDS_BORDER_ENABLE (1 << 15)
4552 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4553 * pixel.
4555 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4556 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4557 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4559 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4560 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4561 * on.
4563 #define LVDS_A3_POWER_MASK (3 << 6)
4564 #define LVDS_A3_POWER_DOWN (0 << 6)
4565 #define LVDS_A3_POWER_UP (3 << 6)
4567 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4568 * is set.
4570 #define LVDS_CLKB_POWER_MASK (3 << 4)
4571 #define LVDS_CLKB_POWER_DOWN (0 << 4)
4572 #define LVDS_CLKB_POWER_UP (3 << 4)
4574 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4575 * setting for whether we are in dual-channel mode. The B3 pair will
4576 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4578 #define LVDS_B0B3_POWER_MASK (3 << 2)
4579 #define LVDS_B0B3_POWER_DOWN (0 << 2)
4580 #define LVDS_B0B3_POWER_UP (3 << 2)
4582 /* Video Data Island Packet control */
4583 #define VIDEO_DIP_DATA _MMIO(0x61178)
4584 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
4585 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4586 * of the infoframe structure specified by CEA-861. */
4587 #define VIDEO_DIP_DATA_SIZE 32
4588 #define VIDEO_DIP_VSC_DATA_SIZE 36
4589 #define VIDEO_DIP_CTL _MMIO(0x61170)
4590 /* Pre HSW: */
4591 #define VIDEO_DIP_ENABLE (1 << 31)
4592 #define VIDEO_DIP_PORT(port) ((port) << 29)
4593 #define VIDEO_DIP_PORT_MASK (3 << 29)
4594 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
4595 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
4596 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
4597 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
4598 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
4599 #define VIDEO_DIP_SELECT_AVI (0 << 19)
4600 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4601 #define VIDEO_DIP_SELECT_SPD (3 << 19)
4602 #define VIDEO_DIP_SELECT_MASK (3 << 19)
4603 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
4604 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4605 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
4606 #define VIDEO_DIP_FREQ_MASK (3 << 16)
4607 /* HSW and later: */
4608 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4609 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
4610 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
4611 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4612 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
4613 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
4615 #define DRM_DIP_ENABLE (1 << 28)
4616 #define PSR_VSC_BIT_7_SET (1 << 27)
4617 #define VSC_SELECT_MASK (0x3 << 26)
4618 #define VSC_SELECT_SHIFT 26
4619 #define VSC_DIP_HW_HEA_DATA (0 << 26)
4620 #define VSC_DIP_HW_HEA_SW_DATA (1 << 26)
4621 #define VSC_DIP_HW_DATA_SW_HEA (2 << 26)
4622 #define VSC_DIP_SW_HEA_DATA (3 << 26)
4623 #define VDIP_ENABLE_PPS (1 << 24)
4625 /* Panel power sequencing */
4626 #define PPS_BASE 0x61200
4627 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4628 #define PCH_PPS_BASE 0xC7200
4630 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4631 PPS_BASE + (reg) + \
4632 (pps_idx) * 0x100)
4634 #define _PP_STATUS 0x61200
4635 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4636 #define PP_ON (1 << 31)
4638 * Indicates that all dependencies of the panel are on:
4640 * - PLL enabled
4641 * - pipe enabled
4642 * - LVDS/DVOB/DVOC on
4644 #define PP_READY (1 << 30)
4645 #define PP_SEQUENCE_NONE (0 << 28)
4646 #define PP_SEQUENCE_POWER_UP (1 << 28)
4647 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
4648 #define PP_SEQUENCE_MASK (3 << 28)
4649 #define PP_SEQUENCE_SHIFT 28
4650 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4651 #define PP_SEQUENCE_STATE_MASK 0x0000000f
4652 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4653 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4654 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4655 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4656 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4657 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4658 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4659 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4660 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
4662 #define _PP_CONTROL 0x61204
4663 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4664 #define PANEL_UNLOCK_REGS (0xabcd << 16)
4665 #define PANEL_UNLOCK_MASK (0xffff << 16)
4666 #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4667 #define BXT_POWER_CYCLE_DELAY_SHIFT 4
4668 #define EDP_FORCE_VDD (1 << 3)
4669 #define EDP_BLC_ENABLE (1 << 2)
4670 #define PANEL_POWER_RESET (1 << 1)
4671 #define PANEL_POWER_OFF (0 << 0)
4672 #define PANEL_POWER_ON (1 << 0)
4674 #define _PP_ON_DELAYS 0x61208
4675 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
4676 #define PANEL_PORT_SELECT_SHIFT 30
4677 #define PANEL_PORT_SELECT_MASK (3 << 30)
4678 #define PANEL_PORT_SELECT_LVDS (0 << 30)
4679 #define PANEL_PORT_SELECT_DPA (1 << 30)
4680 #define PANEL_PORT_SELECT_DPC (2 << 30)
4681 #define PANEL_PORT_SELECT_DPD (3 << 30)
4682 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4683 #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4684 #define PANEL_POWER_UP_DELAY_SHIFT 16
4685 #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4686 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
4688 #define _PP_OFF_DELAYS 0x6120C
4689 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4690 #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4691 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
4692 #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4693 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4695 #define _PP_DIVISOR 0x61210
4696 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4697 #define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4698 #define PP_REFERENCE_DIVIDER_SHIFT 8
4699 #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4700 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
4702 /* Panel fitting */
4703 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
4704 #define PFIT_ENABLE (1 << 31)
4705 #define PFIT_PIPE_MASK (3 << 29)
4706 #define PFIT_PIPE_SHIFT 29
4707 #define VERT_INTERP_DISABLE (0 << 10)
4708 #define VERT_INTERP_BILINEAR (1 << 10)
4709 #define VERT_INTERP_MASK (3 << 10)
4710 #define VERT_AUTO_SCALE (1 << 9)
4711 #define HORIZ_INTERP_DISABLE (0 << 6)
4712 #define HORIZ_INTERP_BILINEAR (1 << 6)
4713 #define HORIZ_INTERP_MASK (3 << 6)
4714 #define HORIZ_AUTO_SCALE (1 << 5)
4715 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
4716 #define PFIT_FILTER_FUZZY (0 << 24)
4717 #define PFIT_SCALING_AUTO (0 << 26)
4718 #define PFIT_SCALING_PROGRAMMED (1 << 26)
4719 #define PFIT_SCALING_PILLAR (2 << 26)
4720 #define PFIT_SCALING_LETTER (3 << 26)
4721 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
4722 /* Pre-965 */
4723 #define PFIT_VERT_SCALE_SHIFT 20
4724 #define PFIT_VERT_SCALE_MASK 0xfff00000
4725 #define PFIT_HORIZ_SCALE_SHIFT 4
4726 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4727 /* 965+ */
4728 #define PFIT_VERT_SCALE_SHIFT_965 16
4729 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4730 #define PFIT_HORIZ_SCALE_SHIFT_965 0
4731 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4733 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
4735 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4736 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
4737 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4738 _VLV_BLC_PWM_CTL2_B)
4740 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4741 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
4742 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4743 _VLV_BLC_PWM_CTL_B)
4745 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4746 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
4747 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4748 _VLV_BLC_HIST_CTL_B)
4750 /* Backlight control */
4751 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
4752 #define BLM_PWM_ENABLE (1 << 31)
4753 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4754 #define BLM_PIPE_SELECT (1 << 29)
4755 #define BLM_PIPE_SELECT_IVB (3 << 29)
4756 #define BLM_PIPE_A (0 << 29)
4757 #define BLM_PIPE_B (1 << 29)
4758 #define BLM_PIPE_C (2 << 29) /* ivb + */
4759 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4760 #define BLM_TRANSCODER_B BLM_PIPE_B
4761 #define BLM_TRANSCODER_C BLM_PIPE_C
4762 #define BLM_TRANSCODER_EDP (3 << 29)
4763 #define BLM_PIPE(pipe) ((pipe) << 29)
4764 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4765 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4766 #define BLM_PHASE_IN_ENABLE (1 << 25)
4767 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4768 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4769 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4770 #define BLM_PHASE_IN_COUNT_SHIFT (8)
4771 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4772 #define BLM_PHASE_IN_INCR_SHIFT (0)
4773 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
4774 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
4776 * This is the most significant 15 bits of the number of backlight cycles in a
4777 * complete cycle of the modulated backlight control.
4779 * The actual value is this field multiplied by two.
4781 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4782 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4783 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
4785 * This is the number of cycles out of the backlight modulation cycle for which
4786 * the backlight is on.
4788 * This field must be no greater than the number of cycles in the complete
4789 * backlight modulation cycle.
4791 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4792 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
4793 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4794 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
4796 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
4797 #define BLM_HISTOGRAM_ENABLE (1 << 31)
4799 /* New registers for PCH-split platforms. Safe where new bits show up, the
4800 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
4801 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4802 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
4804 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
4806 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4807 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
4808 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4809 #define BLM_PCH_PWM_ENABLE (1 << 31)
4810 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4811 #define BLM_PCH_POLARITY (1 << 29)
4812 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
4814 #define UTIL_PIN_CTL _MMIO(0x48400)
4815 #define UTIL_PIN_ENABLE (1 << 31)
4817 #define UTIL_PIN_PIPE(x) ((x) << 29)
4818 #define UTIL_PIN_PIPE_MASK (3 << 29)
4819 #define UTIL_PIN_MODE_PWM (1 << 24)
4820 #define UTIL_PIN_MODE_MASK (0xf << 24)
4821 #define UTIL_PIN_POLARITY (1 << 22)
4823 /* BXT backlight register definition. */
4824 #define _BXT_BLC_PWM_CTL1 0xC8250
4825 #define BXT_BLC_PWM_ENABLE (1 << 31)
4826 #define BXT_BLC_PWM_POLARITY (1 << 29)
4827 #define _BXT_BLC_PWM_FREQ1 0xC8254
4828 #define _BXT_BLC_PWM_DUTY1 0xC8258
4830 #define _BXT_BLC_PWM_CTL2 0xC8350
4831 #define _BXT_BLC_PWM_FREQ2 0xC8354
4832 #define _BXT_BLC_PWM_DUTY2 0xC8358
4834 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
4835 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
4836 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
4837 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
4838 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
4839 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
4841 #define PCH_GTC_CTL _MMIO(0xe7000)
4842 #define PCH_GTC_ENABLE (1 << 31)
4844 /* TV port control */
4845 #define TV_CTL _MMIO(0x68000)
4846 /* Enables the TV encoder */
4847 # define TV_ENC_ENABLE (1 << 31)
4848 /* Sources the TV encoder input from pipe B instead of A. */
4849 # define TV_ENC_PIPE_SEL_SHIFT 30
4850 # define TV_ENC_PIPE_SEL_MASK (1 << 30)
4851 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
4852 /* Outputs composite video (DAC A only) */
4853 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
4854 /* Outputs SVideo video (DAC B/C) */
4855 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
4856 /* Outputs Component video (DAC A/B/C) */
4857 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
4858 /* Outputs Composite and SVideo (DAC A/B/C) */
4859 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4860 # define TV_TRILEVEL_SYNC (1 << 21)
4861 /* Enables slow sync generation (945GM only) */
4862 # define TV_SLOW_SYNC (1 << 20)
4863 /* Selects 4x oversampling for 480i and 576p */
4864 # define TV_OVERSAMPLE_4X (0 << 18)
4865 /* Selects 2x oversampling for 720p and 1080i */
4866 # define TV_OVERSAMPLE_2X (1 << 18)
4867 /* Selects no oversampling for 1080p */
4868 # define TV_OVERSAMPLE_NONE (2 << 18)
4869 /* Selects 8x oversampling */
4870 # define TV_OVERSAMPLE_8X (3 << 18)
4871 /* Selects progressive mode rather than interlaced */
4872 # define TV_PROGRESSIVE (1 << 17)
4873 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
4874 # define TV_PAL_BURST (1 << 16)
4875 /* Field for setting delay of Y compared to C */
4876 # define TV_YC_SKEW_MASK (7 << 12)
4877 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
4878 # define TV_ENC_SDP_FIX (1 << 11)
4880 * Enables a fix for the 915GM only.
4882 * Not sure what it does.
4884 # define TV_ENC_C0_FIX (1 << 10)
4885 /* Bits that must be preserved by software */
4886 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
4887 # define TV_FUSE_STATE_MASK (3 << 4)
4888 /* Read-only state that reports all features enabled */
4889 # define TV_FUSE_STATE_ENABLED (0 << 4)
4890 /* Read-only state that reports that Macrovision is disabled in hardware*/
4891 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
4892 /* Read-only state that reports that TV-out is disabled in hardware. */
4893 # define TV_FUSE_STATE_DISABLED (2 << 4)
4894 /* Normal operation */
4895 # define TV_TEST_MODE_NORMAL (0 << 0)
4896 /* Encoder test pattern 1 - combo pattern */
4897 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
4898 /* Encoder test pattern 2 - full screen vertical 75% color bars */
4899 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
4900 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
4901 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
4902 /* Encoder test pattern 4 - random noise */
4903 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
4904 /* Encoder test pattern 5 - linear color ramps */
4905 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
4907 * This test mode forces the DACs to 50% of full output.
4909 * This is used for load detection in combination with TVDAC_SENSE_MASK
4911 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4912 # define TV_TEST_MODE_MASK (7 << 0)
4914 #define TV_DAC _MMIO(0x68004)
4915 # define TV_DAC_SAVE 0x00ffff00
4917 * Reports that DAC state change logic has reported change (RO).
4919 * This gets cleared when TV_DAC_STATE_EN is cleared
4921 # define TVDAC_STATE_CHG (1 << 31)
4922 # define TVDAC_SENSE_MASK (7 << 28)
4923 /* Reports that DAC A voltage is above the detect threshold */
4924 # define TVDAC_A_SENSE (1 << 30)
4925 /* Reports that DAC B voltage is above the detect threshold */
4926 # define TVDAC_B_SENSE (1 << 29)
4927 /* Reports that DAC C voltage is above the detect threshold */
4928 # define TVDAC_C_SENSE (1 << 28)
4930 * Enables DAC state detection logic, for load-based TV detection.
4932 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4933 * to off, for load detection to work.
4935 # define TVDAC_STATE_CHG_EN (1 << 27)
4936 /* Sets the DAC A sense value to high */
4937 # define TVDAC_A_SENSE_CTL (1 << 26)
4938 /* Sets the DAC B sense value to high */
4939 # define TVDAC_B_SENSE_CTL (1 << 25)
4940 /* Sets the DAC C sense value to high */
4941 # define TVDAC_C_SENSE_CTL (1 << 24)
4942 /* Overrides the ENC_ENABLE and DAC voltage levels */
4943 # define DAC_CTL_OVERRIDE (1 << 7)
4944 /* Sets the slew rate. Must be preserved in software */
4945 # define ENC_TVDAC_SLEW_FAST (1 << 6)
4946 # define DAC_A_1_3_V (0 << 4)
4947 # define DAC_A_1_1_V (1 << 4)
4948 # define DAC_A_0_7_V (2 << 4)
4949 # define DAC_A_MASK (3 << 4)
4950 # define DAC_B_1_3_V (0 << 2)
4951 # define DAC_B_1_1_V (1 << 2)
4952 # define DAC_B_0_7_V (2 << 2)
4953 # define DAC_B_MASK (3 << 2)
4954 # define DAC_C_1_3_V (0 << 0)
4955 # define DAC_C_1_1_V (1 << 0)
4956 # define DAC_C_0_7_V (2 << 0)
4957 # define DAC_C_MASK (3 << 0)
4960 * CSC coefficients are stored in a floating point format with 9 bits of
4961 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4962 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4963 * -1 (0x3) being the only legal negative value.
4965 #define TV_CSC_Y _MMIO(0x68010)
4966 # define TV_RY_MASK 0x07ff0000
4967 # define TV_RY_SHIFT 16
4968 # define TV_GY_MASK 0x00000fff
4969 # define TV_GY_SHIFT 0
4971 #define TV_CSC_Y2 _MMIO(0x68014)
4972 # define TV_BY_MASK 0x07ff0000
4973 # define TV_BY_SHIFT 16
4975 * Y attenuation for component video.
4977 * Stored in 1.9 fixed point.
4979 # define TV_AY_MASK 0x000003ff
4980 # define TV_AY_SHIFT 0
4982 #define TV_CSC_U _MMIO(0x68018)
4983 # define TV_RU_MASK 0x07ff0000
4984 # define TV_RU_SHIFT 16
4985 # define TV_GU_MASK 0x000007ff
4986 # define TV_GU_SHIFT 0
4988 #define TV_CSC_U2 _MMIO(0x6801c)
4989 # define TV_BU_MASK 0x07ff0000
4990 # define TV_BU_SHIFT 16
4992 * U attenuation for component video.
4994 * Stored in 1.9 fixed point.
4996 # define TV_AU_MASK 0x000003ff
4997 # define TV_AU_SHIFT 0
4999 #define TV_CSC_V _MMIO(0x68020)
5000 # define TV_RV_MASK 0x0fff0000
5001 # define TV_RV_SHIFT 16
5002 # define TV_GV_MASK 0x000007ff
5003 # define TV_GV_SHIFT 0
5005 #define TV_CSC_V2 _MMIO(0x68024)
5006 # define TV_BV_MASK 0x07ff0000
5007 # define TV_BV_SHIFT 16
5009 * V attenuation for component video.
5011 * Stored in 1.9 fixed point.
5013 # define TV_AV_MASK 0x000007ff
5014 # define TV_AV_SHIFT 0
5016 #define TV_CLR_KNOBS _MMIO(0x68028)
5017 /* 2s-complement brightness adjustment */
5018 # define TV_BRIGHTNESS_MASK 0xff000000
5019 # define TV_BRIGHTNESS_SHIFT 24
5020 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5021 # define TV_CONTRAST_MASK 0x00ff0000
5022 # define TV_CONTRAST_SHIFT 16
5023 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5024 # define TV_SATURATION_MASK 0x0000ff00
5025 # define TV_SATURATION_SHIFT 8
5026 /* Hue adjustment, as an integer phase angle in degrees */
5027 # define TV_HUE_MASK 0x000000ff
5028 # define TV_HUE_SHIFT 0
5030 #define TV_CLR_LEVEL _MMIO(0x6802c)
5031 /* Controls the DAC level for black */
5032 # define TV_BLACK_LEVEL_MASK 0x01ff0000
5033 # define TV_BLACK_LEVEL_SHIFT 16
5034 /* Controls the DAC level for blanking */
5035 # define TV_BLANK_LEVEL_MASK 0x000001ff
5036 # define TV_BLANK_LEVEL_SHIFT 0
5038 #define TV_H_CTL_1 _MMIO(0x68030)
5039 /* Number of pixels in the hsync. */
5040 # define TV_HSYNC_END_MASK 0x1fff0000
5041 # define TV_HSYNC_END_SHIFT 16
5042 /* Total number of pixels minus one in the line (display and blanking). */
5043 # define TV_HTOTAL_MASK 0x00001fff
5044 # define TV_HTOTAL_SHIFT 0
5046 #define TV_H_CTL_2 _MMIO(0x68034)
5047 /* Enables the colorburst (needed for non-component color) */
5048 # define TV_BURST_ENA (1 << 31)
5049 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5050 # define TV_HBURST_START_SHIFT 16
5051 # define TV_HBURST_START_MASK 0x1fff0000
5052 /* Length of the colorburst */
5053 # define TV_HBURST_LEN_SHIFT 0
5054 # define TV_HBURST_LEN_MASK 0x0001fff
5056 #define TV_H_CTL_3 _MMIO(0x68038)
5057 /* End of hblank, measured in pixels minus one from start of hsync */
5058 # define TV_HBLANK_END_SHIFT 16
5059 # define TV_HBLANK_END_MASK 0x1fff0000
5060 /* Start of hblank, measured in pixels minus one from start of hsync */
5061 # define TV_HBLANK_START_SHIFT 0
5062 # define TV_HBLANK_START_MASK 0x0001fff
5064 #define TV_V_CTL_1 _MMIO(0x6803c)
5065 /* XXX */
5066 # define TV_NBR_END_SHIFT 16
5067 # define TV_NBR_END_MASK 0x07ff0000
5068 /* XXX */
5069 # define TV_VI_END_F1_SHIFT 8
5070 # define TV_VI_END_F1_MASK 0x00003f00
5071 /* XXX */
5072 # define TV_VI_END_F2_SHIFT 0
5073 # define TV_VI_END_F2_MASK 0x0000003f
5075 #define TV_V_CTL_2 _MMIO(0x68040)
5076 /* Length of vsync, in half lines */
5077 # define TV_VSYNC_LEN_MASK 0x07ff0000
5078 # define TV_VSYNC_LEN_SHIFT 16
5079 /* Offset of the start of vsync in field 1, measured in one less than the
5080 * number of half lines.
5082 # define TV_VSYNC_START_F1_MASK 0x00007f00
5083 # define TV_VSYNC_START_F1_SHIFT 8
5085 * Offset of the start of vsync in field 2, measured in one less than the
5086 * number of half lines.
5088 # define TV_VSYNC_START_F2_MASK 0x0000007f
5089 # define TV_VSYNC_START_F2_SHIFT 0
5091 #define TV_V_CTL_3 _MMIO(0x68044)
5092 /* Enables generation of the equalization signal */
5093 # define TV_EQUAL_ENA (1 << 31)
5094 /* Length of vsync, in half lines */
5095 # define TV_VEQ_LEN_MASK 0x007f0000
5096 # define TV_VEQ_LEN_SHIFT 16
5097 /* Offset of the start of equalization in field 1, measured in one less than
5098 * the number of half lines.
5100 # define TV_VEQ_START_F1_MASK 0x0007f00
5101 # define TV_VEQ_START_F1_SHIFT 8
5103 * Offset of the start of equalization in field 2, measured in one less than
5104 * the number of half lines.
5106 # define TV_VEQ_START_F2_MASK 0x000007f
5107 # define TV_VEQ_START_F2_SHIFT 0
5109 #define TV_V_CTL_4 _MMIO(0x68048)
5111 * Offset to start of vertical colorburst, measured in one less than the
5112 * number of lines from vertical start.
5114 # define TV_VBURST_START_F1_MASK 0x003f0000
5115 # define TV_VBURST_START_F1_SHIFT 16
5117 * Offset to the end of vertical colorburst, measured in one less than the
5118 * number of lines from the start of NBR.
5120 # define TV_VBURST_END_F1_MASK 0x000000ff
5121 # define TV_VBURST_END_F1_SHIFT 0
5123 #define TV_V_CTL_5 _MMIO(0x6804c)
5125 * Offset to start of vertical colorburst, measured in one less than the
5126 * number of lines from vertical start.
5128 # define TV_VBURST_START_F2_MASK 0x003f0000
5129 # define TV_VBURST_START_F2_SHIFT 16
5131 * Offset to the end of vertical colorburst, measured in one less than the
5132 * number of lines from the start of NBR.
5134 # define TV_VBURST_END_F2_MASK 0x000000ff
5135 # define TV_VBURST_END_F2_SHIFT 0
5137 #define TV_V_CTL_6 _MMIO(0x68050)
5139 * Offset to start of vertical colorburst, measured in one less than the
5140 * number of lines from vertical start.
5142 # define TV_VBURST_START_F3_MASK 0x003f0000
5143 # define TV_VBURST_START_F3_SHIFT 16
5145 * Offset to the end of vertical colorburst, measured in one less than the
5146 * number of lines from the start of NBR.
5148 # define TV_VBURST_END_F3_MASK 0x000000ff
5149 # define TV_VBURST_END_F3_SHIFT 0
5151 #define TV_V_CTL_7 _MMIO(0x68054)
5153 * Offset to start of vertical colorburst, measured in one less than the
5154 * number of lines from vertical start.
5156 # define TV_VBURST_START_F4_MASK 0x003f0000
5157 # define TV_VBURST_START_F4_SHIFT 16
5159 * Offset to the end of vertical colorburst, measured in one less than the
5160 * number of lines from the start of NBR.
5162 # define TV_VBURST_END_F4_MASK 0x000000ff
5163 # define TV_VBURST_END_F4_SHIFT 0
5165 #define TV_SC_CTL_1 _MMIO(0x68060)
5166 /* Turns on the first subcarrier phase generation DDA */
5167 # define TV_SC_DDA1_EN (1 << 31)
5168 /* Turns on the first subcarrier phase generation DDA */
5169 # define TV_SC_DDA2_EN (1 << 30)
5170 /* Turns on the first subcarrier phase generation DDA */
5171 # define TV_SC_DDA3_EN (1 << 29)
5172 /* Sets the subcarrier DDA to reset frequency every other field */
5173 # define TV_SC_RESET_EVERY_2 (0 << 24)
5174 /* Sets the subcarrier DDA to reset frequency every fourth field */
5175 # define TV_SC_RESET_EVERY_4 (1 << 24)
5176 /* Sets the subcarrier DDA to reset frequency every eighth field */
5177 # define TV_SC_RESET_EVERY_8 (2 << 24)
5178 /* Sets the subcarrier DDA to never reset the frequency */
5179 # define TV_SC_RESET_NEVER (3 << 24)
5180 /* Sets the peak amplitude of the colorburst.*/
5181 # define TV_BURST_LEVEL_MASK 0x00ff0000
5182 # define TV_BURST_LEVEL_SHIFT 16
5183 /* Sets the increment of the first subcarrier phase generation DDA */
5184 # define TV_SCDDA1_INC_MASK 0x00000fff
5185 # define TV_SCDDA1_INC_SHIFT 0
5187 #define TV_SC_CTL_2 _MMIO(0x68064)
5188 /* Sets the rollover for the second subcarrier phase generation DDA */
5189 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
5190 # define TV_SCDDA2_SIZE_SHIFT 16
5191 /* Sets the increent of the second subcarrier phase generation DDA */
5192 # define TV_SCDDA2_INC_MASK 0x00007fff
5193 # define TV_SCDDA2_INC_SHIFT 0
5195 #define TV_SC_CTL_3 _MMIO(0x68068)
5196 /* Sets the rollover for the third subcarrier phase generation DDA */
5197 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
5198 # define TV_SCDDA3_SIZE_SHIFT 16
5199 /* Sets the increent of the third subcarrier phase generation DDA */
5200 # define TV_SCDDA3_INC_MASK 0x00007fff
5201 # define TV_SCDDA3_INC_SHIFT 0
5203 #define TV_WIN_POS _MMIO(0x68070)
5204 /* X coordinate of the display from the start of horizontal active */
5205 # define TV_XPOS_MASK 0x1fff0000
5206 # define TV_XPOS_SHIFT 16
5207 /* Y coordinate of the display from the start of vertical active (NBR) */
5208 # define TV_YPOS_MASK 0x00000fff
5209 # define TV_YPOS_SHIFT 0
5211 #define TV_WIN_SIZE _MMIO(0x68074)
5212 /* Horizontal size of the display window, measured in pixels*/
5213 # define TV_XSIZE_MASK 0x1fff0000
5214 # define TV_XSIZE_SHIFT 16
5216 * Vertical size of the display window, measured in pixels.
5218 * Must be even for interlaced modes.
5220 # define TV_YSIZE_MASK 0x00000fff
5221 # define TV_YSIZE_SHIFT 0
5223 #define TV_FILTER_CTL_1 _MMIO(0x68080)
5225 * Enables automatic scaling calculation.
5227 * If set, the rest of the registers are ignored, and the calculated values can
5228 * be read back from the register.
5230 # define TV_AUTO_SCALE (1 << 31)
5232 * Disables the vertical filter.
5234 * This is required on modes more than 1024 pixels wide */
5235 # define TV_V_FILTER_BYPASS (1 << 29)
5236 /* Enables adaptive vertical filtering */
5237 # define TV_VADAPT (1 << 28)
5238 # define TV_VADAPT_MODE_MASK (3 << 26)
5239 /* Selects the least adaptive vertical filtering mode */
5240 # define TV_VADAPT_MODE_LEAST (0 << 26)
5241 /* Selects the moderately adaptive vertical filtering mode */
5242 # define TV_VADAPT_MODE_MODERATE (1 << 26)
5243 /* Selects the most adaptive vertical filtering mode */
5244 # define TV_VADAPT_MODE_MOST (3 << 26)
5246 * Sets the horizontal scaling factor.
5248 * This should be the fractional part of the horizontal scaling factor divided
5249 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5251 * (src width - 1) / ((oversample * dest width) - 1)
5253 # define TV_HSCALE_FRAC_MASK 0x00003fff
5254 # define TV_HSCALE_FRAC_SHIFT 0
5256 #define TV_FILTER_CTL_2 _MMIO(0x68084)
5258 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5260 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5262 # define TV_VSCALE_INT_MASK 0x00038000
5263 # define TV_VSCALE_INT_SHIFT 15
5265 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5267 * \sa TV_VSCALE_INT_MASK
5269 # define TV_VSCALE_FRAC_MASK 0x00007fff
5270 # define TV_VSCALE_FRAC_SHIFT 0
5272 #define TV_FILTER_CTL_3 _MMIO(0x68088)
5274 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5276 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5278 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5280 # define TV_VSCALE_IP_INT_MASK 0x00038000
5281 # define TV_VSCALE_IP_INT_SHIFT 15
5283 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5285 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5287 * \sa TV_VSCALE_IP_INT_MASK
5289 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5290 # define TV_VSCALE_IP_FRAC_SHIFT 0
5292 #define TV_CC_CONTROL _MMIO(0x68090)
5293 # define TV_CC_ENABLE (1 << 31)
5295 * Specifies which field to send the CC data in.
5297 * CC data is usually sent in field 0.
5299 # define TV_CC_FID_MASK (1 << 27)
5300 # define TV_CC_FID_SHIFT 27
5301 /* Sets the horizontal position of the CC data. Usually 135. */
5302 # define TV_CC_HOFF_MASK 0x03ff0000
5303 # define TV_CC_HOFF_SHIFT 16
5304 /* Sets the vertical position of the CC data. Usually 21 */
5305 # define TV_CC_LINE_MASK 0x0000003f
5306 # define TV_CC_LINE_SHIFT 0
5308 #define TV_CC_DATA _MMIO(0x68094)
5309 # define TV_CC_RDY (1 << 31)
5310 /* Second word of CC data to be transmitted. */
5311 # define TV_CC_DATA_2_MASK 0x007f0000
5312 # define TV_CC_DATA_2_SHIFT 16
5313 /* First word of CC data to be transmitted. */
5314 # define TV_CC_DATA_1_MASK 0x0000007f
5315 # define TV_CC_DATA_1_SHIFT 0
5317 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5318 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5319 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5320 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
5322 /* Display Port */
5323 #define DP_A _MMIO(0x64000) /* eDP */
5324 #define DP_B _MMIO(0x64100)
5325 #define DP_C _MMIO(0x64200)
5326 #define DP_D _MMIO(0x64300)
5328 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5329 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5330 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
5332 #define DP_PORT_EN (1 << 31)
5333 #define DP_PIPE_SEL_SHIFT 30
5334 #define DP_PIPE_SEL_MASK (1 << 30)
5335 #define DP_PIPE_SEL(pipe) ((pipe) << 30)
5336 #define DP_PIPE_SEL_SHIFT_IVB 29
5337 #define DP_PIPE_SEL_MASK_IVB (3 << 29)
5338 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5339 #define DP_PIPE_SEL_SHIFT_CHV 16
5340 #define DP_PIPE_SEL_MASK_CHV (3 << 16)
5341 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
5343 /* Link training mode - select a suitable mode for each stage */
5344 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
5345 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
5346 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5347 #define DP_LINK_TRAIN_OFF (3 << 28)
5348 #define DP_LINK_TRAIN_MASK (3 << 28)
5349 #define DP_LINK_TRAIN_SHIFT 28
5351 /* CPT Link training mode */
5352 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5353 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5354 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5355 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5356 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5357 #define DP_LINK_TRAIN_SHIFT_CPT 8
5359 /* Signal voltages. These are mostly controlled by the other end */
5360 #define DP_VOLTAGE_0_4 (0 << 25)
5361 #define DP_VOLTAGE_0_6 (1 << 25)
5362 #define DP_VOLTAGE_0_8 (2 << 25)
5363 #define DP_VOLTAGE_1_2 (3 << 25)
5364 #define DP_VOLTAGE_MASK (7 << 25)
5365 #define DP_VOLTAGE_SHIFT 25
5367 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5368 * they want
5370 #define DP_PRE_EMPHASIS_0 (0 << 22)
5371 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
5372 #define DP_PRE_EMPHASIS_6 (2 << 22)
5373 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
5374 #define DP_PRE_EMPHASIS_MASK (7 << 22)
5375 #define DP_PRE_EMPHASIS_SHIFT 22
5377 /* How many wires to use. I guess 3 was too hard */
5378 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
5379 #define DP_PORT_WIDTH_MASK (7 << 19)
5380 #define DP_PORT_WIDTH_SHIFT 19
5382 /* Mystic DPCD version 1.1 special mode */
5383 #define DP_ENHANCED_FRAMING (1 << 18)
5385 /* eDP */
5386 #define DP_PLL_FREQ_270MHZ (0 << 16)
5387 #define DP_PLL_FREQ_162MHZ (1 << 16)
5388 #define DP_PLL_FREQ_MASK (3 << 16)
5390 /* locked once port is enabled */
5391 #define DP_PORT_REVERSAL (1 << 15)
5393 /* eDP */
5394 #define DP_PLL_ENABLE (1 << 14)
5396 /* sends the clock on lane 15 of the PEG for debug */
5397 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5399 #define DP_SCRAMBLING_DISABLE (1 << 12)
5400 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
5402 /* limit RGB values to avoid confusing TVs */
5403 #define DP_COLOR_RANGE_16_235 (1 << 8)
5405 /* Turn on the audio link */
5406 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5408 /* vs and hs sync polarity */
5409 #define DP_SYNC_VS_HIGH (1 << 4)
5410 #define DP_SYNC_HS_HIGH (1 << 3)
5412 /* A fantasy */
5413 #define DP_DETECTED (1 << 2)
5415 /* The aux channel provides a way to talk to the
5416 * signal sink for DDC etc. Max packet size supported
5417 * is 20 bytes in each direction, hence the 5 fixed
5418 * data registers
5420 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5421 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5422 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5423 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5424 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5425 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5427 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5428 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5429 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5430 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5431 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5432 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5434 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5435 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5436 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5437 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5438 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5439 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5441 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5442 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5443 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5444 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5445 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5446 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
5448 #define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5449 #define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5450 #define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5451 #define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5452 #define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5453 #define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5455 #define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5456 #define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5457 #define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5458 #define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5459 #define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5460 #define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5462 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5463 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5465 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5466 #define DP_AUX_CH_CTL_DONE (1 << 30)
5467 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5468 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5469 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5470 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5471 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5472 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
5473 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5474 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5475 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5476 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5477 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5478 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5479 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5480 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5481 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5482 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5483 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5484 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5485 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
5486 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5487 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5488 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
5489 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
5490 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5491 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
5494 * Computing GMCH M and N values for the Display Port link
5496 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5498 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5500 * The GMCH value is used internally
5502 * bytes_per_pixel is the number of bytes coming out of the plane,
5503 * which is after the LUTs, so we want the bytes for our color format.
5504 * For our current usage, this is always 3, one byte for R, G and B.
5506 #define _PIPEA_DATA_M_G4X 0x70050
5507 #define _PIPEB_DATA_M_G4X 0x71050
5509 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5510 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
5511 #define TU_SIZE_SHIFT 25
5512 #define TU_SIZE_MASK (0x3f << 25)
5514 #define DATA_LINK_M_N_MASK (0xffffff)
5515 #define DATA_LINK_N_MAX (0x800000)
5517 #define _PIPEA_DATA_N_G4X 0x70054
5518 #define _PIPEB_DATA_N_G4X 0x71054
5519 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
5522 * Computing Link M and N values for the Display Port link
5524 * Link M / N = pixel_clock / ls_clk
5526 * (the DP spec calls pixel_clock the 'strm_clk')
5528 * The Link value is transmitted in the Main Stream
5529 * Attributes and VB-ID.
5532 #define _PIPEA_LINK_M_G4X 0x70060
5533 #define _PIPEB_LINK_M_G4X 0x71060
5534 #define PIPEA_DP_LINK_M_MASK (0xffffff)
5536 #define _PIPEA_LINK_N_G4X 0x70064
5537 #define _PIPEB_LINK_N_G4X 0x71064
5538 #define PIPEA_DP_LINK_N_MASK (0xffffff)
5540 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5541 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5542 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5543 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
5545 /* Display & cursor control */
5547 /* Pipe A */
5548 #define _PIPEADSL 0x70000
5549 #define DSL_LINEMASK_GEN2 0x00000fff
5550 #define DSL_LINEMASK_GEN3 0x00001fff
5551 #define _PIPEACONF 0x70008
5552 #define PIPECONF_ENABLE (1 << 31)
5553 #define PIPECONF_DISABLE 0
5554 #define PIPECONF_DOUBLE_WIDE (1 << 30)
5555 #define I965_PIPECONF_ACTIVE (1 << 30)
5556 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5557 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5558 #define PIPECONF_SINGLE_WIDE 0
5559 #define PIPECONF_PIPE_UNLOCKED 0
5560 #define PIPECONF_PIPE_LOCKED (1 << 25)
5561 #define PIPECONF_PALETTE 0
5562 #define PIPECONF_GAMMA (1 << 24)
5563 #define PIPECONF_FORCE_BORDER (1 << 25)
5564 #define PIPECONF_INTERLACE_MASK (7 << 21)
5565 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
5566 /* Note that pre-gen3 does not support interlaced display directly. Panel
5567 * fitting must be disabled on pre-ilk for interlaced. */
5568 #define PIPECONF_PROGRESSIVE (0 << 21)
5569 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5570 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5571 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5572 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5573 /* Ironlake and later have a complete new set of values for interlaced. PFIT
5574 * means panel fitter required, PF means progressive fetch, DBL means power
5575 * saving pixel doubling. */
5576 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5577 #define PIPECONF_INTERLACED_ILK (3 << 21)
5578 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5579 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
5580 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
5581 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5582 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
5583 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
5584 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
5585 #define PIPECONF_BPC_MASK (0x7 << 5)
5586 #define PIPECONF_8BPC (0 << 5)
5587 #define PIPECONF_10BPC (1 << 5)
5588 #define PIPECONF_6BPC (2 << 5)
5589 #define PIPECONF_12BPC (3 << 5)
5590 #define PIPECONF_DITHER_EN (1 << 4)
5591 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5592 #define PIPECONF_DITHER_TYPE_SP (0 << 2)
5593 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5594 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5595 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
5596 #define _PIPEASTAT 0x70024
5597 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5598 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5599 #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5600 #define PIPE_CRC_DONE_ENABLE (1UL << 28)
5601 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5602 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5603 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5604 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5605 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5606 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5607 #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5608 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5609 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5610 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5611 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5612 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5613 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5614 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5615 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5616 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5617 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5618 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5619 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5620 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5621 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5622 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5623 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5624 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5625 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5626 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5627 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5628 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5629 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5630 #define PIPE_DPST_EVENT_STATUS (1UL << 7)
5631 #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5632 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5633 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5634 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5635 #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5636 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5637 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5638 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5639 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5640 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5641 #define PIPE_HBLANK_INT_STATUS (1UL << 0)
5642 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
5644 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5645 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5647 #define PIPE_A_OFFSET 0x70000
5648 #define PIPE_B_OFFSET 0x71000
5649 #define PIPE_C_OFFSET 0x72000
5650 #define CHV_PIPE_C_OFFSET 0x74000
5652 * There's actually no pipe EDP. Some pipe registers have
5653 * simply shifted from the pipe to the transcoder, while
5654 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5655 * to access such registers in transcoder EDP.
5657 #define PIPE_EDP_OFFSET 0x7f000
5659 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5660 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5661 dev_priv->info.display_mmio_offset)
5663 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5664 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5665 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5666 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5667 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5669 #define _PIPE_MISC_A 0x70030
5670 #define _PIPE_MISC_B 0x71030
5671 #define PIPEMISC_YUV420_ENABLE (1 << 27)
5672 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5673 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5674 #define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5675 #define PIPEMISC_DITHER_8_BPC (0 << 5)
5676 #define PIPEMISC_DITHER_10_BPC (1 << 5)
5677 #define PIPEMISC_DITHER_6_BPC (2 << 5)
5678 #define PIPEMISC_DITHER_12_BPC (3 << 5)
5679 #define PIPEMISC_DITHER_ENABLE (1 << 4)
5680 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5681 #define PIPEMISC_DITHER_TYPE_SP (0 << 2)
5682 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
5684 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5685 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5686 #define PIPEB_HLINE_INT_EN (1 << 28)
5687 #define PIPEB_VBLANK_INT_EN (1 << 27)
5688 #define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5689 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5690 #define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5691 #define PIPE_PSR_INT_EN (1 << 22)
5692 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5693 #define PIPEA_HLINE_INT_EN (1 << 20)
5694 #define PIPEA_VBLANK_INT_EN (1 << 19)
5695 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5696 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5697 #define PLANEA_FLIPDONE_INT_EN (1 << 16)
5698 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5699 #define PIPEC_HLINE_INT_EN (1 << 12)
5700 #define PIPEC_VBLANK_INT_EN (1 << 11)
5701 #define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5702 #define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5703 #define PLANEC_FLIPDONE_INT_EN (1 << 8)
5705 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5706 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5707 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5708 #define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5709 #define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5710 #define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5711 #define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5712 #define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5713 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5714 #define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5715 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5716 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5717 #define PLANEA_INVALID_GTT_INT_EN (1 << 16)
5718 #define DPINVGTT_EN_MASK 0xff0000
5719 #define DPINVGTT_EN_MASK_CHV 0xfff0000
5720 #define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5721 #define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5722 #define PLANEC_INVALID_GTT_STATUS (1 << 9)
5723 #define CURSORC_INVALID_GTT_STATUS (1 << 8)
5724 #define CURSORB_INVALID_GTT_STATUS (1 << 7)
5725 #define CURSORA_INVALID_GTT_STATUS (1 << 6)
5726 #define SPRITED_INVALID_GTT_STATUS (1 << 5)
5727 #define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5728 #define PLANEB_INVALID_GTT_STATUS (1 << 3)
5729 #define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5730 #define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5731 #define PLANEA_INVALID_GTT_STATUS (1 << 0)
5732 #define DPINVGTT_STATUS_MASK 0xff
5733 #define DPINVGTT_STATUS_MASK_CHV 0xfff
5735 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
5736 #define DSPARB_CSTART_MASK (0x7f << 7)
5737 #define DSPARB_CSTART_SHIFT 7
5738 #define DSPARB_BSTART_MASK (0x7f)
5739 #define DSPARB_BSTART_SHIFT 0
5740 #define DSPARB_BEND_SHIFT 9 /* on 855 */
5741 #define DSPARB_AEND_SHIFT 0
5742 #define DSPARB_SPRITEA_SHIFT_VLV 0
5743 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5744 #define DSPARB_SPRITEB_SHIFT_VLV 8
5745 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5746 #define DSPARB_SPRITEC_SHIFT_VLV 16
5747 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5748 #define DSPARB_SPRITED_SHIFT_VLV 24
5749 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
5750 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
5751 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5752 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5753 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5754 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5755 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5756 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5757 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
5758 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5759 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5760 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5761 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5762 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
5763 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
5764 #define DSPARB_SPRITEE_SHIFT_VLV 0
5765 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5766 #define DSPARB_SPRITEF_SHIFT_VLV 8
5767 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
5769 /* pnv/gen4/g4x/vlv/chv */
5770 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
5771 #define DSPFW_SR_SHIFT 23
5772 #define DSPFW_SR_MASK (0x1ff << 23)
5773 #define DSPFW_CURSORB_SHIFT 16
5774 #define DSPFW_CURSORB_MASK (0x3f << 16)
5775 #define DSPFW_PLANEB_SHIFT 8
5776 #define DSPFW_PLANEB_MASK (0x7f << 8)
5777 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
5778 #define DSPFW_PLANEA_SHIFT 0
5779 #define DSPFW_PLANEA_MASK (0x7f << 0)
5780 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
5781 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5782 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
5783 #define DSPFW_FBC_SR_SHIFT 28
5784 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
5785 #define DSPFW_FBC_HPLL_SR_SHIFT 24
5786 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
5787 #define DSPFW_SPRITEB_SHIFT (16)
5788 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5789 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
5790 #define DSPFW_CURSORA_SHIFT 8
5791 #define DSPFW_CURSORA_MASK (0x3f << 8)
5792 #define DSPFW_PLANEC_OLD_SHIFT 0
5793 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
5794 #define DSPFW_SPRITEA_SHIFT 0
5795 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5796 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
5797 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5798 #define DSPFW_HPLL_SR_EN (1 << 31)
5799 #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
5800 #define DSPFW_CURSOR_SR_SHIFT 24
5801 #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
5802 #define DSPFW_HPLL_CURSOR_SHIFT 16
5803 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
5804 #define DSPFW_HPLL_SR_SHIFT 0
5805 #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
5807 /* vlv/chv */
5808 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
5809 #define DSPFW_SPRITEB_WM1_SHIFT 16
5810 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
5811 #define DSPFW_CURSORA_WM1_SHIFT 8
5812 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
5813 #define DSPFW_SPRITEA_WM1_SHIFT 0
5814 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
5815 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
5816 #define DSPFW_PLANEB_WM1_SHIFT 24
5817 #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
5818 #define DSPFW_PLANEA_WM1_SHIFT 16
5819 #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
5820 #define DSPFW_CURSORB_WM1_SHIFT 8
5821 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
5822 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
5823 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
5824 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
5825 #define DSPFW_SR_WM1_SHIFT 0
5826 #define DSPFW_SR_WM1_MASK (0x1ff << 0)
5827 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5828 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
5829 #define DSPFW_SPRITED_WM1_SHIFT 24
5830 #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
5831 #define DSPFW_SPRITED_SHIFT 16
5832 #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
5833 #define DSPFW_SPRITEC_WM1_SHIFT 8
5834 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
5835 #define DSPFW_SPRITEC_SHIFT 0
5836 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
5837 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
5838 #define DSPFW_SPRITEF_WM1_SHIFT 24
5839 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
5840 #define DSPFW_SPRITEF_SHIFT 16
5841 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
5842 #define DSPFW_SPRITEE_WM1_SHIFT 8
5843 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
5844 #define DSPFW_SPRITEE_SHIFT 0
5845 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
5846 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
5847 #define DSPFW_PLANEC_WM1_SHIFT 24
5848 #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
5849 #define DSPFW_PLANEC_SHIFT 16
5850 #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
5851 #define DSPFW_CURSORC_WM1_SHIFT 8
5852 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
5853 #define DSPFW_CURSORC_SHIFT 0
5854 #define DSPFW_CURSORC_MASK (0x3f << 0)
5856 /* vlv/chv high order bits */
5857 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
5858 #define DSPFW_SR_HI_SHIFT 24
5859 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
5860 #define DSPFW_SPRITEF_HI_SHIFT 23
5861 #define DSPFW_SPRITEF_HI_MASK (1 << 23)
5862 #define DSPFW_SPRITEE_HI_SHIFT 22
5863 #define DSPFW_SPRITEE_HI_MASK (1 << 22)
5864 #define DSPFW_PLANEC_HI_SHIFT 21
5865 #define DSPFW_PLANEC_HI_MASK (1 << 21)
5866 #define DSPFW_SPRITED_HI_SHIFT 20
5867 #define DSPFW_SPRITED_HI_MASK (1 << 20)
5868 #define DSPFW_SPRITEC_HI_SHIFT 16
5869 #define DSPFW_SPRITEC_HI_MASK (1 << 16)
5870 #define DSPFW_PLANEB_HI_SHIFT 12
5871 #define DSPFW_PLANEB_HI_MASK (1 << 12)
5872 #define DSPFW_SPRITEB_HI_SHIFT 8
5873 #define DSPFW_SPRITEB_HI_MASK (1 << 8)
5874 #define DSPFW_SPRITEA_HI_SHIFT 4
5875 #define DSPFW_SPRITEA_HI_MASK (1 << 4)
5876 #define DSPFW_PLANEA_HI_SHIFT 0
5877 #define DSPFW_PLANEA_HI_MASK (1 << 0)
5878 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
5879 #define DSPFW_SR_WM1_HI_SHIFT 24
5880 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
5881 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5882 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
5883 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5884 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
5885 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
5886 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
5887 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
5888 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
5889 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5890 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
5891 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
5892 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
5893 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5894 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
5895 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5896 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
5897 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
5898 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
5900 /* drain latency register values*/
5901 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5902 #define DDL_CURSOR_SHIFT 24
5903 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
5904 #define DDL_PLANE_SHIFT 0
5905 #define DDL_PRECISION_HIGH (1 << 7)
5906 #define DDL_PRECISION_LOW (0 << 7)
5907 #define DRAIN_LATENCY_MASK 0x7f
5909 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5910 #define CBR_PND_DEADLINE_DISABLE (1 << 31)
5911 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
5913 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5914 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
5916 /* FIFO watermark sizes etc */
5917 #define G4X_FIFO_LINE_SIZE 64
5918 #define I915_FIFO_LINE_SIZE 64
5919 #define I830_FIFO_LINE_SIZE 32
5921 #define VALLEYVIEW_FIFO_SIZE 255
5922 #define G4X_FIFO_SIZE 127
5923 #define I965_FIFO_SIZE 512
5924 #define I945_FIFO_SIZE 127
5925 #define I915_FIFO_SIZE 95
5926 #define I855GM_FIFO_SIZE 127 /* In cachelines */
5927 #define I830_FIFO_SIZE 95
5929 #define VALLEYVIEW_MAX_WM 0xff
5930 #define G4X_MAX_WM 0x3f
5931 #define I915_MAX_WM 0x3f
5933 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5934 #define PINEVIEW_FIFO_LINE_SIZE 64
5935 #define PINEVIEW_MAX_WM 0x1ff
5936 #define PINEVIEW_DFT_WM 0x3f
5937 #define PINEVIEW_DFT_HPLLOFF_WM 0
5938 #define PINEVIEW_GUARD_WM 10
5939 #define PINEVIEW_CURSOR_FIFO 64
5940 #define PINEVIEW_CURSOR_MAX_WM 0x3f
5941 #define PINEVIEW_CURSOR_DFT_WM 0
5942 #define PINEVIEW_CURSOR_GUARD_WM 5
5944 #define VALLEYVIEW_CURSOR_MAX_WM 64
5945 #define I965_CURSOR_FIFO 64
5946 #define I965_CURSOR_MAX_WM 32
5947 #define I965_CURSOR_DFT_WM 8
5949 /* Watermark register definitions for SKL */
5950 #define _CUR_WM_A_0 0x70140
5951 #define _CUR_WM_B_0 0x71140
5952 #define _PLANE_WM_1_A_0 0x70240
5953 #define _PLANE_WM_1_B_0 0x71240
5954 #define _PLANE_WM_2_A_0 0x70340
5955 #define _PLANE_WM_2_B_0 0x71340
5956 #define _PLANE_WM_TRANS_1_A_0 0x70268
5957 #define _PLANE_WM_TRANS_1_B_0 0x71268
5958 #define _PLANE_WM_TRANS_2_A_0 0x70368
5959 #define _PLANE_WM_TRANS_2_B_0 0x71368
5960 #define _CUR_WM_TRANS_A_0 0x70168
5961 #define _CUR_WM_TRANS_B_0 0x71168
5962 #define PLANE_WM_EN (1 << 31)
5963 #define PLANE_WM_LINES_SHIFT 14
5964 #define PLANE_WM_LINES_MASK 0x1f
5965 #define PLANE_WM_BLOCKS_MASK 0x3ff
5967 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
5968 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5969 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
5971 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5972 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
5973 #define _PLANE_WM_BASE(pipe, plane) \
5974 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5975 #define PLANE_WM(pipe, plane, level) \
5976 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
5977 #define _PLANE_WM_TRANS_1(pipe) \
5978 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
5979 #define _PLANE_WM_TRANS_2(pipe) \
5980 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
5981 #define PLANE_WM_TRANS(pipe, plane) \
5982 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
5984 /* define the Watermark register on Ironlake */
5985 #define WM0_PIPEA_ILK _MMIO(0x45100)
5986 #define WM0_PIPE_PLANE_MASK (0xffff << 16)
5987 #define WM0_PIPE_PLANE_SHIFT 16
5988 #define WM0_PIPE_SPRITE_MASK (0xff << 8)
5989 #define WM0_PIPE_SPRITE_SHIFT 8
5990 #define WM0_PIPE_CURSOR_MASK (0xff)
5992 #define WM0_PIPEB_ILK _MMIO(0x45104)
5993 #define WM0_PIPEC_IVB _MMIO(0x45200)
5994 #define WM1_LP_ILK _MMIO(0x45108)
5995 #define WM1_LP_SR_EN (1 << 31)
5996 #define WM1_LP_LATENCY_SHIFT 24
5997 #define WM1_LP_LATENCY_MASK (0x7f << 24)
5998 #define WM1_LP_FBC_MASK (0xf << 20)
5999 #define WM1_LP_FBC_SHIFT 20
6000 #define WM1_LP_FBC_SHIFT_BDW 19
6001 #define WM1_LP_SR_MASK (0x7ff << 8)
6002 #define WM1_LP_SR_SHIFT 8
6003 #define WM1_LP_CURSOR_MASK (0xff)
6004 #define WM2_LP_ILK _MMIO(0x4510c)
6005 #define WM2_LP_EN (1 << 31)
6006 #define WM3_LP_ILK _MMIO(0x45110)
6007 #define WM3_LP_EN (1 << 31)
6008 #define WM1S_LP_ILK _MMIO(0x45120)
6009 #define WM2S_LP_IVB _MMIO(0x45124)
6010 #define WM3S_LP_IVB _MMIO(0x45128)
6011 #define WM1S_LP_EN (1 << 31)
6013 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6014 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6015 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6017 /* Memory latency timer register */
6018 #define MLTR_ILK _MMIO(0x11222)
6019 #define MLTR_WM1_SHIFT 0
6020 #define MLTR_WM2_SHIFT 8
6021 /* the unit of memory self-refresh latency time is 0.5us */
6022 #define ILK_SRLT_MASK 0x3f
6025 /* the address where we get all kinds of latency value */
6026 #define SSKPD _MMIO(0x5d10)
6027 #define SSKPD_WM_MASK 0x3f
6028 #define SSKPD_WM0_SHIFT 0
6029 #define SSKPD_WM1_SHIFT 8
6030 #define SSKPD_WM2_SHIFT 16
6031 #define SSKPD_WM3_SHIFT 24
6034 * The two pipe frame counter registers are not synchronized, so
6035 * reading a stable value is somewhat tricky. The following code
6036 * should work:
6038 * do {
6039 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6040 * PIPE_FRAME_HIGH_SHIFT;
6041 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6042 * PIPE_FRAME_LOW_SHIFT);
6043 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6044 * PIPE_FRAME_HIGH_SHIFT);
6045 * } while (high1 != high2);
6046 * frame = (high1 << 8) | low1;
6048 #define _PIPEAFRAMEHIGH 0x70040
6049 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
6050 #define PIPE_FRAME_HIGH_SHIFT 0
6051 #define _PIPEAFRAMEPIXEL 0x70044
6052 #define PIPE_FRAME_LOW_MASK 0xff000000
6053 #define PIPE_FRAME_LOW_SHIFT 24
6054 #define PIPE_PIXEL_MASK 0x00ffffff
6055 #define PIPE_PIXEL_SHIFT 0
6056 /* GM45+ just has to be different */
6057 #define _PIPEA_FRMCOUNT_G4X 0x70040
6058 #define _PIPEA_FLIPCOUNT_G4X 0x70044
6059 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6060 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6062 /* Cursor A & B regs */
6063 #define _CURACNTR 0x70080
6064 /* Old style CUR*CNTR flags (desktop 8xx) */
6065 #define CURSOR_ENABLE 0x80000000
6066 #define CURSOR_GAMMA_ENABLE 0x40000000
6067 #define CURSOR_STRIDE_SHIFT 28
6068 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6069 #define CURSOR_FORMAT_SHIFT 24
6070 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6071 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6072 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6073 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6074 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6075 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6076 /* New style CUR*CNTR flags */
6077 #define MCURSOR_MODE 0x27
6078 #define MCURSOR_MODE_DISABLE 0x00
6079 #define MCURSOR_MODE_128_32B_AX 0x02
6080 #define MCURSOR_MODE_256_32B_AX 0x03
6081 #define MCURSOR_MODE_64_32B_AX 0x07
6082 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6083 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6084 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6085 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6086 #define MCURSOR_PIPE_SELECT_SHIFT 28
6087 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
6088 #define MCURSOR_GAMMA_ENABLE (1 << 26)
6089 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6090 #define MCURSOR_ROTATE_180 (1 << 15)
6091 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
6092 #define _CURABASE 0x70084
6093 #define _CURAPOS 0x70088
6094 #define CURSOR_POS_MASK 0x007FF
6095 #define CURSOR_POS_SIGN 0x8000
6096 #define CURSOR_X_SHIFT 0
6097 #define CURSOR_Y_SHIFT 16
6098 #define CURSIZE _MMIO(0x700a0) /* 845/865 */
6099 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6100 #define CUR_FBC_CTL_EN (1 << 31)
6101 #define _CURASURFLIVE 0x700ac /* g4x+ */
6102 #define _CURBCNTR 0x700c0
6103 #define _CURBBASE 0x700c4
6104 #define _CURBPOS 0x700c8
6106 #define _CURBCNTR_IVB 0x71080
6107 #define _CURBBASE_IVB 0x71084
6108 #define _CURBPOS_IVB 0x71088
6110 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
6111 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6112 dev_priv->info.display_mmio_offset)
6114 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6115 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6116 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6117 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6118 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6120 #define CURSOR_A_OFFSET 0x70080
6121 #define CURSOR_B_OFFSET 0x700c0
6122 #define CHV_CURSOR_C_OFFSET 0x700e0
6123 #define IVB_CURSOR_B_OFFSET 0x71080
6124 #define IVB_CURSOR_C_OFFSET 0x72080
6126 /* Display A control */
6127 #define _DSPACNTR 0x70180
6128 #define DISPLAY_PLANE_ENABLE (1 << 31)
6129 #define DISPLAY_PLANE_DISABLE 0
6130 #define DISPPLANE_GAMMA_ENABLE (1 << 30)
6131 #define DISPPLANE_GAMMA_DISABLE 0
6132 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6133 #define DISPPLANE_YUV422 (0x0 << 26)
6134 #define DISPPLANE_8BPP (0x2 << 26)
6135 #define DISPPLANE_BGRA555 (0x3 << 26)
6136 #define DISPPLANE_BGRX555 (0x4 << 26)
6137 #define DISPPLANE_BGRX565 (0x5 << 26)
6138 #define DISPPLANE_BGRX888 (0x6 << 26)
6139 #define DISPPLANE_BGRA888 (0x7 << 26)
6140 #define DISPPLANE_RGBX101010 (0x8 << 26)
6141 #define DISPPLANE_RGBA101010 (0x9 << 26)
6142 #define DISPPLANE_BGRX101010 (0xa << 26)
6143 #define DISPPLANE_RGBX161616 (0xc << 26)
6144 #define DISPPLANE_RGBX888 (0xe << 26)
6145 #define DISPPLANE_RGBA888 (0xf << 26)
6146 #define DISPPLANE_STEREO_ENABLE (1 << 25)
6147 #define DISPPLANE_STEREO_DISABLE 0
6148 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
6149 #define DISPPLANE_SEL_PIPE_SHIFT 24
6150 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6151 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6152 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
6153 #define DISPPLANE_SRC_KEY_DISABLE 0
6154 #define DISPPLANE_LINE_DOUBLE (1 << 20)
6155 #define DISPPLANE_NO_LINE_DOUBLE 0
6156 #define DISPPLANE_STEREO_POLARITY_FIRST 0
6157 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6158 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6159 #define DISPPLANE_ROTATE_180 (1 << 15)
6160 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6161 #define DISPPLANE_TILED (1 << 10)
6162 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
6163 #define _DSPAADDR 0x70184
6164 #define _DSPASTRIDE 0x70188
6165 #define _DSPAPOS 0x7018C /* reserved */
6166 #define _DSPASIZE 0x70190
6167 #define _DSPASURF 0x7019C /* 965+ only */
6168 #define _DSPATILEOFF 0x701A4 /* 965+ only */
6169 #define _DSPAOFFSET 0x701A4 /* HSW */
6170 #define _DSPASURFLIVE 0x701AC
6172 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6173 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6174 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6175 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6176 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6177 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6178 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6179 #define DSPLINOFF(plane) DSPADDR(plane)
6180 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6181 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
6183 /* CHV pipe B blender and primary plane */
6184 #define _CHV_BLEND_A 0x60a00
6185 #define CHV_BLEND_LEGACY (0 << 30)
6186 #define CHV_BLEND_ANDROID (1 << 30)
6187 #define CHV_BLEND_MPO (2 << 30)
6188 #define CHV_BLEND_MASK (3 << 30)
6189 #define _CHV_CANVAS_A 0x60a04
6190 #define _PRIMPOS_A 0x60a08
6191 #define _PRIMSIZE_A 0x60a0c
6192 #define _PRIMCNSTALPHA_A 0x60a10
6193 #define PRIM_CONST_ALPHA_ENABLE (1 << 31)
6195 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6196 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6197 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6198 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6199 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6201 /* Display/Sprite base address macros */
6202 #define DISP_BASEADDR_MASK (0xfffff000)
6203 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6204 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
6207 * VBIOS flags
6208 * gen2:
6209 * [00:06] alm,mgm
6210 * [10:16] all
6211 * [30:32] alm,mgm
6212 * gen3+:
6213 * [00:0f] all
6214 * [10:1f] all
6215 * [30:32] all
6217 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6218 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6219 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6220 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
6222 /* Pipe B */
6223 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6224 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6225 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
6226 #define _PIPEBFRAMEHIGH 0x71040
6227 #define _PIPEBFRAMEPIXEL 0x71044
6228 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6229 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
6232 /* Display B control */
6233 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
6234 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
6235 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
6236 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6237 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
6238 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6239 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6240 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6241 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6242 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6243 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6244 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6245 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
6247 /* Sprite A control */
6248 #define _DVSACNTR 0x72180
6249 #define DVS_ENABLE (1 << 31)
6250 #define DVS_GAMMA_ENABLE (1 << 30)
6251 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6252 #define DVS_PIXFORMAT_MASK (3 << 25)
6253 #define DVS_FORMAT_YUV422 (0 << 25)
6254 #define DVS_FORMAT_RGBX101010 (1 << 25)
6255 #define DVS_FORMAT_RGBX888 (2 << 25)
6256 #define DVS_FORMAT_RGBX161616 (3 << 25)
6257 #define DVS_PIPE_CSC_ENABLE (1 << 24)
6258 #define DVS_SOURCE_KEY (1 << 22)
6259 #define DVS_RGB_ORDER_XBGR (1 << 20)
6260 #define DVS_YUV_FORMAT_BT709 (1 << 18)
6261 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6262 #define DVS_YUV_ORDER_YUYV (0 << 16)
6263 #define DVS_YUV_ORDER_UYVY (1 << 16)
6264 #define DVS_YUV_ORDER_YVYU (2 << 16)
6265 #define DVS_YUV_ORDER_VYUY (3 << 16)
6266 #define DVS_ROTATE_180 (1 << 15)
6267 #define DVS_DEST_KEY (1 << 2)
6268 #define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6269 #define DVS_TILED (1 << 10)
6270 #define _DVSALINOFF 0x72184
6271 #define _DVSASTRIDE 0x72188
6272 #define _DVSAPOS 0x7218c
6273 #define _DVSASIZE 0x72190
6274 #define _DVSAKEYVAL 0x72194
6275 #define _DVSAKEYMSK 0x72198
6276 #define _DVSASURF 0x7219c
6277 #define _DVSAKEYMAXVAL 0x721a0
6278 #define _DVSATILEOFF 0x721a4
6279 #define _DVSASURFLIVE 0x721ac
6280 #define _DVSASCALE 0x72204
6281 #define DVS_SCALE_ENABLE (1 << 31)
6282 #define DVS_FILTER_MASK (3 << 29)
6283 #define DVS_FILTER_MEDIUM (0 << 29)
6284 #define DVS_FILTER_ENHANCING (1 << 29)
6285 #define DVS_FILTER_SOFTENING (2 << 29)
6286 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6287 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6288 #define _DVSAGAMC 0x72300
6290 #define _DVSBCNTR 0x73180
6291 #define _DVSBLINOFF 0x73184
6292 #define _DVSBSTRIDE 0x73188
6293 #define _DVSBPOS 0x7318c
6294 #define _DVSBSIZE 0x73190
6295 #define _DVSBKEYVAL 0x73194
6296 #define _DVSBKEYMSK 0x73198
6297 #define _DVSBSURF 0x7319c
6298 #define _DVSBKEYMAXVAL 0x731a0
6299 #define _DVSBTILEOFF 0x731a4
6300 #define _DVSBSURFLIVE 0x731ac
6301 #define _DVSBSCALE 0x73204
6302 #define _DVSBGAMC 0x73300
6304 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6305 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6306 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6307 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6308 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6309 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6310 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6311 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6312 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6313 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6314 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6315 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6317 #define _SPRA_CTL 0x70280
6318 #define SPRITE_ENABLE (1 << 31)
6319 #define SPRITE_GAMMA_ENABLE (1 << 30)
6320 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6321 #define SPRITE_PIXFORMAT_MASK (7 << 25)
6322 #define SPRITE_FORMAT_YUV422 (0 << 25)
6323 #define SPRITE_FORMAT_RGBX101010 (1 << 25)
6324 #define SPRITE_FORMAT_RGBX888 (2 << 25)
6325 #define SPRITE_FORMAT_RGBX161616 (3 << 25)
6326 #define SPRITE_FORMAT_YUV444 (4 << 25)
6327 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6328 #define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6329 #define SPRITE_SOURCE_KEY (1 << 22)
6330 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6331 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6332 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6333 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6334 #define SPRITE_YUV_ORDER_YUYV (0 << 16)
6335 #define SPRITE_YUV_ORDER_UYVY (1 << 16)
6336 #define SPRITE_YUV_ORDER_YVYU (2 << 16)
6337 #define SPRITE_YUV_ORDER_VYUY (3 << 16)
6338 #define SPRITE_ROTATE_180 (1 << 15)
6339 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6340 #define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6341 #define SPRITE_TILED (1 << 10)
6342 #define SPRITE_DEST_KEY (1 << 2)
6343 #define _SPRA_LINOFF 0x70284
6344 #define _SPRA_STRIDE 0x70288
6345 #define _SPRA_POS 0x7028c
6346 #define _SPRA_SIZE 0x70290
6347 #define _SPRA_KEYVAL 0x70294
6348 #define _SPRA_KEYMSK 0x70298
6349 #define _SPRA_SURF 0x7029c
6350 #define _SPRA_KEYMAX 0x702a0
6351 #define _SPRA_TILEOFF 0x702a4
6352 #define _SPRA_OFFSET 0x702a4
6353 #define _SPRA_SURFLIVE 0x702ac
6354 #define _SPRA_SCALE 0x70304
6355 #define SPRITE_SCALE_ENABLE (1 << 31)
6356 #define SPRITE_FILTER_MASK (3 << 29)
6357 #define SPRITE_FILTER_MEDIUM (0 << 29)
6358 #define SPRITE_FILTER_ENHANCING (1 << 29)
6359 #define SPRITE_FILTER_SOFTENING (2 << 29)
6360 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6361 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6362 #define _SPRA_GAMC 0x70400
6364 #define _SPRB_CTL 0x71280
6365 #define _SPRB_LINOFF 0x71284
6366 #define _SPRB_STRIDE 0x71288
6367 #define _SPRB_POS 0x7128c
6368 #define _SPRB_SIZE 0x71290
6369 #define _SPRB_KEYVAL 0x71294
6370 #define _SPRB_KEYMSK 0x71298
6371 #define _SPRB_SURF 0x7129c
6372 #define _SPRB_KEYMAX 0x712a0
6373 #define _SPRB_TILEOFF 0x712a4
6374 #define _SPRB_OFFSET 0x712a4
6375 #define _SPRB_SURFLIVE 0x712ac
6376 #define _SPRB_SCALE 0x71304
6377 #define _SPRB_GAMC 0x71400
6379 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6380 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6381 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6382 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6383 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6384 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6385 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6386 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6387 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6388 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6389 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6390 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6391 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6392 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
6394 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
6395 #define SP_ENABLE (1 << 31)
6396 #define SP_GAMMA_ENABLE (1 << 30)
6397 #define SP_PIXFORMAT_MASK (0xf << 26)
6398 #define SP_FORMAT_YUV422 (0 << 26)
6399 #define SP_FORMAT_BGR565 (5 << 26)
6400 #define SP_FORMAT_BGRX8888 (6 << 26)
6401 #define SP_FORMAT_BGRA8888 (7 << 26)
6402 #define SP_FORMAT_RGBX1010102 (8 << 26)
6403 #define SP_FORMAT_RGBA1010102 (9 << 26)
6404 #define SP_FORMAT_RGBX8888 (0xe << 26)
6405 #define SP_FORMAT_RGBA8888 (0xf << 26)
6406 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6407 #define SP_SOURCE_KEY (1 << 22)
6408 #define SP_YUV_FORMAT_BT709 (1 << 18)
6409 #define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6410 #define SP_YUV_ORDER_YUYV (0 << 16)
6411 #define SP_YUV_ORDER_UYVY (1 << 16)
6412 #define SP_YUV_ORDER_YVYU (2 << 16)
6413 #define SP_YUV_ORDER_VYUY (3 << 16)
6414 #define SP_ROTATE_180 (1 << 15)
6415 #define SP_TILED (1 << 10)
6416 #define SP_MIRROR (1 << 8) /* CHV pipe B */
6417 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6418 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6419 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6420 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6421 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6422 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6423 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6424 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6425 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6426 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
6427 #define SP_CONST_ALPHA_ENABLE (1 << 31)
6428 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6429 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6430 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6431 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6432 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6433 #define SP_SH_COS(x) (x) /* u3.7 */
6434 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6436 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6437 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6438 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6439 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6440 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6441 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6442 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6443 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6444 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6445 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6446 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6447 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6448 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
6449 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
6451 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6452 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6454 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6455 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6456 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6457 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6458 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6459 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6460 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6461 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6462 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6463 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6464 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6465 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6466 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
6467 #define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
6470 * CHV pipe B sprite CSC
6472 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6473 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6474 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6476 #define _MMIO_CHV_SPCSC(plane_id, reg) \
6477 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6479 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6480 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6481 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6482 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6483 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6485 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6486 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6487 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6488 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6489 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6490 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6491 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6493 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6494 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6495 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6496 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6497 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6499 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6500 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6501 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6502 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6503 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6505 /* Skylake plane registers */
6507 #define _PLANE_CTL_1_A 0x70180
6508 #define _PLANE_CTL_2_A 0x70280
6509 #define _PLANE_CTL_3_A 0x70380
6510 #define PLANE_CTL_ENABLE (1 << 31)
6511 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
6512 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6514 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6515 * expanded to include bit 23 as well. However, the shift-24 based values
6516 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6518 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
6519 #define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6520 #define PLANE_CTL_FORMAT_NV12 (1 << 24)
6521 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6522 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6523 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6524 #define PLANE_CTL_FORMAT_AYUV (8 << 24)
6525 #define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6526 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
6527 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
6528 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
6529 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6530 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6531 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
6532 #define PLANE_CTL_ORDER_BGRX (0 << 20)
6533 #define PLANE_CTL_ORDER_RGBX (1 << 20)
6534 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
6535 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6536 #define PLANE_CTL_YUV422_YUYV (0 << 16)
6537 #define PLANE_CTL_YUV422_UYVY (1 << 16)
6538 #define PLANE_CTL_YUV422_YVYU (2 << 16)
6539 #define PLANE_CTL_YUV422_VYUY (3 << 16)
6540 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
6541 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6542 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
6543 #define PLANE_CTL_TILED_MASK (0x7 << 10)
6544 #define PLANE_CTL_TILED_LINEAR (0 << 10)
6545 #define PLANE_CTL_TILED_X (1 << 10)
6546 #define PLANE_CTL_TILED_Y (4 << 10)
6547 #define PLANE_CTL_TILED_YF (5 << 10)
6548 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
6549 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
6550 #define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6551 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6552 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
6553 #define PLANE_CTL_ROTATE_MASK 0x3
6554 #define PLANE_CTL_ROTATE_0 0x0
6555 #define PLANE_CTL_ROTATE_90 0x1
6556 #define PLANE_CTL_ROTATE_180 0x2
6557 #define PLANE_CTL_ROTATE_270 0x3
6558 #define _PLANE_STRIDE_1_A 0x70188
6559 #define _PLANE_STRIDE_2_A 0x70288
6560 #define _PLANE_STRIDE_3_A 0x70388
6561 #define _PLANE_POS_1_A 0x7018c
6562 #define _PLANE_POS_2_A 0x7028c
6563 #define _PLANE_POS_3_A 0x7038c
6564 #define _PLANE_SIZE_1_A 0x70190
6565 #define _PLANE_SIZE_2_A 0x70290
6566 #define _PLANE_SIZE_3_A 0x70390
6567 #define _PLANE_SURF_1_A 0x7019c
6568 #define _PLANE_SURF_2_A 0x7029c
6569 #define _PLANE_SURF_3_A 0x7039c
6570 #define _PLANE_OFFSET_1_A 0x701a4
6571 #define _PLANE_OFFSET_2_A 0x702a4
6572 #define _PLANE_OFFSET_3_A 0x703a4
6573 #define _PLANE_KEYVAL_1_A 0x70194
6574 #define _PLANE_KEYVAL_2_A 0x70294
6575 #define _PLANE_KEYMSK_1_A 0x70198
6576 #define _PLANE_KEYMSK_2_A 0x70298
6577 #define _PLANE_KEYMAX_1_A 0x701a0
6578 #define _PLANE_KEYMAX_2_A 0x702a0
6579 #define _PLANE_AUX_DIST_1_A 0x701c0
6580 #define _PLANE_AUX_DIST_2_A 0x702c0
6581 #define _PLANE_AUX_OFFSET_1_A 0x701c4
6582 #define _PLANE_AUX_OFFSET_2_A 0x702c4
6583 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6584 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6585 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6586 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
6587 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6588 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
6589 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6590 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6591 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6592 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6593 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
6594 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
6595 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6596 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6597 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6598 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
6599 #define _PLANE_BUF_CFG_1_A 0x7027c
6600 #define _PLANE_BUF_CFG_2_A 0x7037c
6601 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
6602 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
6605 #define _PLANE_CTL_1_B 0x71180
6606 #define _PLANE_CTL_2_B 0x71280
6607 #define _PLANE_CTL_3_B 0x71380
6608 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6609 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6610 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6611 #define PLANE_CTL(pipe, plane) \
6612 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
6614 #define _PLANE_STRIDE_1_B 0x71188
6615 #define _PLANE_STRIDE_2_B 0x71288
6616 #define _PLANE_STRIDE_3_B 0x71388
6617 #define _PLANE_STRIDE_1(pipe) \
6618 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6619 #define _PLANE_STRIDE_2(pipe) \
6620 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6621 #define _PLANE_STRIDE_3(pipe) \
6622 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6623 #define PLANE_STRIDE(pipe, plane) \
6624 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
6626 #define _PLANE_POS_1_B 0x7118c
6627 #define _PLANE_POS_2_B 0x7128c
6628 #define _PLANE_POS_3_B 0x7138c
6629 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6630 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6631 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6632 #define PLANE_POS(pipe, plane) \
6633 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
6635 #define _PLANE_SIZE_1_B 0x71190
6636 #define _PLANE_SIZE_2_B 0x71290
6637 #define _PLANE_SIZE_3_B 0x71390
6638 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6639 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6640 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6641 #define PLANE_SIZE(pipe, plane) \
6642 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
6644 #define _PLANE_SURF_1_B 0x7119c
6645 #define _PLANE_SURF_2_B 0x7129c
6646 #define _PLANE_SURF_3_B 0x7139c
6647 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6648 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6649 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6650 #define PLANE_SURF(pipe, plane) \
6651 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
6653 #define _PLANE_OFFSET_1_B 0x711a4
6654 #define _PLANE_OFFSET_2_B 0x712a4
6655 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6656 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6657 #define PLANE_OFFSET(pipe, plane) \
6658 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
6660 #define _PLANE_KEYVAL_1_B 0x71194
6661 #define _PLANE_KEYVAL_2_B 0x71294
6662 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6663 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6664 #define PLANE_KEYVAL(pipe, plane) \
6665 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
6667 #define _PLANE_KEYMSK_1_B 0x71198
6668 #define _PLANE_KEYMSK_2_B 0x71298
6669 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6670 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6671 #define PLANE_KEYMSK(pipe, plane) \
6672 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
6674 #define _PLANE_KEYMAX_1_B 0x711a0
6675 #define _PLANE_KEYMAX_2_B 0x712a0
6676 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6677 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6678 #define PLANE_KEYMAX(pipe, plane) \
6679 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
6681 #define _PLANE_BUF_CFG_1_B 0x7127c
6682 #define _PLANE_BUF_CFG_2_B 0x7137c
6683 #define SKL_DDB_ENTRY_MASK 0x3FF
6684 #define ICL_DDB_ENTRY_MASK 0x7FF
6685 #define DDB_ENTRY_END_SHIFT 16
6686 #define _PLANE_BUF_CFG_1(pipe) \
6687 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6688 #define _PLANE_BUF_CFG_2(pipe) \
6689 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6690 #define PLANE_BUF_CFG(pipe, plane) \
6691 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
6693 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
6694 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
6695 #define _PLANE_NV12_BUF_CFG_1(pipe) \
6696 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6697 #define _PLANE_NV12_BUF_CFG_2(pipe) \
6698 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6699 #define PLANE_NV12_BUF_CFG(pipe, plane) \
6700 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
6702 #define _PLANE_AUX_DIST_1_B 0x711c0
6703 #define _PLANE_AUX_DIST_2_B 0x712c0
6704 #define _PLANE_AUX_DIST_1(pipe) \
6705 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6706 #define _PLANE_AUX_DIST_2(pipe) \
6707 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6708 #define PLANE_AUX_DIST(pipe, plane) \
6709 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6711 #define _PLANE_AUX_OFFSET_1_B 0x711c4
6712 #define _PLANE_AUX_OFFSET_2_B 0x712c4
6713 #define _PLANE_AUX_OFFSET_1(pipe) \
6714 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6715 #define _PLANE_AUX_OFFSET_2(pipe) \
6716 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6717 #define PLANE_AUX_OFFSET(pipe, plane) \
6718 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6720 #define _PLANE_COLOR_CTL_1_B 0x711CC
6721 #define _PLANE_COLOR_CTL_2_B 0x712CC
6722 #define _PLANE_COLOR_CTL_3_B 0x713CC
6723 #define _PLANE_COLOR_CTL_1(pipe) \
6724 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6725 #define _PLANE_COLOR_CTL_2(pipe) \
6726 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6727 #define PLANE_COLOR_CTL(pipe, plane) \
6728 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6730 #/* SKL new cursor registers */
6731 #define _CUR_BUF_CFG_A 0x7017c
6732 #define _CUR_BUF_CFG_B 0x7117c
6733 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
6735 /* VBIOS regs */
6736 #define VGACNTRL _MMIO(0x71400)
6737 # define VGA_DISP_DISABLE (1 << 31)
6738 # define VGA_2X_MODE (1 << 30)
6739 # define VGA_PIPE_B_SELECT (1 << 29)
6741 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
6743 /* Ironlake */
6745 #define CPU_VGACNTRL _MMIO(0x41000)
6747 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
6748 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6749 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6750 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6751 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6752 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6753 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6754 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6755 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6756 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6757 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
6759 /* refresh rate hardware control */
6760 #define RR_HW_CTL _MMIO(0x45300)
6761 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6762 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6764 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
6765 #define FDI_PLL_FB_CLOCK_MASK 0xff
6766 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
6767 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
6768 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6769 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6770 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
6772 #define PCH_3DCGDIS0 _MMIO(0x46020)
6773 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6774 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6776 #define PCH_3DCGDIS1 _MMIO(0x46024)
6777 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6779 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
6780 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
6781 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6782 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6785 #define _PIPEA_DATA_M1 0x60030
6786 #define PIPE_DATA_M1_OFFSET 0
6787 #define _PIPEA_DATA_N1 0x60034
6788 #define PIPE_DATA_N1_OFFSET 0
6790 #define _PIPEA_DATA_M2 0x60038
6791 #define PIPE_DATA_M2_OFFSET 0
6792 #define _PIPEA_DATA_N2 0x6003c
6793 #define PIPE_DATA_N2_OFFSET 0
6795 #define _PIPEA_LINK_M1 0x60040
6796 #define PIPE_LINK_M1_OFFSET 0
6797 #define _PIPEA_LINK_N1 0x60044
6798 #define PIPE_LINK_N1_OFFSET 0
6800 #define _PIPEA_LINK_M2 0x60048
6801 #define PIPE_LINK_M2_OFFSET 0
6802 #define _PIPEA_LINK_N2 0x6004c
6803 #define PIPE_LINK_N2_OFFSET 0
6805 /* PIPEB timing regs are same start from 0x61000 */
6807 #define _PIPEB_DATA_M1 0x61030
6808 #define _PIPEB_DATA_N1 0x61034
6809 #define _PIPEB_DATA_M2 0x61038
6810 #define _PIPEB_DATA_N2 0x6103c
6811 #define _PIPEB_LINK_M1 0x61040
6812 #define _PIPEB_LINK_N1 0x61044
6813 #define _PIPEB_LINK_M2 0x61048
6814 #define _PIPEB_LINK_N2 0x6104c
6816 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6817 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6818 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6819 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6820 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6821 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6822 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6823 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
6825 /* CPU panel fitter */
6826 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6827 #define _PFA_CTL_1 0x68080
6828 #define _PFB_CTL_1 0x68880
6829 #define PF_ENABLE (1 << 31)
6830 #define PF_PIPE_SEL_MASK_IVB (3 << 29)
6831 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6832 #define PF_FILTER_MASK (3 << 23)
6833 #define PF_FILTER_PROGRAMMED (0 << 23)
6834 #define PF_FILTER_MED_3x3 (1 << 23)
6835 #define PF_FILTER_EDGE_ENHANCE (2 << 23)
6836 #define PF_FILTER_EDGE_SOFTEN (3 << 23)
6837 #define _PFA_WIN_SZ 0x68074
6838 #define _PFB_WIN_SZ 0x68874
6839 #define _PFA_WIN_POS 0x68070
6840 #define _PFB_WIN_POS 0x68870
6841 #define _PFA_VSCALE 0x68084
6842 #define _PFB_VSCALE 0x68884
6843 #define _PFA_HSCALE 0x68090
6844 #define _PFB_HSCALE 0x68890
6846 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6847 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6848 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6849 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6850 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
6852 #define _PSA_CTL 0x68180
6853 #define _PSB_CTL 0x68980
6854 #define PS_ENABLE (1 << 31)
6855 #define _PSA_WIN_SZ 0x68174
6856 #define _PSB_WIN_SZ 0x68974
6857 #define _PSA_WIN_POS 0x68170
6858 #define _PSB_WIN_POS 0x68970
6860 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6861 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6862 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
6865 * Skylake scalers
6867 #define _PS_1A_CTRL 0x68180
6868 #define _PS_2A_CTRL 0x68280
6869 #define _PS_1B_CTRL 0x68980
6870 #define _PS_2B_CTRL 0x68A80
6871 #define _PS_1C_CTRL 0x69180
6872 #define PS_SCALER_EN (1 << 31)
6873 #define PS_SCALER_MODE_MASK (3 << 28)
6874 #define PS_SCALER_MODE_DYN (0 << 28)
6875 #define PS_SCALER_MODE_HQ (1 << 28)
6876 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6877 #define PS_SCALER_MODE_PLANAR (1 << 29)
6878 #define PS_PLANE_SEL_MASK (7 << 25)
6879 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
6880 #define PS_FILTER_MASK (3 << 23)
6881 #define PS_FILTER_MEDIUM (0 << 23)
6882 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
6883 #define PS_FILTER_BILINEAR (3 << 23)
6884 #define PS_VERT3TAP (1 << 21)
6885 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6886 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6887 #define PS_PWRUP_PROGRESS (1 << 17)
6888 #define PS_V_FILTER_BYPASS (1 << 8)
6889 #define PS_VADAPT_EN (1 << 7)
6890 #define PS_VADAPT_MODE_MASK (3 << 5)
6891 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6892 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6893 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6895 #define _PS_PWR_GATE_1A 0x68160
6896 #define _PS_PWR_GATE_2A 0x68260
6897 #define _PS_PWR_GATE_1B 0x68960
6898 #define _PS_PWR_GATE_2B 0x68A60
6899 #define _PS_PWR_GATE_1C 0x69160
6900 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6901 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6902 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6903 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6904 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6905 #define PS_PWR_GATE_SLPEN_8 0
6906 #define PS_PWR_GATE_SLPEN_16 1
6907 #define PS_PWR_GATE_SLPEN_24 2
6908 #define PS_PWR_GATE_SLPEN_32 3
6910 #define _PS_WIN_POS_1A 0x68170
6911 #define _PS_WIN_POS_2A 0x68270
6912 #define _PS_WIN_POS_1B 0x68970
6913 #define _PS_WIN_POS_2B 0x68A70
6914 #define _PS_WIN_POS_1C 0x69170
6916 #define _PS_WIN_SZ_1A 0x68174
6917 #define _PS_WIN_SZ_2A 0x68274
6918 #define _PS_WIN_SZ_1B 0x68974
6919 #define _PS_WIN_SZ_2B 0x68A74
6920 #define _PS_WIN_SZ_1C 0x69174
6922 #define _PS_VSCALE_1A 0x68184
6923 #define _PS_VSCALE_2A 0x68284
6924 #define _PS_VSCALE_1B 0x68984
6925 #define _PS_VSCALE_2B 0x68A84
6926 #define _PS_VSCALE_1C 0x69184
6928 #define _PS_HSCALE_1A 0x68190
6929 #define _PS_HSCALE_2A 0x68290
6930 #define _PS_HSCALE_1B 0x68990
6931 #define _PS_HSCALE_2B 0x68A90
6932 #define _PS_HSCALE_1C 0x69190
6934 #define _PS_VPHASE_1A 0x68188
6935 #define _PS_VPHASE_2A 0x68288
6936 #define _PS_VPHASE_1B 0x68988
6937 #define _PS_VPHASE_2B 0x68A88
6938 #define _PS_VPHASE_1C 0x69188
6939 #define PS_Y_PHASE(x) ((x) << 16)
6940 #define PS_UV_RGB_PHASE(x) ((x) << 0)
6941 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6942 #define PS_PHASE_TRIP (1 << 0)
6944 #define _PS_HPHASE_1A 0x68194
6945 #define _PS_HPHASE_2A 0x68294
6946 #define _PS_HPHASE_1B 0x68994
6947 #define _PS_HPHASE_2B 0x68A94
6948 #define _PS_HPHASE_1C 0x69194
6950 #define _PS_ECC_STAT_1A 0x681D0
6951 #define _PS_ECC_STAT_2A 0x682D0
6952 #define _PS_ECC_STAT_1B 0x689D0
6953 #define _PS_ECC_STAT_2B 0x68AD0
6954 #define _PS_ECC_STAT_1C 0x691D0
6956 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
6957 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
6958 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6959 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
6960 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
6961 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6962 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
6963 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
6964 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6965 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
6966 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
6967 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6968 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
6969 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
6970 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6971 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
6972 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
6973 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6974 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
6975 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
6976 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6977 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
6978 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
6979 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6980 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
6981 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
6982 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
6983 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
6985 /* legacy palette */
6986 #define _LGC_PALETTE_A 0x4a000
6987 #define _LGC_PALETTE_B 0x4a800
6988 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
6990 #define _GAMMA_MODE_A 0x4a480
6991 #define _GAMMA_MODE_B 0x4ac80
6992 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
6993 #define GAMMA_MODE_MODE_MASK (3 << 0)
6994 #define GAMMA_MODE_MODE_8BIT (0 << 0)
6995 #define GAMMA_MODE_MODE_10BIT (1 << 0)
6996 #define GAMMA_MODE_MODE_12BIT (2 << 0)
6997 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
6999 /* DMC/CSR */
7000 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
7001 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7002 #define CSR_HTP_ADDR_SKL 0x00500034
7003 #define CSR_SSP_BASE _MMIO(0x8F074)
7004 #define CSR_HTP_SKL _MMIO(0x8F004)
7005 #define CSR_LAST_WRITE _MMIO(0x8F034)
7006 #define CSR_LAST_WRITE_VALUE 0xc003b400
7007 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7008 #define CSR_MMIO_START_RANGE 0x80000
7009 #define CSR_MMIO_END_RANGE 0x8FFFF
7010 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7011 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7012 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
7014 /* Display Internal Timeout Register */
7015 #define RM_TIMEOUT _MMIO(0x42060)
7016 #define MMIO_TIMEOUT_US(us) ((us) << 0)
7018 /* interrupts */
7019 #define DE_MASTER_IRQ_CONTROL (1 << 31)
7020 #define DE_SPRITEB_FLIP_DONE (1 << 29)
7021 #define DE_SPRITEA_FLIP_DONE (1 << 28)
7022 #define DE_PLANEB_FLIP_DONE (1 << 27)
7023 #define DE_PLANEA_FLIP_DONE (1 << 26)
7024 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7025 #define DE_PCU_EVENT (1 << 25)
7026 #define DE_GTT_FAULT (1 << 24)
7027 #define DE_POISON (1 << 23)
7028 #define DE_PERFORM_COUNTER (1 << 22)
7029 #define DE_PCH_EVENT (1 << 21)
7030 #define DE_AUX_CHANNEL_A (1 << 20)
7031 #define DE_DP_A_HOTPLUG (1 << 19)
7032 #define DE_GSE (1 << 18)
7033 #define DE_PIPEB_VBLANK (1 << 15)
7034 #define DE_PIPEB_EVEN_FIELD (1 << 14)
7035 #define DE_PIPEB_ODD_FIELD (1 << 13)
7036 #define DE_PIPEB_LINE_COMPARE (1 << 12)
7037 #define DE_PIPEB_VSYNC (1 << 11)
7038 #define DE_PIPEB_CRC_DONE (1 << 10)
7039 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7040 #define DE_PIPEA_VBLANK (1 << 7)
7041 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
7042 #define DE_PIPEA_EVEN_FIELD (1 << 6)
7043 #define DE_PIPEA_ODD_FIELD (1 << 5)
7044 #define DE_PIPEA_LINE_COMPARE (1 << 4)
7045 #define DE_PIPEA_VSYNC (1 << 3)
7046 #define DE_PIPEA_CRC_DONE (1 << 2)
7047 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
7048 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
7049 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
7051 /* More Ivybridge lolz */
7052 #define DE_ERR_INT_IVB (1 << 30)
7053 #define DE_GSE_IVB (1 << 29)
7054 #define DE_PCH_EVENT_IVB (1 << 28)
7055 #define DE_DP_A_HOTPLUG_IVB (1 << 27)
7056 #define DE_AUX_CHANNEL_A_IVB (1 << 26)
7057 #define DE_EDP_PSR_INT_HSW (1 << 19)
7058 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7059 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7060 #define DE_PIPEC_VBLANK_IVB (1 << 10)
7061 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7062 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7063 #define DE_PIPEB_VBLANK_IVB (1 << 5)
7064 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7065 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7066 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7067 #define DE_PIPEA_VBLANK_IVB (1 << 0)
7068 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
7070 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7071 #define MASTER_INTERRUPT_ENABLE (1 << 31)
7073 #define DEISR _MMIO(0x44000)
7074 #define DEIMR _MMIO(0x44004)
7075 #define DEIIR _MMIO(0x44008)
7076 #define DEIER _MMIO(0x4400c)
7078 #define GTISR _MMIO(0x44010)
7079 #define GTIMR _MMIO(0x44014)
7080 #define GTIIR _MMIO(0x44018)
7081 #define GTIER _MMIO(0x4401c)
7083 #define GEN8_MASTER_IRQ _MMIO(0x44200)
7084 #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7085 #define GEN8_PCU_IRQ (1 << 30)
7086 #define GEN8_DE_PCH_IRQ (1 << 23)
7087 #define GEN8_DE_MISC_IRQ (1 << 22)
7088 #define GEN8_DE_PORT_IRQ (1 << 20)
7089 #define GEN8_DE_PIPE_C_IRQ (1 << 18)
7090 #define GEN8_DE_PIPE_B_IRQ (1 << 17)
7091 #define GEN8_DE_PIPE_A_IRQ (1 << 16)
7092 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7093 #define GEN8_GT_VECS_IRQ (1 << 6)
7094 #define GEN8_GT_GUC_IRQ (1 << 5)
7095 #define GEN8_GT_PM_IRQ (1 << 4)
7096 #define GEN8_GT_VCS2_IRQ (1 << 3)
7097 #define GEN8_GT_VCS1_IRQ (1 << 2)
7098 #define GEN8_GT_BCS_IRQ (1 << 1)
7099 #define GEN8_GT_RCS_IRQ (1 << 0)
7101 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7102 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7103 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7104 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7106 #define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7107 #define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7108 #define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7109 #define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7110 #define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7111 #define GEN9_GUC_DB_RING_EVENT (1 << 26)
7112 #define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7113 #define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7114 #define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
7116 #define GEN8_RCS_IRQ_SHIFT 0
7117 #define GEN8_BCS_IRQ_SHIFT 16
7118 #define GEN8_VCS1_IRQ_SHIFT 0
7119 #define GEN8_VCS2_IRQ_SHIFT 16
7120 #define GEN8_VECS_IRQ_SHIFT 0
7121 #define GEN8_WD_IRQ_SHIFT 16
7123 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7124 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7125 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7126 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7127 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
7128 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7129 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7130 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7131 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7132 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7133 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
7134 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
7135 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7136 #define GEN8_PIPE_VSYNC (1 << 1)
7137 #define GEN8_PIPE_VBLANK (1 << 0)
7138 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
7139 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
7140 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7141 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7142 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
7143 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
7144 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7145 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7146 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
7147 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
7148 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7149 (GEN8_PIPE_CURSOR_FAULT | \
7150 GEN8_PIPE_SPRITE_FAULT | \
7151 GEN8_PIPE_PRIMARY_FAULT)
7152 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7153 (GEN9_PIPE_CURSOR_FAULT | \
7154 GEN9_PIPE_PLANE4_FAULT | \
7155 GEN9_PIPE_PLANE3_FAULT | \
7156 GEN9_PIPE_PLANE2_FAULT | \
7157 GEN9_PIPE_PLANE1_FAULT)
7159 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
7160 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
7161 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
7162 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
7163 #define ICL_AUX_CHANNEL_E (1 << 29)
7164 #define CNL_AUX_CHANNEL_F (1 << 28)
7165 #define GEN9_AUX_CHANNEL_D (1 << 27)
7166 #define GEN9_AUX_CHANNEL_C (1 << 26)
7167 #define GEN9_AUX_CHANNEL_B (1 << 25)
7168 #define BXT_DE_PORT_HP_DDIC (1 << 5)
7169 #define BXT_DE_PORT_HP_DDIB (1 << 4)
7170 #define BXT_DE_PORT_HP_DDIA (1 << 3)
7171 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7172 BXT_DE_PORT_HP_DDIB | \
7173 BXT_DE_PORT_HP_DDIC)
7174 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
7175 #define BXT_DE_PORT_GMBUS (1 << 1)
7176 #define GEN8_AUX_CHANNEL_A (1 << 0)
7178 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
7179 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
7180 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
7181 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
7182 #define GEN8_DE_MISC_GSE (1 << 27)
7183 #define GEN8_DE_EDP_PSR (1 << 19)
7185 #define GEN8_PCU_ISR _MMIO(0x444e0)
7186 #define GEN8_PCU_IMR _MMIO(0x444e4)
7187 #define GEN8_PCU_IIR _MMIO(0x444e8)
7188 #define GEN8_PCU_IER _MMIO(0x444ec)
7190 #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7191 #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7192 #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7193 #define GEN11_GU_MISC_IER _MMIO(0x444fc)
7194 #define GEN11_GU_MISC_GSE (1 << 27)
7196 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7197 #define GEN11_MASTER_IRQ (1 << 31)
7198 #define GEN11_PCU_IRQ (1 << 30)
7199 #define GEN11_GU_MISC_IRQ (1 << 29)
7200 #define GEN11_DISPLAY_IRQ (1 << 16)
7201 #define GEN11_GT_DW_IRQ(x) (1 << (x))
7202 #define GEN11_GT_DW1_IRQ (1 << 1)
7203 #define GEN11_GT_DW0_IRQ (1 << 0)
7205 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7206 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7207 #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7208 #define GEN11_DE_PCH_IRQ (1 << 23)
7209 #define GEN11_DE_MISC_IRQ (1 << 22)
7210 #define GEN11_DE_HPD_IRQ (1 << 21)
7211 #define GEN11_DE_PORT_IRQ (1 << 20)
7212 #define GEN11_DE_PIPE_C (1 << 18)
7213 #define GEN11_DE_PIPE_B (1 << 17)
7214 #define GEN11_DE_PIPE_A (1 << 16)
7216 #define GEN11_DE_HPD_ISR _MMIO(0x44470)
7217 #define GEN11_DE_HPD_IMR _MMIO(0x44474)
7218 #define GEN11_DE_HPD_IIR _MMIO(0x44478)
7219 #define GEN11_DE_HPD_IER _MMIO(0x4447c)
7220 #define GEN11_TC4_HOTPLUG (1 << 19)
7221 #define GEN11_TC3_HOTPLUG (1 << 18)
7222 #define GEN11_TC2_HOTPLUG (1 << 17)
7223 #define GEN11_TC1_HOTPLUG (1 << 16)
7224 #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7225 GEN11_TC3_HOTPLUG | \
7226 GEN11_TC2_HOTPLUG | \
7227 GEN11_TC1_HOTPLUG)
7228 #define GEN11_TBT4_HOTPLUG (1 << 3)
7229 #define GEN11_TBT3_HOTPLUG (1 << 2)
7230 #define GEN11_TBT2_HOTPLUG (1 << 1)
7231 #define GEN11_TBT1_HOTPLUG (1 << 0)
7232 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7233 GEN11_TBT3_HOTPLUG | \
7234 GEN11_TBT2_HOTPLUG | \
7235 GEN11_TBT1_HOTPLUG)
7237 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
7238 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7239 #define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7240 #define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7241 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7242 #define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7244 #define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7245 #define GEN11_CSME (31)
7246 #define GEN11_GUNIT (28)
7247 #define GEN11_GUC (25)
7248 #define GEN11_WDPERF (20)
7249 #define GEN11_KCR (19)
7250 #define GEN11_GTPM (16)
7251 #define GEN11_BCS (15)
7252 #define GEN11_RCS0 (0)
7254 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7255 #define GEN11_VECS(x) (31 - (x))
7256 #define GEN11_VCS(x) (x)
7258 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
7260 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7261 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7262 #define GEN11_INTR_DATA_VALID (1 << 31)
7263 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7264 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7265 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
7267 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
7269 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7270 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7272 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
7274 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7275 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7276 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7277 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7278 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7279 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7281 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7282 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7283 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7284 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7285 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7286 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7287 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7288 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7289 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7291 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
7292 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
7293 #define ILK_ELPIN_409_SELECT (1 << 25)
7294 #define ILK_DPARB_GATE (1 << 22)
7295 #define ILK_VSDPFD_FULL (1 << 21)
7296 #define FUSE_STRAP _MMIO(0x42014)
7297 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7298 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7299 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
7300 #define IVB_PIPE_C_DISABLE (1 << 28)
7301 #define ILK_HDCP_DISABLE (1 << 25)
7302 #define ILK_eDP_A_DISABLE (1 << 24)
7303 #define HSW_CDCLK_LIMIT (1 << 24)
7304 #define ILK_DESKTOP (1 << 23)
7306 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
7307 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7308 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7309 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7310 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7311 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7313 #define IVB_CHICKEN3 _MMIO(0x4200c)
7314 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7315 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7317 #define CHICKEN_PAR1_1 _MMIO(0x42080)
7318 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
7319 #define DPA_MASK_VBLANK_SRD (1 << 15)
7320 #define FORCE_ARB_IDLE_PLANES (1 << 14)
7321 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
7323 #define CHICKEN_PAR2_1 _MMIO(0x42090)
7324 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7326 #define CHICKEN_MISC_2 _MMIO(0x42084)
7327 #define CNL_COMP_PWR_DOWN (1 << 23)
7328 #define GLK_CL2_PWR_DOWN (1 << 12)
7329 #define GLK_CL1_PWR_DOWN (1 << 11)
7330 #define GLK_CL0_PWR_DOWN (1 << 10)
7332 #define CHICKEN_MISC_4 _MMIO(0x4208c)
7333 #define FBC_STRIDE_OVERRIDE (1 << 13)
7334 #define FBC_STRIDE_MASK 0x1FFF
7336 #define _CHICKEN_PIPESL_1_A 0x420b0
7337 #define _CHICKEN_PIPESL_1_B 0x420b4
7338 #define HSW_FBCQ_DIS (1 << 22)
7339 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
7340 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
7342 #define CHICKEN_TRANS_A 0x420c0
7343 #define CHICKEN_TRANS_B 0x420c4
7344 #define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
7345 #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7346 #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7347 #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7348 #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7349 #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7350 #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7351 #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
7353 #define DISP_ARB_CTL _MMIO(0x45000)
7354 #define DISP_FBC_MEMORY_WAKE (1 << 31)
7355 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7356 #define DISP_FBC_WM_DIS (1 << 15)
7357 #define DISP_ARB_CTL2 _MMIO(0x45004)
7358 #define DISP_DATA_PARTITION_5_6 (1 << 6)
7359 #define DISP_IPC_ENABLE (1 << 3)
7360 #define DBUF_CTL _MMIO(0x45008)
7361 #define DBUF_CTL_S1 _MMIO(0x45008)
7362 #define DBUF_CTL_S2 _MMIO(0x44FE8)
7363 #define DBUF_POWER_REQUEST (1 << 31)
7364 #define DBUF_POWER_STATE (1 << 30)
7365 #define GEN7_MSG_CTL _MMIO(0x45010)
7366 #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7367 #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
7368 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
7369 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
7371 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
7372 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7373 #define MASK_WAKEMEM (1 << 13)
7374 #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
7376 #define SKL_DFSM _MMIO(0x51000)
7377 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7378 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7379 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7380 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7381 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
7382 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7383 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7384 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7386 #define SKL_DSSM _MMIO(0x51004)
7387 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7388 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7389 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7390 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7391 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
7393 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7394 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
7396 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
7397 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7398 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
7400 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
7401 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
7402 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
7403 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
7404 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7405 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7406 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7407 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7408 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
7410 /* GEN7 chicken */
7411 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
7412 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7413 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7415 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7416 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7417 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7418 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7419 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7421 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7422 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
7424 #define HIZ_CHICKEN _MMIO(0x7018)
7425 # define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7426 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
7428 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
7429 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
7431 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7432 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
7434 #define GEN7_L3SQCREG1 _MMIO(0xB010)
7435 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7437 #define GEN8_L3SQCREG1 _MMIO(0xB100)
7439 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7440 * Using the formula in BSpec leads to a hang, while the formula here works
7441 * fine and matches the formulas for all other platforms. A BSpec change
7442 * request has been filed to clarify this.
7444 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7445 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
7446 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
7448 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
7449 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
7450 #define GEN7_L3AGDIS (1 << 19)
7451 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
7452 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
7454 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
7455 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7456 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7457 #define GEN11_I2M_WRITE_DISABLE (1 << 28)
7459 #define GEN7_L3SQCREG4 _MMIO(0xb034)
7460 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
7462 #define GEN8_L3SQCREG4 _MMIO(0xb118)
7463 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7464 #define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7465 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
7467 /* GEN8 chicken */
7468 #define HDC_CHICKEN0 _MMIO(0x7300)
7469 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
7470 #define ICL_HDC_MODE _MMIO(0xE5F4)
7471 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7472 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7473 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7474 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7475 #define HDC_FORCE_NON_COHERENT (1 << 4)
7476 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
7478 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7480 /* GEN9 chicken */
7481 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
7482 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7484 #define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7485 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7487 /* WaCatErrorRejectionIssue */
7488 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
7489 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
7491 #define HSW_SCRATCH1 _MMIO(0xb038)
7492 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
7494 #define BDW_SCRATCH1 _MMIO(0xb11c)
7495 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
7497 /*GEN11 chicken */
7498 #define _PIPEA_CHICKEN 0x70038
7499 #define _PIPEB_CHICKEN 0x71038
7500 #define _PIPEC_CHICKEN 0x72038
7501 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7502 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7503 _PIPEB_CHICKEN)
7505 /* PCH */
7507 /* south display engine interrupt: IBX */
7508 #define SDE_AUDIO_POWER_D (1 << 27)
7509 #define SDE_AUDIO_POWER_C (1 << 26)
7510 #define SDE_AUDIO_POWER_B (1 << 25)
7511 #define SDE_AUDIO_POWER_SHIFT (25)
7512 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7513 #define SDE_GMBUS (1 << 24)
7514 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7515 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7516 #define SDE_AUDIO_HDCP_MASK (3 << 22)
7517 #define SDE_AUDIO_TRANSB (1 << 21)
7518 #define SDE_AUDIO_TRANSA (1 << 20)
7519 #define SDE_AUDIO_TRANS_MASK (3 << 20)
7520 #define SDE_POISON (1 << 19)
7521 /* 18 reserved */
7522 #define SDE_FDI_RXB (1 << 17)
7523 #define SDE_FDI_RXA (1 << 16)
7524 #define SDE_FDI_MASK (3 << 16)
7525 #define SDE_AUXD (1 << 15)
7526 #define SDE_AUXC (1 << 14)
7527 #define SDE_AUXB (1 << 13)
7528 #define SDE_AUX_MASK (7 << 13)
7529 /* 12 reserved */
7530 #define SDE_CRT_HOTPLUG (1 << 11)
7531 #define SDE_PORTD_HOTPLUG (1 << 10)
7532 #define SDE_PORTC_HOTPLUG (1 << 9)
7533 #define SDE_PORTB_HOTPLUG (1 << 8)
7534 #define SDE_SDVOB_HOTPLUG (1 << 6)
7535 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7536 SDE_SDVOB_HOTPLUG | \
7537 SDE_PORTB_HOTPLUG | \
7538 SDE_PORTC_HOTPLUG | \
7539 SDE_PORTD_HOTPLUG)
7540 #define SDE_TRANSB_CRC_DONE (1 << 5)
7541 #define SDE_TRANSB_CRC_ERR (1 << 4)
7542 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
7543 #define SDE_TRANSA_CRC_DONE (1 << 2)
7544 #define SDE_TRANSA_CRC_ERR (1 << 1)
7545 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
7546 #define SDE_TRANS_MASK (0x3f)
7548 /* south display engine interrupt: CPT - CNP */
7549 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
7550 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
7551 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
7552 #define SDE_AUDIO_POWER_SHIFT_CPT 29
7553 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7554 #define SDE_AUXD_CPT (1 << 27)
7555 #define SDE_AUXC_CPT (1 << 26)
7556 #define SDE_AUXB_CPT (1 << 25)
7557 #define SDE_AUX_MASK_CPT (7 << 25)
7558 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
7559 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
7560 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7561 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7562 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
7563 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
7564 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
7565 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
7566 SDE_SDVOB_HOTPLUG_CPT | \
7567 SDE_PORTD_HOTPLUG_CPT | \
7568 SDE_PORTC_HOTPLUG_CPT | \
7569 SDE_PORTB_HOTPLUG_CPT)
7570 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7571 SDE_PORTD_HOTPLUG_CPT | \
7572 SDE_PORTC_HOTPLUG_CPT | \
7573 SDE_PORTB_HOTPLUG_CPT | \
7574 SDE_PORTA_HOTPLUG_SPT)
7575 #define SDE_GMBUS_CPT (1 << 17)
7576 #define SDE_ERROR_CPT (1 << 16)
7577 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7578 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7579 #define SDE_FDI_RXC_CPT (1 << 8)
7580 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7581 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7582 #define SDE_FDI_RXB_CPT (1 << 4)
7583 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7584 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7585 #define SDE_FDI_RXA_CPT (1 << 0)
7586 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7587 SDE_AUDIO_CP_REQ_B_CPT | \
7588 SDE_AUDIO_CP_REQ_A_CPT)
7589 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7590 SDE_AUDIO_CP_CHG_B_CPT | \
7591 SDE_AUDIO_CP_CHG_A_CPT)
7592 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7593 SDE_FDI_RXB_CPT | \
7594 SDE_FDI_RXA_CPT)
7596 /* south display engine interrupt: ICP */
7597 #define SDE_TC4_HOTPLUG_ICP (1 << 27)
7598 #define SDE_TC3_HOTPLUG_ICP (1 << 26)
7599 #define SDE_TC2_HOTPLUG_ICP (1 << 25)
7600 #define SDE_TC1_HOTPLUG_ICP (1 << 24)
7601 #define SDE_GMBUS_ICP (1 << 23)
7602 #define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7603 #define SDE_DDIA_HOTPLUG_ICP (1 << 16)
7604 #define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7605 SDE_DDIA_HOTPLUG_ICP)
7606 #define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7607 SDE_TC3_HOTPLUG_ICP | \
7608 SDE_TC2_HOTPLUG_ICP | \
7609 SDE_TC1_HOTPLUG_ICP)
7611 #define SDEISR _MMIO(0xc4000)
7612 #define SDEIMR _MMIO(0xc4004)
7613 #define SDEIIR _MMIO(0xc4008)
7614 #define SDEIER _MMIO(0xc400c)
7616 #define SERR_INT _MMIO(0xc4040)
7617 #define SERR_INT_POISON (1 << 31)
7618 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
7620 /* digital port hotplug */
7621 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
7622 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
7623 #define BXT_DDIA_HPD_INVERT (1 << 27)
7624 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7625 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7626 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7627 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
7628 #define PORTD_HOTPLUG_ENABLE (1 << 20)
7629 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7630 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7631 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7632 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7633 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7634 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
7635 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7636 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7637 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
7638 #define PORTC_HOTPLUG_ENABLE (1 << 12)
7639 #define BXT_DDIC_HPD_INVERT (1 << 11)
7640 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7641 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7642 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7643 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7644 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7645 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
7646 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7647 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7648 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
7649 #define PORTB_HOTPLUG_ENABLE (1 << 4)
7650 #define BXT_DDIB_HPD_INVERT (1 << 3)
7651 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7652 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7653 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7654 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7655 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7656 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
7657 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7658 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7659 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
7660 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7661 BXT_DDIB_HPD_INVERT | \
7662 BXT_DDIC_HPD_INVERT)
7664 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
7665 #define PORTE_HOTPLUG_ENABLE (1 << 4)
7666 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
7667 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7668 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7669 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7671 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
7672 * functionality covered in PCH_PORT_HOTPLUG is split into
7673 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7676 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7677 #define ICP_DDIB_HPD_ENABLE (1 << 7)
7678 #define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7679 #define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7680 #define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7681 #define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7682 #define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7683 #define ICP_DDIA_HPD_ENABLE (1 << 3)
7684 #define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7685 #define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7686 #define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7687 #define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7688 #define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7690 #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7691 #define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
7692 /* Icelake DSC Rate Control Range Parameter Registers */
7693 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7694 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7695 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7696 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7697 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7698 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7699 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7700 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7701 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7702 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7703 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7704 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7705 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7706 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7707 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7708 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7709 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7710 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7711 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7712 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7713 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7714 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7715 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7716 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7717 #define RC_BPG_OFFSET_SHIFT 10
7718 #define RC_MAX_QP_SHIFT 5
7719 #define RC_MIN_QP_SHIFT 0
7721 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7722 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7723 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7724 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7725 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7726 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7727 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7728 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7729 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7730 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7731 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7732 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7733 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7734 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7735 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7736 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7737 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7738 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7739 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7740 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7741 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7742 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7743 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7744 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7746 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7747 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7748 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7749 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7750 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7751 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7752 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7753 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7754 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7755 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7756 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7757 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7758 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7759 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7760 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7761 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7762 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7763 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7764 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7765 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7766 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7767 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7768 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7769 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7771 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7772 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7773 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7774 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7775 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7776 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7777 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7778 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7779 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7780 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7781 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7782 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7783 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7784 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7785 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7786 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7787 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7788 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7789 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7790 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7791 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7792 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7793 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7794 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7796 #define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7797 #define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7799 #define PCH_GPIOA _MMIO(0xc5010)
7800 #define PCH_GPIOB _MMIO(0xc5014)
7801 #define PCH_GPIOC _MMIO(0xc5018)
7802 #define PCH_GPIOD _MMIO(0xc501c)
7803 #define PCH_GPIOE _MMIO(0xc5020)
7804 #define PCH_GPIOF _MMIO(0xc5024)
7806 #define PCH_GMBUS0 _MMIO(0xc5100)
7807 #define PCH_GMBUS1 _MMIO(0xc5104)
7808 #define PCH_GMBUS2 _MMIO(0xc5108)
7809 #define PCH_GMBUS3 _MMIO(0xc510c)
7810 #define PCH_GMBUS4 _MMIO(0xc5110)
7811 #define PCH_GMBUS5 _MMIO(0xc5120)
7813 #define _PCH_DPLL_A 0xc6014
7814 #define _PCH_DPLL_B 0xc6018
7815 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
7817 #define _PCH_FPA0 0xc6040
7818 #define FP_CB_TUNE (0x3 << 22)
7819 #define _PCH_FPA1 0xc6044
7820 #define _PCH_FPB0 0xc6048
7821 #define _PCH_FPB1 0xc604c
7822 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7823 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
7825 #define PCH_DPLL_TEST _MMIO(0xc606c)
7827 #define PCH_DREF_CONTROL _MMIO(0xC6200)
7828 #define DREF_CONTROL_MASK 0x7fc3
7829 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7830 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7831 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7832 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7833 #define DREF_SSC_SOURCE_DISABLE (0 << 11)
7834 #define DREF_SSC_SOURCE_ENABLE (2 << 11)
7835 #define DREF_SSC_SOURCE_MASK (3 << 11)
7836 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7837 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7838 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7839 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7840 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7841 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7842 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7843 #define DREF_SSC4_DOWNSPREAD (0 << 6)
7844 #define DREF_SSC4_CENTERSPREAD (1 << 6)
7845 #define DREF_SSC1_DISABLE (0 << 1)
7846 #define DREF_SSC1_ENABLE (1 << 1)
7847 #define DREF_SSC4_DISABLE (0)
7848 #define DREF_SSC4_ENABLE (1)
7850 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
7851 #define FDL_TP1_TIMER_SHIFT 12
7852 #define FDL_TP1_TIMER_MASK (3 << 12)
7853 #define FDL_TP2_TIMER_SHIFT 10
7854 #define FDL_TP2_TIMER_MASK (3 << 10)
7855 #define RAWCLK_FREQ_MASK 0x3ff
7856 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7857 #define CNP_RAWCLK_DIV(div) ((div) << 16)
7858 #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7859 #define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
7860 #define ICP_RAWCLK_DEN(den) ((den) << 26)
7861 #define ICP_RAWCLK_NUM(num) ((num) << 11)
7863 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
7865 #define PCH_SSC4_PARMS _MMIO(0xc6210)
7866 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
7868 #define PCH_DPLL_SEL _MMIO(0xc7000)
7869 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
7870 #define TRANS_DPLLA_SEL(pipe) 0
7871 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
7873 /* transcoder */
7875 #define _PCH_TRANS_HTOTAL_A 0xe0000
7876 #define TRANS_HTOTAL_SHIFT 16
7877 #define TRANS_HACTIVE_SHIFT 0
7878 #define _PCH_TRANS_HBLANK_A 0xe0004
7879 #define TRANS_HBLANK_END_SHIFT 16
7880 #define TRANS_HBLANK_START_SHIFT 0
7881 #define _PCH_TRANS_HSYNC_A 0xe0008
7882 #define TRANS_HSYNC_END_SHIFT 16
7883 #define TRANS_HSYNC_START_SHIFT 0
7884 #define _PCH_TRANS_VTOTAL_A 0xe000c
7885 #define TRANS_VTOTAL_SHIFT 16
7886 #define TRANS_VACTIVE_SHIFT 0
7887 #define _PCH_TRANS_VBLANK_A 0xe0010
7888 #define TRANS_VBLANK_END_SHIFT 16
7889 #define TRANS_VBLANK_START_SHIFT 0
7890 #define _PCH_TRANS_VSYNC_A 0xe0014
7891 #define TRANS_VSYNC_END_SHIFT 16
7892 #define TRANS_VSYNC_START_SHIFT 0
7893 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
7895 #define _PCH_TRANSA_DATA_M1 0xe0030
7896 #define _PCH_TRANSA_DATA_N1 0xe0034
7897 #define _PCH_TRANSA_DATA_M2 0xe0038
7898 #define _PCH_TRANSA_DATA_N2 0xe003c
7899 #define _PCH_TRANSA_LINK_M1 0xe0040
7900 #define _PCH_TRANSA_LINK_N1 0xe0044
7901 #define _PCH_TRANSA_LINK_M2 0xe0048
7902 #define _PCH_TRANSA_LINK_N2 0xe004c
7904 /* Per-transcoder DIP controls (PCH) */
7905 #define _VIDEO_DIP_CTL_A 0xe0200
7906 #define _VIDEO_DIP_DATA_A 0xe0208
7907 #define _VIDEO_DIP_GCP_A 0xe0210
7908 #define GCP_COLOR_INDICATION (1 << 2)
7909 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7910 #define GCP_AV_MUTE (1 << 0)
7912 #define _VIDEO_DIP_CTL_B 0xe1200
7913 #define _VIDEO_DIP_DATA_B 0xe1208
7914 #define _VIDEO_DIP_GCP_B 0xe1210
7916 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7917 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7918 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
7920 /* Per-transcoder DIP controls (VLV) */
7921 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7922 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7923 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
7925 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7926 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7927 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
7929 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7930 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7931 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
7933 #define VLV_TVIDEO_DIP_CTL(pipe) \
7934 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
7935 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
7936 #define VLV_TVIDEO_DIP_DATA(pipe) \
7937 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
7938 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
7939 #define VLV_TVIDEO_DIP_GCP(pipe) \
7940 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
7941 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
7943 /* Haswell DIP controls */
7945 #define _HSW_VIDEO_DIP_CTL_A 0x60200
7946 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7947 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7948 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7949 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7950 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7951 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7952 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7953 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7954 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7955 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7956 #define _HSW_VIDEO_DIP_GCP_A 0x60210
7958 #define _HSW_VIDEO_DIP_CTL_B 0x61200
7959 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7960 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7961 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7962 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7963 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7964 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7965 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7966 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7967 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7968 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7969 #define _HSW_VIDEO_DIP_GCP_B 0x61210
7971 /* Icelake PPS_DATA and _ECC DIP Registers.
7972 * These are available for transcoders B,C and eDP.
7973 * Adding the _A so as to reuse the _MMIO_TRANS2
7974 * definition, with which it offsets to the right location.
7977 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
7978 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
7979 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
7980 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
7982 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7983 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7984 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7985 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7986 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7987 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7988 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
7989 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
7991 #define _HSW_STEREO_3D_CTL_A 0x70020
7992 #define S3D_ENABLE (1 << 31)
7993 #define _HSW_STEREO_3D_CTL_B 0x71020
7995 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
7997 #define _PCH_TRANS_HTOTAL_B 0xe1000
7998 #define _PCH_TRANS_HBLANK_B 0xe1004
7999 #define _PCH_TRANS_HSYNC_B 0xe1008
8000 #define _PCH_TRANS_VTOTAL_B 0xe100c
8001 #define _PCH_TRANS_VBLANK_B 0xe1010
8002 #define _PCH_TRANS_VSYNC_B 0xe1014
8003 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8005 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8006 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8007 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8008 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8009 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8010 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8011 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8013 #define _PCH_TRANSB_DATA_M1 0xe1030
8014 #define _PCH_TRANSB_DATA_N1 0xe1034
8015 #define _PCH_TRANSB_DATA_M2 0xe1038
8016 #define _PCH_TRANSB_DATA_N2 0xe103c
8017 #define _PCH_TRANSB_LINK_M1 0xe1040
8018 #define _PCH_TRANSB_LINK_N1 0xe1044
8019 #define _PCH_TRANSB_LINK_M2 0xe1048
8020 #define _PCH_TRANSB_LINK_N2 0xe104c
8022 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8023 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8024 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8025 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8026 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8027 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8028 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8029 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8031 #define _PCH_TRANSACONF 0xf0008
8032 #define _PCH_TRANSBCONF 0xf1008
8033 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8034 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8035 #define TRANS_DISABLE (0 << 31)
8036 #define TRANS_ENABLE (1 << 31)
8037 #define TRANS_STATE_MASK (1 << 30)
8038 #define TRANS_STATE_DISABLE (0 << 30)
8039 #define TRANS_STATE_ENABLE (1 << 30)
8040 #define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8041 #define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8042 #define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8043 #define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8044 #define TRANS_INTERLACE_MASK (7 << 21)
8045 #define TRANS_PROGRESSIVE (0 << 21)
8046 #define TRANS_INTERLACED (3 << 21)
8047 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8048 #define TRANS_8BPC (0 << 5)
8049 #define TRANS_10BPC (1 << 5)
8050 #define TRANS_6BPC (2 << 5)
8051 #define TRANS_12BPC (3 << 5)
8053 #define _TRANSA_CHICKEN1 0xf0060
8054 #define _TRANSB_CHICKEN1 0xf1060
8055 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8056 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8057 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
8058 #define _TRANSA_CHICKEN2 0xf0064
8059 #define _TRANSB_CHICKEN2 0xf1064
8060 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8061 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8062 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8063 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8064 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8065 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
8067 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
8068 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
8069 #define FDIA_PHASE_SYNC_SHIFT_EN 18
8070 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8071 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8072 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
8073 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8074 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
8075 #define SPT_PWM_GRANULARITY (1 << 0)
8076 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
8077 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8078 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8079 #define LPT_PWM_GRANULARITY (1 << 5)
8080 #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
8082 #define _FDI_RXA_CHICKEN 0xc200c
8083 #define _FDI_RXB_CHICKEN 0xc2010
8084 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8085 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
8086 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8088 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
8089 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8090 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8091 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8092 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8093 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8094 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
8096 /* CPU: FDI_TX */
8097 #define _FDI_TXA_CTL 0x60100
8098 #define _FDI_TXB_CTL 0x61100
8099 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8100 #define FDI_TX_DISABLE (0 << 31)
8101 #define FDI_TX_ENABLE (1 << 31)
8102 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8103 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8104 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8105 #define FDI_LINK_TRAIN_NONE (3 << 28)
8106 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8107 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8108 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8109 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8110 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8111 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8112 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8113 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8114 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8115 SNB has different settings. */
8116 /* SNB A-stepping */
8117 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8118 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8119 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8120 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8121 /* SNB B-stepping */
8122 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8123 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8124 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8125 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8126 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
8127 #define FDI_DP_PORT_WIDTH_SHIFT 19
8128 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8129 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8130 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
8131 /* Ironlake: hardwired to 1 */
8132 #define FDI_TX_PLL_ENABLE (1 << 14)
8134 /* Ivybridge has different bits for lolz */
8135 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8136 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8137 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8138 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
8140 /* both Tx and Rx */
8141 #define FDI_COMPOSITE_SYNC (1 << 11)
8142 #define FDI_LINK_TRAIN_AUTO (1 << 10)
8143 #define FDI_SCRAMBLING_ENABLE (0 << 7)
8144 #define FDI_SCRAMBLING_DISABLE (1 << 7)
8146 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
8147 #define _FDI_RXA_CTL 0xf000c
8148 #define _FDI_RXB_CTL 0xf100c
8149 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
8150 #define FDI_RX_ENABLE (1 << 31)
8151 /* train, dp width same as FDI_TX */
8152 #define FDI_FS_ERRC_ENABLE (1 << 27)
8153 #define FDI_FE_ERRC_ENABLE (1 << 26)
8154 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8155 #define FDI_8BPC (0 << 16)
8156 #define FDI_10BPC (1 << 16)
8157 #define FDI_6BPC (2 << 16)
8158 #define FDI_12BPC (3 << 16)
8159 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8160 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8161 #define FDI_RX_PLL_ENABLE (1 << 13)
8162 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8163 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8164 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8165 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8166 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8167 #define FDI_PCDCLK (1 << 4)
8168 /* CPT */
8169 #define FDI_AUTO_TRAINING (1 << 10)
8170 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8171 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8172 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8173 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8174 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
8176 #define _FDI_RXA_MISC 0xf0010
8177 #define _FDI_RXB_MISC 0xf1010
8178 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8179 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8180 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8181 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8182 #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8183 #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8184 #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
8185 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
8187 #define _FDI_RXA_TUSIZE1 0xf0030
8188 #define _FDI_RXA_TUSIZE2 0xf0038
8189 #define _FDI_RXB_TUSIZE1 0xf1030
8190 #define _FDI_RXB_TUSIZE2 0xf1038
8191 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8192 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
8194 /* FDI_RX interrupt register format */
8195 #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8196 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8197 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8198 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8199 #define FDI_RX_FS_CODE_ERR (1 << 6)
8200 #define FDI_RX_FE_CODE_ERR (1 << 5)
8201 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8202 #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8203 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8204 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8205 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
8207 #define _FDI_RXA_IIR 0xf0014
8208 #define _FDI_RXA_IMR 0xf0018
8209 #define _FDI_RXB_IIR 0xf1014
8210 #define _FDI_RXB_IMR 0xf1018
8211 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8212 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
8214 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
8215 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
8217 #define PCH_LVDS _MMIO(0xe1180)
8218 #define LVDS_DETECTED (1 << 1)
8220 #define _PCH_DP_B 0xe4100
8221 #define PCH_DP_B _MMIO(_PCH_DP_B)
8222 #define _PCH_DPB_AUX_CH_CTL 0xe4110
8223 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
8224 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
8225 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
8226 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
8227 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
8229 #define _PCH_DP_C 0xe4200
8230 #define PCH_DP_C _MMIO(_PCH_DP_C)
8231 #define _PCH_DPC_AUX_CH_CTL 0xe4210
8232 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
8233 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
8234 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
8235 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
8236 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
8238 #define _PCH_DP_D 0xe4300
8239 #define PCH_DP_D _MMIO(_PCH_DP_D)
8240 #define _PCH_DPD_AUX_CH_CTL 0xe4310
8241 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
8242 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
8243 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
8244 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
8245 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
8247 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8248 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
8250 /* CPT */
8251 #define _TRANS_DP_CTL_A 0xe0300
8252 #define _TRANS_DP_CTL_B 0xe1300
8253 #define _TRANS_DP_CTL_C 0xe2300
8254 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8255 #define TRANS_DP_OUTPUT_ENABLE (1 << 31)
8256 #define TRANS_DP_PORT_SEL_MASK (3 << 29)
8257 #define TRANS_DP_PORT_SEL_NONE (3 << 29)
8258 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
8259 #define TRANS_DP_AUDIO_ONLY (1 << 26)
8260 #define TRANS_DP_ENH_FRAMING (1 << 18)
8261 #define TRANS_DP_8BPC (0 << 9)
8262 #define TRANS_DP_10BPC (1 << 9)
8263 #define TRANS_DP_6BPC (2 << 9)
8264 #define TRANS_DP_12BPC (3 << 9)
8265 #define TRANS_DP_BPC_MASK (3 << 9)
8266 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8267 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
8268 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8269 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
8270 #define TRANS_DP_SYNC_MASK (3 << 3)
8272 /* SNB eDP training params */
8273 /* SNB A-stepping */
8274 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8275 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8276 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8277 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8278 /* SNB B-stepping */
8279 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8280 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8281 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8282 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8283 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8284 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8286 /* IVB */
8287 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8288 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8289 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8290 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8291 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8292 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8293 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
8295 /* legacy values */
8296 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8297 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8298 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8299 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8300 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
8302 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
8304 #define VLV_PMWGICZ _MMIO(0x1300a4)
8306 #define RC6_LOCATION _MMIO(0xD40)
8307 #define RC6_CTX_IN_DRAM (1 << 0)
8308 #define RC6_CTX_BASE _MMIO(0xD48)
8309 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
8310 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8311 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8312 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8313 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8314 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8315 #define IDLE_TIME_MASK 0xFFFFF
8316 #define FORCEWAKE _MMIO(0xA18C)
8317 #define FORCEWAKE_VLV _MMIO(0x1300b0)
8318 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8319 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8320 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8321 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8322 #define FORCEWAKE_ACK _MMIO(0x130090)
8323 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
8324 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8325 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8326 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8328 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
8329 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8330 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8331 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8332 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8333 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8334 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
8335 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8336 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
8337 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8338 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8339 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
8340 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8341 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
8342 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8343 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
8344 #define FORCEWAKE_KERNEL BIT(0)
8345 #define FORCEWAKE_USER BIT(1)
8346 #define FORCEWAKE_KERNEL_FALLBACK BIT(15)
8347 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
8348 #define ECOBUS _MMIO(0xa180)
8349 #define FORCEWAKE_MT_ENABLE (1 << 5)
8350 #define VLV_SPAREG2H _MMIO(0xA194)
8351 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8352 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8353 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8355 #define GTFIFODBG _MMIO(0x120000)
8356 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8357 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
8358 #define GT_FIFO_SBDROPERR (1 << 6)
8359 #define GT_FIFO_BLOBDROPERR (1 << 5)
8360 #define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8361 #define GT_FIFO_DROPERR (1 << 3)
8362 #define GT_FIFO_OVFERR (1 << 2)
8363 #define GT_FIFO_IAWRERR (1 << 1)
8364 #define GT_FIFO_IARDERR (1 << 0)
8366 #define GTFIFOCTL _MMIO(0x120008)
8367 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
8368 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
8369 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8370 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
8372 #define HSW_IDICR _MMIO(0x9008)
8373 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
8374 #define HSW_EDRAM_CAP _MMIO(0x120010)
8375 #define EDRAM_ENABLED 0x1
8376 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8377 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8378 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
8380 #define GEN6_UCGCTL1 _MMIO(0x9400)
8381 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
8382 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
8383 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
8384 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
8386 #define GEN6_UCGCTL2 _MMIO(0x9404)
8387 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
8388 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
8389 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
8390 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
8391 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
8392 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
8394 #define GEN6_UCGCTL3 _MMIO(0x9408)
8395 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
8397 #define GEN7_UCGCTL4 _MMIO(0x940c)
8398 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8399 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
8401 #define GEN6_RCGCTL1 _MMIO(0x9410)
8402 #define GEN6_RCGCTL2 _MMIO(0x9414)
8403 #define GEN6_RSTCTL _MMIO(0x9420)
8405 #define GEN8_UCGCTL6 _MMIO(0x9430)
8406 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8407 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8408 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
8410 #define GEN6_GFXPAUSE _MMIO(0xA000)
8411 #define GEN6_RPNSWREQ _MMIO(0xA008)
8412 #define GEN6_TURBO_DISABLE (1 << 31)
8413 #define GEN6_FREQUENCY(x) ((x) << 25)
8414 #define HSW_FREQUENCY(x) ((x) << 24)
8415 #define GEN9_FREQUENCY(x) ((x) << 23)
8416 #define GEN6_OFFSET(x) ((x) << 19)
8417 #define GEN6_AGGRESSIVE_TURBO (0 << 15)
8418 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8419 #define GEN6_RC_CONTROL _MMIO(0xA090)
8420 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8421 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8422 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8423 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8424 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8425 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8426 #define GEN7_RC_CTL_TO_MODE (1 << 28)
8427 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8428 #define GEN6_RC_CTL_HW_ENABLE (1 << 31)
8429 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8430 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8431 #define GEN6_RPSTAT1 _MMIO(0xA01C)
8432 #define GEN6_CAGF_SHIFT 8
8433 #define HSW_CAGF_SHIFT 7
8434 #define GEN9_CAGF_SHIFT 23
8435 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8436 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8437 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8438 #define GEN6_RP_CONTROL _MMIO(0xA024)
8439 #define GEN6_RP_MEDIA_TURBO (1 << 11)
8440 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8441 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8442 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8443 #define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8444 #define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8445 #define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8446 #define GEN6_RP_ENABLE (1 << 7)
8447 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8448 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8449 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8450 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8451 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
8452 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8453 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8454 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
8455 #define GEN6_RP_EI_MASK 0xffffff
8456 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
8457 #define GEN6_RP_CUR_UP _MMIO(0xA054)
8458 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
8459 #define GEN6_RP_PREV_UP _MMIO(0xA058)
8460 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
8461 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
8462 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8463 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8464 #define GEN6_RP_UP_EI _MMIO(0xA068)
8465 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8466 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8467 #define GEN6_RPDEUHWTC _MMIO(0xA080)
8468 #define GEN6_RPDEUC _MMIO(0xA084)
8469 #define GEN6_RPDEUCSW _MMIO(0xA088)
8470 #define GEN6_RC_STATE _MMIO(0xA094)
8471 #define RC_SW_TARGET_STATE_SHIFT 16
8472 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
8473 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8474 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8475 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8476 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8477 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8478 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8479 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
8480 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8481 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8482 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8483 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8484 #define VLV_RCEDATA _MMIO(0xA0BC)
8485 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8486 #define GEN6_PMINTRMSK _MMIO(0xA168)
8487 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8488 #define ARAT_EXPIRED_INTRMSK (1 << 9)
8489 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
8490 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
8491 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8492 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8493 #define GEN9_PG_ENABLE _MMIO(0xA210)
8494 #define GEN9_RENDER_PG_ENABLE (1 << 0)
8495 #define GEN9_MEDIA_PG_ENABLE (1 << 1)
8496 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8497 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8498 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8500 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
8501 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8502 #define PIXEL_OVERLAP_CNT_SHIFT 30
8504 #define GEN6_PMISR _MMIO(0x44020)
8505 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8506 #define GEN6_PMIIR _MMIO(0x44028)
8507 #define GEN6_PMIER _MMIO(0x4402C)
8508 #define GEN6_PM_MBOX_EVENT (1 << 25)
8509 #define GEN6_PM_THERMAL_EVENT (1 << 24)
8510 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8511 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8512 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8513 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8514 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
8515 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
8516 GEN6_PM_RP_DOWN_THRESHOLD | \
8517 GEN6_PM_RP_DOWN_TIMEOUT)
8519 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
8520 #define GEN7_GT_SCRATCH_REG_NUM 8
8522 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
8523 #define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8524 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
8526 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8527 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
8528 #define VLV_COUNT_RANGE_HIGH (1 << 15)
8529 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8530 #define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8531 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8532 #define VLV_RENDER_RC6_COUNT_EN (1 << 0)
8533 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8534 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8535 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
8537 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8538 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8539 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8540 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
8542 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8543 #define GEN6_PCODE_READY (1 << 31)
8544 #define GEN6_PCODE_ERROR_MASK 0xFF
8545 #define GEN6_PCODE_SUCCESS 0x0
8546 #define GEN6_PCODE_ILLEGAL_CMD 0x1
8547 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8548 #define GEN6_PCODE_TIMEOUT 0x3
8549 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8550 #define GEN7_PCODE_TIMEOUT 0x2
8551 #define GEN7_PCODE_ILLEGAL_DATA 0x3
8552 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
8553 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
8554 #define GEN6_PCODE_READ_RC6VIDS 0x5
8555 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8556 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8557 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
8558 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
8559 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8560 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8561 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8562 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
8563 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
8564 #define SKL_PCODE_CDCLK_CONTROL 0x7
8565 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8566 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
8567 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8568 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8569 #define GEN6_READ_OC_PARAMS 0xc
8570 #define GEN6_PCODE_READ_D_COMP 0x10
8571 #define GEN6_PCODE_WRITE_D_COMP 0x11
8572 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
8573 #define DISPLAY_IPS_CONTROL 0x19
8574 /* See also IPS_CTL */
8575 #define IPS_PCODE_CONTROL (1 << 30)
8576 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8577 #define GEN9_PCODE_SAGV_CONTROL 0x21
8578 #define GEN9_SAGV_DISABLE 0x0
8579 #define GEN9_SAGV_IS_DISABLED 0x1
8580 #define GEN9_SAGV_ENABLE 0x3
8581 #define GEN6_PCODE_DATA _MMIO(0x138128)
8582 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8583 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8584 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8586 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
8587 #define GEN6_CORE_CPD_STATE_MASK (7 << 4)
8588 #define GEN6_RCn_MASK 7
8589 #define GEN6_RC0 0
8590 #define GEN6_RC3 2
8591 #define GEN6_RC6 3
8592 #define GEN6_RC7 4
8594 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
8595 #define GEN8_LSLICESTAT_MASK 0x7
8597 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8598 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
8599 #define CHV_SS_PG_ENABLE (1 << 1)
8600 #define CHV_EU08_PG_ENABLE (1 << 9)
8601 #define CHV_EU19_PG_ENABLE (1 << 17)
8602 #define CHV_EU210_PG_ENABLE (1 << 25)
8604 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8605 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
8606 #define CHV_EU311_PG_ENABLE (1 << 1)
8608 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
8609 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8610 ((slice) % 3) * 0x4)
8611 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
8612 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
8613 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
8615 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
8616 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8617 ((slice) % 3) * 0x8)
8618 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
8619 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8620 ((slice) % 3) * 0x8)
8621 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8622 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8623 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8624 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8625 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8626 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8627 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8628 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8630 #define GEN7_MISCCPCTL _MMIO(0x9424)
8631 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8632 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8633 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8634 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
8636 #define GEN8_GARBCNTL _MMIO(0xB004)
8637 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8638 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
8639 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8640 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8642 #define GEN11_GLBLINVL _MMIO(0xB404)
8643 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8644 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
8646 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8647 #define DFR_DISABLE (1 << 9)
8649 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8650 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8651 #define GEN11_HASH_CTRL_BIT0 (1 << 0)
8652 #define GEN11_HASH_CTRL_BIT4 (1 << 12)
8654 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8655 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8656 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8658 #define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8659 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8661 /* IVYBRIDGE DPF */
8662 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
8663 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8664 #define GEN7_PARITY_ERROR_VALID (1 << 13)
8665 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8666 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
8667 #define GEN7_PARITY_ERROR_ROW(reg) \
8668 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8669 #define GEN7_PARITY_ERROR_BANK(reg) \
8670 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8671 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
8672 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8673 #define GEN7_L3CDERRST1_ENABLE (1 << 7)
8675 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
8676 #define GEN7_L3LOG_SIZE 0x80
8678 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8679 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
8680 #define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8681 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8682 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8683 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
8685 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
8686 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8687 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
8689 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
8690 #define FLOW_CONTROL_ENABLE (1 << 15)
8691 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8692 #define STALL_DOP_GATING_DISABLE (1 << 5)
8693 #define THROTTLE_12_5 (7 << 2)
8694 #define DISABLE_EARLY_EOT (1 << 1)
8696 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8697 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8698 #define DOP_CLOCK_GATING_DISABLE (1 << 0)
8699 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8700 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8702 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
8703 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8705 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
8706 #define GEN8_ST_PO_DISABLE (1 << 13)
8708 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
8709 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8710 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8711 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8712 #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8713 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
8715 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
8716 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8717 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8718 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
8720 /* Audio */
8721 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
8722 #define INTEL_AUDIO_DEVCL 0x808629FB
8723 #define INTEL_AUDIO_DEVBLC 0x80862801
8724 #define INTEL_AUDIO_DEVCTG 0x80862802
8726 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
8727 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8728 #define G4X_ELDV_DEVCTG (1 << 14)
8729 #define G4X_ELD_ADDR_MASK (0xf << 5)
8730 #define G4X_ELD_ACK (1 << 4)
8731 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
8733 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
8734 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
8735 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8736 _IBX_HDMIW_HDMIEDID_B)
8737 #define _IBX_AUD_CNTL_ST_A 0xE20B4
8738 #define _IBX_AUD_CNTL_ST_B 0xE21B4
8739 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8740 _IBX_AUD_CNTL_ST_B)
8741 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8742 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8743 #define IBX_ELD_ACK (1 << 4)
8744 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
8745 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8746 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
8748 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
8749 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
8750 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
8751 #define _CPT_AUD_CNTL_ST_A 0xE50B4
8752 #define _CPT_AUD_CNTL_ST_B 0xE51B4
8753 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8754 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
8756 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8757 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
8758 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
8759 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8760 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
8761 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8762 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
8764 /* These are the 4 32-bit write offset registers for each stream
8765 * output buffer. It determines the offset from the
8766 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8768 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
8770 #define _IBX_AUD_CONFIG_A 0xe2000
8771 #define _IBX_AUD_CONFIG_B 0xe2100
8772 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
8773 #define _CPT_AUD_CONFIG_A 0xe5000
8774 #define _CPT_AUD_CONFIG_B 0xe5100
8775 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
8776 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8777 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
8778 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
8780 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8781 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8782 #define AUD_CONFIG_UPPER_N_SHIFT 20
8783 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
8784 #define AUD_CONFIG_LOWER_N_SHIFT 4
8785 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
8786 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8787 #define AUD_CONFIG_N(n) \
8788 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8789 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
8790 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
8791 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8792 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8793 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8794 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8795 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8796 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8797 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8798 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8799 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8800 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8801 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
8802 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8804 /* HSW Audio */
8805 #define _HSW_AUD_CONFIG_A 0x65000
8806 #define _HSW_AUD_CONFIG_B 0x65100
8807 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
8809 #define _HSW_AUD_MISC_CTRL_A 0x65010
8810 #define _HSW_AUD_MISC_CTRL_B 0x65110
8811 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
8813 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8814 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8815 #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8816 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8817 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8818 #define AUD_CONFIG_M_MASK 0xfffff
8820 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8821 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
8822 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
8824 /* Audio Digital Converter */
8825 #define _HSW_AUD_DIG_CNVT_1 0x65080
8826 #define _HSW_AUD_DIG_CNVT_2 0x65180
8827 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
8828 #define DIP_PORT_SEL_MASK 0x3
8830 #define _HSW_AUD_EDID_DATA_A 0x65050
8831 #define _HSW_AUD_EDID_DATA_B 0x65150
8832 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
8834 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8835 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
8836 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8837 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8838 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8839 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
8841 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
8842 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8844 /* HSW Power Wells */
8845 #define _HSW_PWR_WELL_CTL1 0x45400
8846 #define _HSW_PWR_WELL_CTL2 0x45404
8847 #define _HSW_PWR_WELL_CTL3 0x45408
8848 #define _HSW_PWR_WELL_CTL4 0x4540C
8850 #define _ICL_PWR_WELL_CTL_AUX1 0x45440
8851 #define _ICL_PWR_WELL_CTL_AUX2 0x45444
8852 #define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8854 #define _ICL_PWR_WELL_CTL_DDI1 0x45450
8855 #define _ICL_PWR_WELL_CTL_DDI2 0x45454
8856 #define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8859 * Each power well control register contains up to 16 (request, status) HW
8860 * flag tuples. The register index and HW flag shift is determined by the
8861 * power well ID (see i915_power_well_id). There are 4 possible sources of
8862 * power well requests each source having its own set of control registers:
8863 * BIOS, DRIVER, KVMR, DEBUG.
8865 #define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8866 #define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8867 #define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8868 _HSW_PWR_WELL_CTL1, \
8869 _ICL_PWR_WELL_CTL_AUX1, \
8870 _ICL_PWR_WELL_CTL_DDI1))
8871 #define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8872 _HSW_PWR_WELL_CTL2, \
8873 _ICL_PWR_WELL_CTL_AUX2, \
8874 _ICL_PWR_WELL_CTL_DDI2))
8875 /* KVMR doesn't have a reg for AUX or DDI power well control */
8876 #define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8877 #define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8878 _HSW_PWR_WELL_CTL4, \
8879 _ICL_PWR_WELL_CTL_AUX4, \
8880 _ICL_PWR_WELL_CTL_DDI4))
8882 #define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8883 #define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
8884 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
8885 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8886 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8887 #define HSW_PWR_WELL_FORCE_ON (1 << 19)
8888 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
8890 /* SKL Fuse Status */
8891 enum skl_power_gate {
8892 SKL_PG0,
8893 SKL_PG1,
8894 SKL_PG2,
8897 #define SKL_FUSE_STATUS _MMIO(0x42000)
8898 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
8899 /* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8900 #define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8901 /* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8902 #define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
8903 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
8905 #define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
8906 #define _CNL_AUX_ANAOVRD1_B 0x162250
8907 #define _CNL_AUX_ANAOVRD1_C 0x162210
8908 #define _CNL_AUX_ANAOVRD1_D 0x1622D0
8909 #define _CNL_AUX_ANAOVRD1_F 0x162A90
8910 #define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8911 _CNL_AUX_ANAOVRD1_B, \
8912 _CNL_AUX_ANAOVRD1_C, \
8913 _CNL_AUX_ANAOVRD1_D, \
8914 _CNL_AUX_ANAOVRD1_F))
8915 #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8916 #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
8918 /* HDCP Key Registers */
8919 #define HDCP_KEY_CONF _MMIO(0x66c00)
8920 #define HDCP_AKSV_SEND_TRIGGER BIT(31)
8921 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
8922 #define HDCP_KEY_LOAD_TRIGGER BIT(8)
8923 #define HDCP_KEY_STATUS _MMIO(0x66c04)
8924 #define HDCP_FUSE_IN_PROGRESS BIT(7)
8925 #define HDCP_FUSE_ERROR BIT(6)
8926 #define HDCP_FUSE_DONE BIT(5)
8927 #define HDCP_KEY_LOAD_STATUS BIT(1)
8928 #define HDCP_KEY_LOAD_DONE BIT(0)
8929 #define HDCP_AKSV_LO _MMIO(0x66c10)
8930 #define HDCP_AKSV_HI _MMIO(0x66c14)
8932 /* HDCP Repeater Registers */
8933 #define HDCP_REP_CTL _MMIO(0x66d00)
8934 #define HDCP_DDIB_REP_PRESENT BIT(30)
8935 #define HDCP_DDIA_REP_PRESENT BIT(29)
8936 #define HDCP_DDIC_REP_PRESENT BIT(28)
8937 #define HDCP_DDID_REP_PRESENT BIT(27)
8938 #define HDCP_DDIF_REP_PRESENT BIT(26)
8939 #define HDCP_DDIE_REP_PRESENT BIT(25)
8940 #define HDCP_DDIB_SHA1_M0 (1 << 20)
8941 #define HDCP_DDIA_SHA1_M0 (2 << 20)
8942 #define HDCP_DDIC_SHA1_M0 (3 << 20)
8943 #define HDCP_DDID_SHA1_M0 (4 << 20)
8944 #define HDCP_DDIF_SHA1_M0 (5 << 20)
8945 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
8946 #define HDCP_SHA1_BUSY BIT(16)
8947 #define HDCP_SHA1_READY BIT(17)
8948 #define HDCP_SHA1_COMPLETE BIT(18)
8949 #define HDCP_SHA1_V_MATCH BIT(19)
8950 #define HDCP_SHA1_TEXT_32 (1 << 1)
8951 #define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8952 #define HDCP_SHA1_TEXT_24 (4 << 1)
8953 #define HDCP_SHA1_TEXT_16 (5 << 1)
8954 #define HDCP_SHA1_TEXT_8 (6 << 1)
8955 #define HDCP_SHA1_TEXT_0 (7 << 1)
8956 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8957 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8958 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8959 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8960 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8961 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
8962 #define HDCP_SHA_TEXT _MMIO(0x66d18)
8964 /* HDCP Auth Registers */
8965 #define _PORTA_HDCP_AUTHENC 0x66800
8966 #define _PORTB_HDCP_AUTHENC 0x66500
8967 #define _PORTC_HDCP_AUTHENC 0x66600
8968 #define _PORTD_HDCP_AUTHENC 0x66700
8969 #define _PORTE_HDCP_AUTHENC 0x66A00
8970 #define _PORTF_HDCP_AUTHENC 0x66900
8971 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8972 _PORTA_HDCP_AUTHENC, \
8973 _PORTB_HDCP_AUTHENC, \
8974 _PORTC_HDCP_AUTHENC, \
8975 _PORTD_HDCP_AUTHENC, \
8976 _PORTE_HDCP_AUTHENC, \
8977 _PORTF_HDCP_AUTHENC) + (x))
8978 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8979 #define HDCP_CONF_CAPTURE_AN BIT(0)
8980 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8981 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8982 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8983 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8984 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8985 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8986 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8987 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
8988 #define HDCP_STATUS_STREAM_A_ENC BIT(31)
8989 #define HDCP_STATUS_STREAM_B_ENC BIT(30)
8990 #define HDCP_STATUS_STREAM_C_ENC BIT(29)
8991 #define HDCP_STATUS_STREAM_D_ENC BIT(28)
8992 #define HDCP_STATUS_AUTH BIT(21)
8993 #define HDCP_STATUS_ENC BIT(20)
8994 #define HDCP_STATUS_RI_MATCH BIT(19)
8995 #define HDCP_STATUS_R0_READY BIT(18)
8996 #define HDCP_STATUS_AN_READY BIT(17)
8997 #define HDCP_STATUS_CIPHER BIT(16)
8998 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
9000 /* Per-pipe DDI Function Control */
9001 #define _TRANS_DDI_FUNC_CTL_A 0x60400
9002 #define _TRANS_DDI_FUNC_CTL_B 0x61400
9003 #define _TRANS_DDI_FUNC_CTL_C 0x62400
9004 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
9005 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
9007 #define TRANS_DDI_FUNC_ENABLE (1 << 31)
9008 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
9009 #define TRANS_DDI_PORT_MASK (7 << 28)
9010 #define TRANS_DDI_PORT_SHIFT 28
9011 #define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9012 #define TRANS_DDI_PORT_NONE (0 << 28)
9013 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9014 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9015 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9016 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9017 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9018 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9019 #define TRANS_DDI_BPC_MASK (7 << 20)
9020 #define TRANS_DDI_BPC_8 (0 << 20)
9021 #define TRANS_DDI_BPC_10 (1 << 20)
9022 #define TRANS_DDI_BPC_6 (2 << 20)
9023 #define TRANS_DDI_BPC_12 (3 << 20)
9024 #define TRANS_DDI_PVSYNC (1 << 17)
9025 #define TRANS_DDI_PHSYNC (1 << 16)
9026 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9027 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9028 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9029 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9030 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9031 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9032 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9033 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9034 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9035 #define TRANS_DDI_BFI_ENABLE (1 << 4)
9036 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9037 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
9038 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9039 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9040 | TRANS_DDI_HDMI_SCRAMBLING)
9042 /* DisplayPort Transport Control */
9043 #define _DP_TP_CTL_A 0x64040
9044 #define _DP_TP_CTL_B 0x64140
9045 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
9046 #define DP_TP_CTL_ENABLE (1 << 31)
9047 #define DP_TP_CTL_MODE_SST (0 << 27)
9048 #define DP_TP_CTL_MODE_MST (1 << 27)
9049 #define DP_TP_CTL_FORCE_ACT (1 << 25)
9050 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9051 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9052 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9053 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9054 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9055 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9056 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9057 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9058 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9059 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
9061 /* DisplayPort Transport Status */
9062 #define _DP_TP_STATUS_A 0x64044
9063 #define _DP_TP_STATUS_B 0x64144
9064 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
9065 #define DP_TP_STATUS_IDLE_DONE (1 << 25)
9066 #define DP_TP_STATUS_ACT_SENT (1 << 24)
9067 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9068 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
9069 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9070 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9071 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
9073 /* DDI Buffer Control */
9074 #define _DDI_BUF_CTL_A 0x64000
9075 #define _DDI_BUF_CTL_B 0x64100
9076 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
9077 #define DDI_BUF_CTL_ENABLE (1 << 31)
9078 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
9079 #define DDI_BUF_EMP_MASK (0xf << 24)
9080 #define DDI_BUF_PORT_REVERSAL (1 << 16)
9081 #define DDI_BUF_IS_IDLE (1 << 7)
9082 #define DDI_A_4_LANES (1 << 4)
9083 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
9084 #define DDI_PORT_WIDTH_MASK (7 << 1)
9085 #define DDI_PORT_WIDTH_SHIFT 1
9086 #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
9088 /* DDI Buffer Translations */
9089 #define _DDI_BUF_TRANS_A 0x64E00
9090 #define _DDI_BUF_TRANS_B 0x64E60
9091 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
9092 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
9093 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
9095 /* Sideband Interface (SBI) is programmed indirectly, via
9096 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9097 * which contains the payload */
9098 #define SBI_ADDR _MMIO(0xC6000)
9099 #define SBI_DATA _MMIO(0xC6004)
9100 #define SBI_CTL_STAT _MMIO(0xC6008)
9101 #define SBI_CTL_DEST_ICLK (0x0 << 16)
9102 #define SBI_CTL_DEST_MPHY (0x1 << 16)
9103 #define SBI_CTL_OP_IORD (0x2 << 8)
9104 #define SBI_CTL_OP_IOWR (0x3 << 8)
9105 #define SBI_CTL_OP_CRRD (0x6 << 8)
9106 #define SBI_CTL_OP_CRWR (0x7 << 8)
9107 #define SBI_RESPONSE_FAIL (0x1 << 1)
9108 #define SBI_RESPONSE_SUCCESS (0x0 << 1)
9109 #define SBI_BUSY (0x1 << 0)
9110 #define SBI_READY (0x0 << 0)
9112 /* SBI offsets */
9113 #define SBI_SSCDIVINTPHASE 0x0200
9114 #define SBI_SSCDIVINTPHASE6 0x0600
9115 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
9116 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9117 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
9118 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
9119 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9120 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9121 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9122 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
9123 #define SBI_SSCDITHPHASE 0x0204
9124 #define SBI_SSCCTL 0x020c
9125 #define SBI_SSCCTL6 0x060C
9126 #define SBI_SSCCTL_PATHALT (1 << 3)
9127 #define SBI_SSCCTL_DISABLE (1 << 0)
9128 #define SBI_SSCAUXDIV6 0x0610
9129 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
9130 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9131 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
9132 #define SBI_DBUFF0 0x2a00
9133 #define SBI_GEN0 0x1f00
9134 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
9136 /* LPT PIXCLK_GATE */
9137 #define PIXCLK_GATE _MMIO(0xC6020)
9138 #define PIXCLK_GATE_UNGATE (1 << 0)
9139 #define PIXCLK_GATE_GATE (0 << 0)
9141 /* SPLL */
9142 #define SPLL_CTL _MMIO(0x46020)
9143 #define SPLL_PLL_ENABLE (1 << 31)
9144 #define SPLL_PLL_SSC (1 << 28)
9145 #define SPLL_PLL_NON_SSC (2 << 28)
9146 #define SPLL_PLL_LCPLL (3 << 28)
9147 #define SPLL_PLL_REF_MASK (3 << 28)
9148 #define SPLL_PLL_FREQ_810MHz (0 << 26)
9149 #define SPLL_PLL_FREQ_1350MHz (1 << 26)
9150 #define SPLL_PLL_FREQ_2700MHz (2 << 26)
9151 #define SPLL_PLL_FREQ_MASK (3 << 26)
9153 /* WRPLL */
9154 #define _WRPLL_CTL1 0x46040
9155 #define _WRPLL_CTL2 0x46060
9156 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
9157 #define WRPLL_PLL_ENABLE (1 << 31)
9158 #define WRPLL_PLL_SSC (1 << 28)
9159 #define WRPLL_PLL_NON_SSC (2 << 28)
9160 #define WRPLL_PLL_LCPLL (3 << 28)
9161 #define WRPLL_PLL_REF_MASK (3 << 28)
9162 /* WRPLL divider programming */
9163 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
9164 #define WRPLL_DIVIDER_REF_MASK (0xff)
9165 #define WRPLL_DIVIDER_POST(x) ((x) << 8)
9166 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
9167 #define WRPLL_DIVIDER_POST_SHIFT 8
9168 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
9169 #define WRPLL_DIVIDER_FB_SHIFT 16
9170 #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
9172 /* Port clock selection */
9173 #define _PORT_CLK_SEL_A 0x46100
9174 #define _PORT_CLK_SEL_B 0x46104
9175 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
9176 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9177 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9178 #define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9179 #define PORT_CLK_SEL_SPLL (3 << 29)
9180 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9181 #define PORT_CLK_SEL_WRPLL1 (4 << 29)
9182 #define PORT_CLK_SEL_WRPLL2 (5 << 29)
9183 #define PORT_CLK_SEL_NONE (7 << 29)
9184 #define PORT_CLK_SEL_MASK (7 << 29)
9186 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9187 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9188 #define DDI_CLK_SEL_NONE (0x0 << 28)
9189 #define DDI_CLK_SEL_MG (0x8 << 28)
9190 #define DDI_CLK_SEL_TBT_162 (0xC << 28)
9191 #define DDI_CLK_SEL_TBT_270 (0xD << 28)
9192 #define DDI_CLK_SEL_TBT_540 (0xE << 28)
9193 #define DDI_CLK_SEL_TBT_810 (0xF << 28)
9194 #define DDI_CLK_SEL_MASK (0xF << 28)
9196 /* Transcoder clock selection */
9197 #define _TRANS_CLK_SEL_A 0x46140
9198 #define _TRANS_CLK_SEL_B 0x46144
9199 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
9200 /* For each transcoder, we need to select the corresponding port clock */
9201 #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9202 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
9204 #define CDCLK_FREQ _MMIO(0x46200)
9206 #define _TRANSA_MSA_MISC 0x60410
9207 #define _TRANSB_MSA_MISC 0x61410
9208 #define _TRANSC_MSA_MISC 0x62410
9209 #define _TRANS_EDP_MSA_MISC 0x6f410
9210 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
9212 #define TRANS_MSA_SYNC_CLK (1 << 0)
9213 #define TRANS_MSA_6_BPC (0 << 5)
9214 #define TRANS_MSA_8_BPC (1 << 5)
9215 #define TRANS_MSA_10_BPC (2 << 5)
9216 #define TRANS_MSA_12_BPC (3 << 5)
9217 #define TRANS_MSA_16_BPC (4 << 5)
9218 #define TRANS_MSA_CEA_RANGE (1 << 3)
9220 /* LCPLL Control */
9221 #define LCPLL_CTL _MMIO(0x130040)
9222 #define LCPLL_PLL_DISABLE (1 << 31)
9223 #define LCPLL_PLL_LOCK (1 << 30)
9224 #define LCPLL_CLK_FREQ_MASK (3 << 26)
9225 #define LCPLL_CLK_FREQ_450 (0 << 26)
9226 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9227 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9228 #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9229 #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9230 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9231 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9232 #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9233 #define LCPLL_CD_SOURCE_FCLK (1 << 21)
9234 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
9237 * SKL Clocks
9240 /* CDCLK_CTL */
9241 #define CDCLK_CTL _MMIO(0x46000)
9242 #define CDCLK_FREQ_SEL_MASK (3 << 26)
9243 #define CDCLK_FREQ_450_432 (0 << 26)
9244 #define CDCLK_FREQ_540 (1 << 26)
9245 #define CDCLK_FREQ_337_308 (2 << 26)
9246 #define CDCLK_FREQ_675_617 (3 << 26)
9247 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9248 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9249 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9250 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9251 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9252 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9253 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
9254 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
9255 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9256 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
9257 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
9259 /* LCPLL_CTL */
9260 #define LCPLL1_CTL _MMIO(0x46010)
9261 #define LCPLL2_CTL _MMIO(0x46014)
9262 #define LCPLL_PLL_ENABLE (1 << 31)
9264 /* DPLL control1 */
9265 #define DPLL_CTRL1 _MMIO(0x6C058)
9266 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9267 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9268 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9269 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9270 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9271 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
9272 #define DPLL_CTRL1_LINK_RATE_2700 0
9273 #define DPLL_CTRL1_LINK_RATE_1350 1
9274 #define DPLL_CTRL1_LINK_RATE_810 2
9275 #define DPLL_CTRL1_LINK_RATE_1620 3
9276 #define DPLL_CTRL1_LINK_RATE_1080 4
9277 #define DPLL_CTRL1_LINK_RATE_2160 5
9279 /* DPLL control2 */
9280 #define DPLL_CTRL2 _MMIO(0x6C05C)
9281 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9282 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9283 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9284 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9285 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
9287 /* DPLL Status */
9288 #define DPLL_STATUS _MMIO(0x6C060)
9289 #define DPLL_LOCK(id) (1 << ((id) * 8))
9291 /* DPLL cfg */
9292 #define _DPLL1_CFGCR1 0x6C040
9293 #define _DPLL2_CFGCR1 0x6C048
9294 #define _DPLL3_CFGCR1 0x6C050
9295 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9296 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9297 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
9298 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9300 #define _DPLL1_CFGCR2 0x6C044
9301 #define _DPLL2_CFGCR2 0x6C04C
9302 #define _DPLL3_CFGCR2 0x6C054
9303 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9304 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9305 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9306 #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9307 #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9308 #define DPLL_CFGCR2_KDIV_5 (0 << 5)
9309 #define DPLL_CFGCR2_KDIV_2 (1 << 5)
9310 #define DPLL_CFGCR2_KDIV_3 (2 << 5)
9311 #define DPLL_CFGCR2_KDIV_1 (3 << 5)
9312 #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9313 #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9314 #define DPLL_CFGCR2_PDIV_1 (0 << 2)
9315 #define DPLL_CFGCR2_PDIV_2 (1 << 2)
9316 #define DPLL_CFGCR2_PDIV_3 (2 << 2)
9317 #define DPLL_CFGCR2_PDIV_7 (4 << 2)
9318 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9320 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
9321 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
9324 * CNL Clocks
9326 #define DPCLKA_CFGCR0 _MMIO(0x6C200)
9327 #define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
9328 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
9329 (port) + 10))
9330 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
9331 (port) * 2)
9332 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9333 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9335 /* CNL PLL */
9336 #define DPLL0_ENABLE 0x46010
9337 #define DPLL1_ENABLE 0x46014
9338 #define PLL_ENABLE (1 << 31)
9339 #define PLL_LOCK (1 << 30)
9340 #define PLL_POWER_ENABLE (1 << 27)
9341 #define PLL_POWER_STATE (1 << 26)
9342 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9344 #define TBT_PLL_ENABLE _MMIO(0x46020)
9346 #define _MG_PLL1_ENABLE 0x46030
9347 #define _MG_PLL2_ENABLE 0x46034
9348 #define _MG_PLL3_ENABLE 0x46038
9349 #define _MG_PLL4_ENABLE 0x4603C
9350 /* Bits are the same as DPLL0_ENABLE */
9351 #define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9352 _MG_PLL2_ENABLE)
9354 #define _MG_REFCLKIN_CTL_PORT1 0x16892C
9355 #define _MG_REFCLKIN_CTL_PORT2 0x16992C
9356 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9357 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9358 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
9359 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
9360 #define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9361 _MG_REFCLKIN_CTL_PORT1, \
9362 _MG_REFCLKIN_CTL_PORT2)
9364 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9365 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9366 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9367 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9368 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
9369 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
9370 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
9371 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
9372 #define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9373 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9374 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9376 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9377 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9378 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9379 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9380 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
9381 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
9382 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
9383 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
9384 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
9385 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
9386 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
9387 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
9388 #define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9389 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9390 _MG_CLKTOP2_HSCLKCTL_PORT2)
9392 #define _MG_PLL_DIV0_PORT1 0x168A00
9393 #define _MG_PLL_DIV0_PORT2 0x169A00
9394 #define _MG_PLL_DIV0_PORT3 0x16AA00
9395 #define _MG_PLL_DIV0_PORT4 0x16BA00
9396 #define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9397 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9398 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9399 #define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9400 _MG_PLL_DIV0_PORT2)
9402 #define _MG_PLL_DIV1_PORT1 0x168A04
9403 #define _MG_PLL_DIV1_PORT2 0x169A04
9404 #define _MG_PLL_DIV1_PORT3 0x16AA04
9405 #define _MG_PLL_DIV1_PORT4 0x16BA04
9406 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9407 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9408 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9409 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9410 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9411 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9412 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9413 #define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9414 _MG_PLL_DIV1_PORT2)
9416 #define _MG_PLL_LF_PORT1 0x168A08
9417 #define _MG_PLL_LF_PORT2 0x169A08
9418 #define _MG_PLL_LF_PORT3 0x16AA08
9419 #define _MG_PLL_LF_PORT4 0x16BA08
9420 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9421 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9422 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9423 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9424 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9425 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9426 #define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9427 _MG_PLL_LF_PORT2)
9429 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9430 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9431 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9432 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9433 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9434 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9435 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9436 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9437 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9438 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9439 #define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9440 _MG_PLL_FRAC_LOCK_PORT1, \
9441 _MG_PLL_FRAC_LOCK_PORT2)
9443 #define _MG_PLL_SSC_PORT1 0x168A10
9444 #define _MG_PLL_SSC_PORT2 0x169A10
9445 #define _MG_PLL_SSC_PORT3 0x16AA10
9446 #define _MG_PLL_SSC_PORT4 0x16BA10
9447 #define MG_PLL_SSC_EN (1 << 28)
9448 #define MG_PLL_SSC_TYPE(x) ((x) << 26)
9449 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9450 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9451 #define MG_PLL_SSC_FLLEN (1 << 9)
9452 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9453 #define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9454 _MG_PLL_SSC_PORT2)
9456 #define _MG_PLL_BIAS_PORT1 0x168A14
9457 #define _MG_PLL_BIAS_PORT2 0x169A14
9458 #define _MG_PLL_BIAS_PORT3 0x16AA14
9459 #define _MG_PLL_BIAS_PORT4 0x16BA14
9460 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
9461 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
9462 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
9463 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
9464 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
9465 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
9466 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9467 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
9468 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
9469 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
9470 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
9471 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
9472 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
9473 #define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9474 _MG_PLL_BIAS_PORT2)
9476 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9477 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9478 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9479 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9480 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9481 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9482 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9483 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9484 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9485 #define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9486 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9487 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9489 #define _CNL_DPLL0_CFGCR0 0x6C000
9490 #define _CNL_DPLL1_CFGCR0 0x6C080
9491 #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9492 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
9493 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
9494 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9495 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9496 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9497 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9498 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9499 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9500 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9501 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9502 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9503 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
9504 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
9505 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9506 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9507 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9509 #define _CNL_DPLL0_CFGCR1 0x6C004
9510 #define _CNL_DPLL1_CFGCR1 0x6C084
9511 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
9512 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
9513 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
9514 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
9515 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9516 #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
9517 #define DPLL_CFGCR1_KDIV_SHIFT (6)
9518 #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9519 #define DPLL_CFGCR1_KDIV_1 (1 << 6)
9520 #define DPLL_CFGCR1_KDIV_2 (2 << 6)
9521 #define DPLL_CFGCR1_KDIV_4 (4 << 6)
9522 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
9523 #define DPLL_CFGCR1_PDIV_SHIFT (2)
9524 #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9525 #define DPLL_CFGCR1_PDIV_2 (1 << 2)
9526 #define DPLL_CFGCR1_PDIV_3 (2 << 2)
9527 #define DPLL_CFGCR1_PDIV_5 (4 << 2)
9528 #define DPLL_CFGCR1_PDIV_7 (8 << 2)
9529 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
9530 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
9531 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9533 #define _ICL_DPLL0_CFGCR0 0x164000
9534 #define _ICL_DPLL1_CFGCR0 0x164080
9535 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9536 _ICL_DPLL1_CFGCR0)
9538 #define _ICL_DPLL0_CFGCR1 0x164004
9539 #define _ICL_DPLL1_CFGCR1 0x164084
9540 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9541 _ICL_DPLL1_CFGCR1)
9543 /* BXT display engine PLL */
9544 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
9545 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9546 #define BXT_DE_PLL_RATIO_MASK 0xff
9548 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
9549 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9550 #define BXT_DE_PLL_LOCK (1 << 30)
9551 #define CNL_CDCLK_PLL_RATIO(x) (x)
9552 #define CNL_CDCLK_PLL_RATIO_MASK 0xff
9554 /* GEN9 DC */
9555 #define DC_STATE_EN _MMIO(0x45504)
9556 #define DC_STATE_DISABLE 0
9557 #define DC_STATE_EN_UPTO_DC5 (1 << 0)
9558 #define DC_STATE_EN_DC9 (1 << 3)
9559 #define DC_STATE_EN_UPTO_DC6 (2 << 0)
9560 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9562 #define DC_STATE_DEBUG _MMIO(0x45520)
9563 #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9564 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
9566 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9567 * since on HSW we can't write to it using I915_WRITE. */
9568 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9569 #define D_COMP_BDW _MMIO(0x138144)
9570 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9571 #define D_COMP_COMP_FORCE (1 << 8)
9572 #define D_COMP_COMP_DISABLE (1 << 0)
9574 /* Pipe WM_LINETIME - watermark line time */
9575 #define _PIPE_WM_LINETIME_A 0x45270
9576 #define _PIPE_WM_LINETIME_B 0x45274
9577 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
9578 #define PIPE_WM_LINETIME_MASK (0x1ff)
9579 #define PIPE_WM_LINETIME_TIME(x) ((x))
9580 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9581 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
9583 /* SFUSE_STRAP */
9584 #define SFUSE_STRAP _MMIO(0xc2014)
9585 #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9586 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9587 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9588 #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9589 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9590 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9591 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9592 #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
9594 #define WM_MISC _MMIO(0x45260)
9595 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9597 #define WM_DBG _MMIO(0x45280)
9598 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9599 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9600 #define WM_DBG_DISALLOW_SPRITE (1 << 2)
9602 /* pipe CSC */
9603 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9604 #define _PIPE_A_CSC_COEFF_BY 0x49014
9605 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9606 #define _PIPE_A_CSC_COEFF_BU 0x4901c
9607 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9608 #define _PIPE_A_CSC_COEFF_BV 0x49024
9609 #define _PIPE_A_CSC_MODE 0x49028
9610 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9611 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9612 #define CSC_MODE_YUV_TO_RGB (1 << 0)
9613 #define _PIPE_A_CSC_PREOFF_HI 0x49030
9614 #define _PIPE_A_CSC_PREOFF_ME 0x49034
9615 #define _PIPE_A_CSC_PREOFF_LO 0x49038
9616 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
9617 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
9618 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
9620 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9621 #define _PIPE_B_CSC_COEFF_BY 0x49114
9622 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9623 #define _PIPE_B_CSC_COEFF_BU 0x4911c
9624 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9625 #define _PIPE_B_CSC_COEFF_BV 0x49124
9626 #define _PIPE_B_CSC_MODE 0x49128
9627 #define _PIPE_B_CSC_PREOFF_HI 0x49130
9628 #define _PIPE_B_CSC_PREOFF_ME 0x49134
9629 #define _PIPE_B_CSC_PREOFF_LO 0x49138
9630 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
9631 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
9632 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
9634 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9635 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9636 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9637 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9638 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9639 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9640 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9641 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9642 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9643 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9644 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9645 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9646 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
9648 /* pipe degamma/gamma LUTs on IVB+ */
9649 #define _PAL_PREC_INDEX_A 0x4A400
9650 #define _PAL_PREC_INDEX_B 0x4AC00
9651 #define _PAL_PREC_INDEX_C 0x4B400
9652 #define PAL_PREC_10_12_BIT (0 << 31)
9653 #define PAL_PREC_SPLIT_MODE (1 << 31)
9654 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
9655 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
9656 #define _PAL_PREC_DATA_A 0x4A404
9657 #define _PAL_PREC_DATA_B 0x4AC04
9658 #define _PAL_PREC_DATA_C 0x4B404
9659 #define _PAL_PREC_GC_MAX_A 0x4A410
9660 #define _PAL_PREC_GC_MAX_B 0x4AC10
9661 #define _PAL_PREC_GC_MAX_C 0x4B410
9662 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9663 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9664 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9665 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9666 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9667 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
9669 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9670 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9671 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9672 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9674 #define _PRE_CSC_GAMC_INDEX_A 0x4A484
9675 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9676 #define _PRE_CSC_GAMC_INDEX_C 0x4B484
9677 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9678 #define _PRE_CSC_GAMC_DATA_A 0x4A488
9679 #define _PRE_CSC_GAMC_DATA_B 0x4AC88
9680 #define _PRE_CSC_GAMC_DATA_C 0x4B488
9682 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9683 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9685 /* pipe CSC & degamma/gamma LUTs on CHV */
9686 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9687 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9688 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9689 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9690 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9691 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9692 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9693 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9694 #define CGM_PIPE_MODE_GAMMA (1 << 2)
9695 #define CGM_PIPE_MODE_CSC (1 << 1)
9696 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9698 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9699 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9700 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9701 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9702 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9703 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9704 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9705 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9707 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9708 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9709 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9710 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9711 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9712 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9713 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9714 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9716 /* MIPI DSI registers */
9718 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
9719 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
9721 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9722 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9723 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9724 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9726 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9727 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9728 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9729 _ICL_DSI_ESC_CLK_DIV0, \
9730 _ICL_DSI_ESC_CLK_DIV1)
9731 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9732 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9733 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9734 _ICL_DPHY_ESC_CLK_DIV0, \
9735 _ICL_DPHY_ESC_CLK_DIV1)
9736 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9737 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9738 #define ICL_ESC_CLK_DIV_MASK 0x1ff
9739 #define ICL_ESC_CLK_DIV_SHIFT 0
9740 #define DSI_MAX_ESC_CLK 20000 /* in KHz */
9742 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
9743 #define GEN4_TIMESTAMP _MMIO(0x2358)
9744 #define ILK_TIMESTAMP_HI _MMIO(0x70070)
9745 #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9747 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9748 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9749 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9750 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9751 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9753 #define _PIPE_FRMTMSTMP_A 0x70048
9754 #define PIPE_FRMTMSTMP(pipe) \
9755 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9757 /* BXT MIPI clock controls */
9758 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
9760 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
9761 #define BXT_MIPI1_DIV_SHIFT 26
9762 #define BXT_MIPI2_DIV_SHIFT 10
9763 #define BXT_MIPI_DIV_SHIFT(port) \
9764 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9765 BXT_MIPI2_DIV_SHIFT)
9767 /* TX control divider to select actual TX clock output from (8x/var) */
9768 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
9769 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
9770 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9771 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9772 BXT_MIPI2_TX_ESCLK_SHIFT)
9773 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9774 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
9775 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9776 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
9777 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9778 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9779 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9780 /* RX upper control divider to select actual RX clock output from 8x */
9781 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9782 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9783 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9784 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9785 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9786 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9787 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9788 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9789 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9790 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9791 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9792 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9793 /* 8/3X divider to select the actual 8/3X clock output from 8x */
9794 #define BXT_MIPI1_8X_BY3_SHIFT 19
9795 #define BXT_MIPI2_8X_BY3_SHIFT 3
9796 #define BXT_MIPI_8X_BY3_SHIFT(port) \
9797 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9798 BXT_MIPI2_8X_BY3_SHIFT)
9799 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9800 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9801 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9802 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9803 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9804 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9805 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9806 /* RX lower control divider to select actual RX clock output from 8x */
9807 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9808 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9809 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9810 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9811 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9812 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9813 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9814 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9815 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9816 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9817 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9818 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9820 #define RX_DIVIDER_BIT_1_2 0x3
9821 #define RX_DIVIDER_BIT_3_4 0xC
9823 /* BXT MIPI mode configure */
9824 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9825 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
9826 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
9827 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9829 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9830 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
9831 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
9832 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9834 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9835 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
9836 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
9837 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9839 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
9840 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9841 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9842 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9843 #define BXT_DSIC_16X_BY1 (0 << 10)
9844 #define BXT_DSIC_16X_BY2 (1 << 10)
9845 #define BXT_DSIC_16X_BY3 (2 << 10)
9846 #define BXT_DSIC_16X_BY4 (3 << 10)
9847 #define BXT_DSIC_16X_MASK (3 << 10)
9848 #define BXT_DSIA_16X_BY1 (0 << 8)
9849 #define BXT_DSIA_16X_BY2 (1 << 8)
9850 #define BXT_DSIA_16X_BY3 (2 << 8)
9851 #define BXT_DSIA_16X_BY4 (3 << 8)
9852 #define BXT_DSIA_16X_MASK (3 << 8)
9853 #define BXT_DSI_FREQ_SEL_SHIFT 8
9854 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9856 #define BXT_DSI_PLL_RATIO_MAX 0x7D
9857 #define BXT_DSI_PLL_RATIO_MIN 0x22
9858 #define GLK_DSI_PLL_RATIO_MAX 0x6F
9859 #define GLK_DSI_PLL_RATIO_MIN 0x22
9860 #define BXT_DSI_PLL_RATIO_MASK 0xFF
9861 #define BXT_REF_CLOCK_KHZ 19200
9863 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
9864 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9865 #define BXT_DSI_PLL_LOCKED (1 << 30)
9867 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
9868 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
9869 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
9871 /* BXT port control */
9872 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9873 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
9874 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
9876 /* ICL DSI MODE control */
9877 #define _ICL_DSI_IO_MODECTL_0 0x6B094
9878 #define _ICL_DSI_IO_MODECTL_1 0x6B894
9879 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9880 _ICL_DSI_IO_MODECTL_0, \
9881 _ICL_DSI_IO_MODECTL_1)
9882 #define COMBO_PHY_MODE_DSI (1 << 0)
9884 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9885 #define STAP_SELECT (1 << 0)
9887 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9888 #define HS_IO_CTRL_SELECT (1 << 0)
9890 #define DPI_ENABLE (1 << 31) /* A + C */
9891 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9892 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
9893 #define DUAL_LINK_MODE_SHIFT 26
9894 #define DUAL_LINK_MODE_MASK (1 << 26)
9895 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9896 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
9897 #define DITHERING_ENABLE (1 << 25) /* A + C */
9898 #define FLOPPED_HSTX (1 << 23)
9899 #define DE_INVERT (1 << 19) /* XXX */
9900 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9901 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9902 #define AFE_LATCHOUT (1 << 17)
9903 #define LP_OUTPUT_HOLD (1 << 16)
9904 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9905 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9906 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9907 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
9908 #define CSB_SHIFT 9
9909 #define CSB_MASK (3 << 9)
9910 #define CSB_20MHZ (0 << 9)
9911 #define CSB_10MHZ (1 << 9)
9912 #define CSB_40MHZ (2 << 9)
9913 #define BANDGAP_MASK (1 << 8)
9914 #define BANDGAP_PNW_CIRCUIT (0 << 8)
9915 #define BANDGAP_LNC_CIRCUIT (1 << 8)
9916 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9917 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9918 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9919 #define TEARING_EFFECT_SHIFT 2 /* A + C */
9920 #define TEARING_EFFECT_MASK (3 << 2)
9921 #define TEARING_EFFECT_OFF (0 << 2)
9922 #define TEARING_EFFECT_DSI (1 << 2)
9923 #define TEARING_EFFECT_GPIO (2 << 2)
9924 #define LANE_CONFIGURATION_SHIFT 0
9925 #define LANE_CONFIGURATION_MASK (3 << 0)
9926 #define LANE_CONFIGURATION_4LANE (0 << 0)
9927 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9928 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9930 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
9931 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
9932 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
9933 #define TEARING_EFFECT_DELAY_SHIFT 0
9934 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9936 /* XXX: all bits reserved */
9937 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
9939 /* MIPI DSI Controller and D-PHY registers */
9941 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
9942 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
9943 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
9944 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9945 #define ULPS_STATE_MASK (3 << 1)
9946 #define ULPS_STATE_ENTER (2 << 1)
9947 #define ULPS_STATE_EXIT (1 << 1)
9948 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9949 #define DEVICE_READY (1 << 0)
9951 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
9952 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
9953 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
9954 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
9955 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
9956 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
9957 #define TEARING_EFFECT (1 << 31)
9958 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
9959 #define GEN_READ_DATA_AVAIL (1 << 29)
9960 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9961 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9962 #define RX_PROT_VIOLATION (1 << 26)
9963 #define RX_INVALID_TX_LENGTH (1 << 25)
9964 #define ACK_WITH_NO_ERROR (1 << 24)
9965 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9966 #define LP_RX_TIMEOUT (1 << 22)
9967 #define HS_TX_TIMEOUT (1 << 21)
9968 #define DPI_FIFO_UNDERRUN (1 << 20)
9969 #define LOW_CONTENTION (1 << 19)
9970 #define HIGH_CONTENTION (1 << 18)
9971 #define TXDSI_VC_ID_INVALID (1 << 17)
9972 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9973 #define TXCHECKSUM_ERROR (1 << 15)
9974 #define TXECC_MULTIBIT_ERROR (1 << 14)
9975 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
9976 #define TXFALSE_CONTROL_ERROR (1 << 12)
9977 #define RXDSI_VC_ID_INVALID (1 << 11)
9978 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9979 #define RXCHECKSUM_ERROR (1 << 9)
9980 #define RXECC_MULTIBIT_ERROR (1 << 8)
9981 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
9982 #define RXFALSE_CONTROL_ERROR (1 << 6)
9983 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9984 #define RX_LP_TX_SYNC_ERROR (1 << 4)
9985 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9986 #define RXEOT_SYNC_ERROR (1 << 2)
9987 #define RXSOT_SYNC_ERROR (1 << 1)
9988 #define RXSOT_ERROR (1 << 0)
9990 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
9991 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
9992 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
9993 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9994 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
9995 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9996 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9997 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9998 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9999 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10000 #define VID_MODE_FORMAT_MASK (0xf << 7)
10001 #define VID_MODE_NOT_SUPPORTED (0 << 7)
10002 #define VID_MODE_FORMAT_RGB565 (1 << 7)
10003 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10004 #define VID_MODE_FORMAT_RGB666 (3 << 7)
10005 #define VID_MODE_FORMAT_RGB888 (4 << 7)
10006 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10007 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10008 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10009 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10010 #define DATA_LANES_PRG_REG_SHIFT 0
10011 #define DATA_LANES_PRG_REG_MASK (7 << 0)
10013 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
10014 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
10015 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
10016 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10018 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
10019 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
10020 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
10021 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10023 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
10024 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
10025 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
10026 #define TURN_AROUND_TIMEOUT_MASK 0x3f
10028 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
10029 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
10030 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
10031 #define DEVICE_RESET_TIMER_MASK 0xffff
10033 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
10034 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
10035 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
10036 #define VERTICAL_ADDRESS_SHIFT 16
10037 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
10038 #define HORIZONTAL_ADDRESS_SHIFT 0
10039 #define HORIZONTAL_ADDRESS_MASK 0xffff
10041 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
10042 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
10043 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
10044 #define DBI_FIFO_EMPTY_HALF (0 << 0)
10045 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10046 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10048 /* regs below are bits 15:0 */
10049 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
10050 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
10051 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
10053 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
10054 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
10055 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
10057 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
10058 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
10059 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
10061 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
10062 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
10063 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
10065 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
10066 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
10067 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
10069 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
10070 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
10071 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
10073 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
10074 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
10075 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
10077 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
10078 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
10079 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
10081 /* regs above are bits 15:0 */
10083 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
10084 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
10085 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
10086 #define DPI_LP_MODE (1 << 6)
10087 #define BACKLIGHT_OFF (1 << 5)
10088 #define BACKLIGHT_ON (1 << 4)
10089 #define COLOR_MODE_OFF (1 << 3)
10090 #define COLOR_MODE_ON (1 << 2)
10091 #define TURN_ON (1 << 1)
10092 #define SHUTDOWN (1 << 0)
10094 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
10095 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
10096 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
10097 #define COMMAND_BYTE_SHIFT 0
10098 #define COMMAND_BYTE_MASK (0x3f << 0)
10100 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
10101 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
10102 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
10103 #define MASTER_INIT_TIMER_SHIFT 0
10104 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
10106 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
10107 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
10108 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
10109 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
10110 #define MAX_RETURN_PKT_SIZE_SHIFT 0
10111 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10113 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
10114 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
10115 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
10116 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10117 #define DISABLE_VIDEO_BTA (1 << 3)
10118 #define IP_TG_CONFIG (1 << 2)
10119 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10120 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10121 #define VIDEO_MODE_BURST (3 << 0)
10123 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
10124 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
10125 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
10126 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10127 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
10128 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10129 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10130 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10131 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10132 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10133 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10134 #define CLOCKSTOP (1 << 1)
10135 #define EOT_DISABLE (1 << 0)
10137 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
10138 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
10139 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
10140 #define LP_BYTECLK_SHIFT 0
10141 #define LP_BYTECLK_MASK (0xffff << 0)
10143 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10144 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10145 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10147 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10148 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10149 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10151 /* bits 31:0 */
10152 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
10153 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
10154 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
10156 /* bits 31:0 */
10157 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
10158 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
10159 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
10161 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
10162 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
10163 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
10164 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
10165 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
10166 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
10167 #define LONG_PACKET_WORD_COUNT_SHIFT 8
10168 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10169 #define SHORT_PACKET_PARAM_SHIFT 8
10170 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10171 #define VIRTUAL_CHANNEL_SHIFT 6
10172 #define VIRTUAL_CHANNEL_MASK (3 << 6)
10173 #define DATA_TYPE_SHIFT 0
10174 #define DATA_TYPE_MASK (0x3f << 0)
10175 /* data type values, see include/video/mipi_display.h */
10177 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
10178 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
10179 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
10180 #define DPI_FIFO_EMPTY (1 << 28)
10181 #define DBI_FIFO_EMPTY (1 << 27)
10182 #define LP_CTRL_FIFO_EMPTY (1 << 26)
10183 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10184 #define LP_CTRL_FIFO_FULL (1 << 24)
10185 #define HS_CTRL_FIFO_EMPTY (1 << 18)
10186 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10187 #define HS_CTRL_FIFO_FULL (1 << 16)
10188 #define LP_DATA_FIFO_EMPTY (1 << 10)
10189 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10190 #define LP_DATA_FIFO_FULL (1 << 8)
10191 #define HS_DATA_FIFO_EMPTY (1 << 2)
10192 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10193 #define HS_DATA_FIFO_FULL (1 << 0)
10195 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
10196 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
10197 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
10198 #define DBI_HS_LP_MODE_MASK (1 << 0)
10199 #define DBI_LP_MODE (1 << 0)
10200 #define DBI_HS_MODE (0 << 0)
10202 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
10203 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
10204 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
10205 #define EXIT_ZERO_COUNT_SHIFT 24
10206 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10207 #define TRAIL_COUNT_SHIFT 16
10208 #define TRAIL_COUNT_MASK (0x1f << 16)
10209 #define CLK_ZERO_COUNT_SHIFT 8
10210 #define CLK_ZERO_COUNT_MASK (0xff << 8)
10211 #define PREPARE_COUNT_SHIFT 0
10212 #define PREPARE_COUNT_MASK (0x3f << 0)
10214 /* bits 31:0 */
10215 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
10216 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
10217 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10219 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10220 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10221 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
10222 #define LP_HS_SSW_CNT_SHIFT 16
10223 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
10224 #define HS_LP_PWR_SW_CNT_SHIFT 0
10225 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10227 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
10228 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
10229 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
10230 #define STOP_STATE_STALL_COUNTER_SHIFT 0
10231 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10233 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
10234 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
10235 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
10236 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
10237 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
10238 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
10239 #define RX_CONTENTION_DETECTED (1 << 0)
10241 /* XXX: only pipe A ?!? */
10242 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
10243 #define DBI_TYPEC_ENABLE (1 << 31)
10244 #define DBI_TYPEC_WIP (1 << 30)
10245 #define DBI_TYPEC_OPTION_SHIFT 28
10246 #define DBI_TYPEC_OPTION_MASK (3 << 28)
10247 #define DBI_TYPEC_FREQ_SHIFT 24
10248 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
10249 #define DBI_TYPEC_OVERRIDE (1 << 8)
10250 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10251 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10254 /* MIPI adapter registers */
10256 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
10257 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
10258 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
10259 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10260 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10261 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10262 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10263 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10264 #define READ_REQUEST_PRIORITY_SHIFT 3
10265 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
10266 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
10267 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10268 #define RGB_FLIP_TO_BGR (1 << 2)
10270 #define BXT_PIPE_SELECT_SHIFT 7
10271 #define BXT_PIPE_SELECT_MASK (7 << 7)
10272 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
10273 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10274 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10275 #define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10276 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10277 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10278 #define GLK_LP_WAKE (1 << 22)
10279 #define GLK_LP11_LOW_PWR_MODE (1 << 21)
10280 #define GLK_LP00_LOW_PWR_MODE (1 << 20)
10281 #define GLK_FIREWALL_ENABLE (1 << 16)
10282 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10283 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10284 #define BXT_DSC_ENABLE (1 << 3)
10285 #define BXT_RGB_FLIP (1 << 2)
10286 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10287 #define GLK_MIPIIO_ENABLE (1 << 0)
10289 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
10290 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
10291 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
10292 #define DATA_MEM_ADDRESS_SHIFT 5
10293 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10294 #define DATA_VALID (1 << 0)
10296 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
10297 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
10298 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
10299 #define DATA_LENGTH_SHIFT 0
10300 #define DATA_LENGTH_MASK (0xfffff << 0)
10302 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
10303 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
10304 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
10305 #define COMMAND_MEM_ADDRESS_SHIFT 5
10306 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10307 #define AUTO_PWG_ENABLE (1 << 2)
10308 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10309 #define COMMAND_VALID (1 << 0)
10311 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
10312 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
10313 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
10314 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10315 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10317 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
10318 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
10319 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
10321 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
10322 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
10323 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
10324 #define READ_DATA_VALID(n) (1 << (n))
10326 /* For UMS only (deprecated): */
10327 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10328 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
10330 /* MOCS (Memory Object Control State) registers */
10331 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
10333 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10334 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10335 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10336 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10337 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
10338 /* Media decoder 2 MOCS registers */
10339 #define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
10341 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10342 #define PMFLUSHDONE_LNICRSDROP (1 << 20)
10343 #define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10344 #define PMFLUSHDONE_LNEBLK (1 << 22)
10346 /* gamt regs */
10347 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10348 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10349 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10350 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10351 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10353 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10354 #define MMCD_PCLA (1 << 31)
10355 #define MMCD_HOTSPOT_EN (1 << 27)
10357 #define _ICL_PHY_MISC_A 0x64C00
10358 #define _ICL_PHY_MISC_B 0x64C04
10359 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10360 _ICL_PHY_MISC_B)
10361 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10363 /* Icelake Display Stream Compression Registers */
10364 #define DSCA_PICTURE_PARAMETER_SET_0 0x6B200
10365 #define DSCC_PICTURE_PARAMETER_SET_0 0x6BA00
10366 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10367 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10368 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10369 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10370 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10371 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10372 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10373 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10374 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10375 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10376 #define DSC_VBR_ENABLE (1 << 19)
10377 #define DSC_422_ENABLE (1 << 18)
10378 #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10379 #define DSC_BLOCK_PREDICTION (1 << 16)
10380 #define DSC_LINE_BUF_DEPTH_SHIFT 12
10381 #define DSC_BPC_SHIFT 8
10382 #define DSC_VER_MIN_SHIFT 4
10383 #define DSC_VER_MAJ (0x1 << 0)
10385 #define DSCA_PICTURE_PARAMETER_SET_1 0x6B204
10386 #define DSCC_PICTURE_PARAMETER_SET_1 0x6BA04
10387 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10388 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10389 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10390 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10391 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10392 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10393 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10394 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10395 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10396 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10397 #define DSC_BPP(bpp) ((bpp) << 0)
10399 #define DSCA_PICTURE_PARAMETER_SET_2 0x6B208
10400 #define DSCC_PICTURE_PARAMETER_SET_2 0x6BA08
10401 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10402 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10403 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10404 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10405 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10406 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10407 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10408 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10409 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10410 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10411 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10412 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10414 #define DSCA_PICTURE_PARAMETER_SET_3 0x6B20C
10415 #define DSCC_PICTURE_PARAMETER_SET_3 0x6BA0C
10416 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10417 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10418 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10419 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10420 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10421 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10422 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10423 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10424 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10425 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10426 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10427 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10429 #define DSCA_PICTURE_PARAMETER_SET_4 0x6B210
10430 #define DSCC_PICTURE_PARAMETER_SET_4 0x6BA10
10431 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10432 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10433 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10434 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10435 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10436 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10437 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10438 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10439 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
10440 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10441 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10442 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10444 #define DSCA_PICTURE_PARAMETER_SET_5 0x6B214
10445 #define DSCC_PICTURE_PARAMETER_SET_5 0x6BA14
10446 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10447 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10448 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10449 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10450 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10451 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10452 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10453 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10454 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
10455 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
10456 #define DSC_SCALE_DEC_INTINT(scale_dec) ((scale_dec) << 16)
10457 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10459 #define DSCA_PICTURE_PARAMETER_SET_6 0x6B218
10460 #define DSCC_PICTURE_PARAMETER_SET_6 0x6BA18
10461 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10462 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10463 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10464 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10465 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10466 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10467 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10468 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10469 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10470 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
10471 #define DSC_FLATNESS_MAX_QP(max_qp) (qp << 24)
10472 #define DSC_FLATNESS_MIN_QP(min_qp) (qp << 16)
10473 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10474 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10476 #define DSCA_PICTURE_PARAMETER_SET_7 0x6B21C
10477 #define DSCC_PICTURE_PARAMETER_SET_7 0x6BA1C
10478 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10479 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10480 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10481 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10482 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10483 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10484 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10485 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10486 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10487 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10488 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10489 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10491 #define DSCA_PICTURE_PARAMETER_SET_8 0x6B220
10492 #define DSCC_PICTURE_PARAMETER_SET_8 0x6BA20
10493 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10494 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10495 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10496 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10497 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10498 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10499 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10500 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10501 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10502 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10503 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10504 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10506 #define DSCA_PICTURE_PARAMETER_SET_9 0x6B224
10507 #define DSCC_PICTURE_PARAMETER_SET_9 0x6BA24
10508 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10509 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10510 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10511 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10512 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10513 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10514 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10515 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10516 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10517 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10518 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10519 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10521 #define DSCA_PICTURE_PARAMETER_SET_10 0x6B228
10522 #define DSCC_PICTURE_PARAMETER_SET_10 0x6BA28
10523 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10524 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10525 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10526 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10527 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10528 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10529 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10530 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10531 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10532 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10533 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10534 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10535 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10536 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10538 #define DSCA_PICTURE_PARAMETER_SET_11 0x6B22C
10539 #define DSCC_PICTURE_PARAMETER_SET_11 0x6BA2C
10540 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10541 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10542 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10543 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10544 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10545 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10546 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10547 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10548 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10549 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10551 #define DSCA_PICTURE_PARAMETER_SET_12 0x6B260
10552 #define DSCC_PICTURE_PARAMETER_SET_12 0x6BA60
10553 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10554 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10555 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10556 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10557 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10558 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10559 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10560 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10561 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10562 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10564 #define DSCA_PICTURE_PARAMETER_SET_13 0x6B264
10565 #define DSCC_PICTURE_PARAMETER_SET_13 0x6BA64
10566 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10567 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10568 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10569 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10570 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10571 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10572 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10573 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10574 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10575 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10577 #define DSCA_PICTURE_PARAMETER_SET_14 0x6B268
10578 #define DSCC_PICTURE_PARAMETER_SET_14 0x6BA68
10579 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10580 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10581 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10582 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10583 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10584 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10585 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10586 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10587 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10588 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10590 #define DSCA_PICTURE_PARAMETER_SET_15 0x6B26C
10591 #define DSCC_PICTURE_PARAMETER_SET_15 0x6BA6C
10592 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10593 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10594 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10595 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10596 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10597 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10598 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10599 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10600 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10601 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10603 #define DSCA_PICTURE_PARAMETER_SET_16 0x6B270
10604 #define DSCC_PICTURE_PARAMETER_SET_16 0x6BA70
10605 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10606 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10607 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10608 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10609 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10610 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10611 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10612 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10613 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10614 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
10615 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
10616 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_aize) (slice_chunk_size << 0)
10618 /* Icelake Rate Control Buffer Threshold Registers */
10619 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
10620 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
10621 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
10622 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
10623 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
10624 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
10625 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
10626 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
10627 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
10628 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
10629 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
10630 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
10631 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10632 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
10633 _ICL_DSC0_RC_BUF_THRESH_0_PC)
10634 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10635 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
10636 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
10637 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10638 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
10639 _ICL_DSC1_RC_BUF_THRESH_0_PC)
10640 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10641 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
10642 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
10644 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
10645 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
10646 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
10647 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
10648 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
10649 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
10650 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
10651 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
10652 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
10653 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
10654 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
10655 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
10656 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10657 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
10658 _ICL_DSC0_RC_BUF_THRESH_1_PC)
10659 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10660 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
10661 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
10662 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10663 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
10664 _ICL_DSC1_RC_BUF_THRESH_1_PC)
10665 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10666 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
10667 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
10669 #endif /* _I915_REG_H_ */