2 * VIA AGPGART routines.
5 #include <linux/types.h>
6 #include <linux/module.h>
8 #include <linux/init.h>
9 #include <linux/agp_backend.h>
12 static const struct pci_device_id agp_via_pci_table
[];
14 #define VIA_GARTCTRL 0x80
15 #define VIA_APSIZE 0x84
16 #define VIA_ATTBASE 0x88
18 #define VIA_AGP3_GARTCTRL 0x90
19 #define VIA_AGP3_APSIZE 0x94
20 #define VIA_AGP3_ATTBASE 0x98
21 #define VIA_AGPSEL 0xfd
23 static int via_fetch_size(void)
27 struct aper_size_info_8
*values
;
29 values
= A_SIZE_8(agp_bridge
->driver
->aperture_sizes
);
30 pci_read_config_byte(agp_bridge
->dev
, VIA_APSIZE
, &temp
);
31 for (i
= 0; i
< agp_bridge
->driver
->num_aperture_sizes
; i
++) {
32 if (temp
== values
[i
].size_value
) {
33 agp_bridge
->previous_size
=
34 agp_bridge
->current_size
= (void *) (values
+ i
);
35 agp_bridge
->aperture_size_idx
= i
;
36 return values
[i
].size
;
39 printk(KERN_ERR PFX
"Unknown aperture size from AGP bridge (0x%x)\n", temp
);
44 static int via_configure(void)
46 struct aper_size_info_8
*current_size
;
48 current_size
= A_SIZE_8(agp_bridge
->current_size
);
50 pci_write_config_byte(agp_bridge
->dev
, VIA_APSIZE
,
51 current_size
->size_value
);
52 /* address to map to */
53 agp_bridge
->gart_bus_addr
= pci_bus_address(agp_bridge
->dev
,
56 /* GART control register */
57 pci_write_config_dword(agp_bridge
->dev
, VIA_GARTCTRL
, 0x0000000f);
59 /* attbase - aperture GATT base */
60 pci_write_config_dword(agp_bridge
->dev
, VIA_ATTBASE
,
61 (agp_bridge
->gatt_bus_addr
& 0xfffff000) | 3);
66 static void via_cleanup(void)
68 struct aper_size_info_8
*previous_size
;
70 previous_size
= A_SIZE_8(agp_bridge
->previous_size
);
71 pci_write_config_byte(agp_bridge
->dev
, VIA_APSIZE
,
72 previous_size
->size_value
);
73 /* Do not disable by writing 0 to VIA_ATTBASE, it screws things up
74 * during reinitialization.
79 static void via_tlbflush(struct agp_memory
*mem
)
83 pci_read_config_dword(agp_bridge
->dev
, VIA_GARTCTRL
, &temp
);
85 pci_write_config_dword(agp_bridge
->dev
, VIA_GARTCTRL
, temp
);
87 pci_write_config_dword(agp_bridge
->dev
, VIA_GARTCTRL
, temp
);
91 static const struct aper_size_info_8 via_generic_sizes
[9] =
105 static int via_fetch_size_agp3(void)
109 struct aper_size_info_16
*values
;
111 values
= A_SIZE_16(agp_bridge
->driver
->aperture_sizes
);
112 pci_read_config_word(agp_bridge
->dev
, VIA_AGP3_APSIZE
, &temp
);
115 for (i
= 0; i
< agp_bridge
->driver
->num_aperture_sizes
; i
++) {
116 if (temp
== values
[i
].size_value
) {
117 agp_bridge
->previous_size
=
118 agp_bridge
->current_size
= (void *) (values
+ i
);
119 agp_bridge
->aperture_size_idx
= i
;
120 return values
[i
].size
;
127 static int via_configure_agp3(void)
130 struct aper_size_info_16
*current_size
;
132 current_size
= A_SIZE_16(agp_bridge
->current_size
);
134 /* address to map to */
135 agp_bridge
->gart_bus_addr
= pci_bus_address(agp_bridge
->dev
,
138 /* attbase - aperture GATT base */
139 pci_write_config_dword(agp_bridge
->dev
, VIA_AGP3_ATTBASE
,
140 agp_bridge
->gatt_bus_addr
& 0xfffff000);
142 /* 1. Enable GTLB in RX90<7>, all AGP aperture access needs to fetch
143 * translation table first.
144 * 2. Enable AGP aperture in RX91<0>. This bit controls the enabling of the
145 * graphics AGP aperture for the AGP3.0 port.
147 pci_read_config_dword(agp_bridge
->dev
, VIA_AGP3_GARTCTRL
, &temp
);
148 pci_write_config_dword(agp_bridge
->dev
, VIA_AGP3_GARTCTRL
, temp
| (3<<7));
153 static void via_cleanup_agp3(void)
155 struct aper_size_info_16
*previous_size
;
157 previous_size
= A_SIZE_16(agp_bridge
->previous_size
);
158 pci_write_config_byte(agp_bridge
->dev
, VIA_APSIZE
, previous_size
->size_value
);
162 static void via_tlbflush_agp3(struct agp_memory
*mem
)
166 pci_read_config_dword(agp_bridge
->dev
, VIA_AGP3_GARTCTRL
, &temp
);
167 pci_write_config_dword(agp_bridge
->dev
, VIA_AGP3_GARTCTRL
, temp
& ~(1<<7));
168 pci_write_config_dword(agp_bridge
->dev
, VIA_AGP3_GARTCTRL
, temp
);
172 static const struct agp_bridge_driver via_agp3_driver
= {
173 .owner
= THIS_MODULE
,
174 .aperture_sizes
= agp3_generic_sizes
,
175 .size_type
= U8_APER_SIZE
,
176 .num_aperture_sizes
= 10,
177 .needs_scratch_page
= true,
178 .configure
= via_configure_agp3
,
179 .fetch_size
= via_fetch_size_agp3
,
180 .cleanup
= via_cleanup_agp3
,
181 .tlb_flush
= via_tlbflush_agp3
,
182 .mask_memory
= agp_generic_mask_memory
,
184 .agp_enable
= agp_generic_enable
,
185 .cache_flush
= global_cache_flush
,
186 .create_gatt_table
= agp_generic_create_gatt_table
,
187 .free_gatt_table
= agp_generic_free_gatt_table
,
188 .insert_memory
= agp_generic_insert_memory
,
189 .remove_memory
= agp_generic_remove_memory
,
190 .alloc_by_type
= agp_generic_alloc_by_type
,
191 .free_by_type
= agp_generic_free_by_type
,
192 .agp_alloc_page
= agp_generic_alloc_page
,
193 .agp_alloc_pages
= agp_generic_alloc_pages
,
194 .agp_destroy_page
= agp_generic_destroy_page
,
195 .agp_destroy_pages
= agp_generic_destroy_pages
,
196 .agp_type_to_mask_type
= agp_generic_type_to_mask_type
,
199 static const struct agp_bridge_driver via_driver
= {
200 .owner
= THIS_MODULE
,
201 .aperture_sizes
= via_generic_sizes
,
202 .size_type
= U8_APER_SIZE
,
203 .num_aperture_sizes
= 9,
204 .needs_scratch_page
= true,
205 .configure
= via_configure
,
206 .fetch_size
= via_fetch_size
,
207 .cleanup
= via_cleanup
,
208 .tlb_flush
= via_tlbflush
,
209 .mask_memory
= agp_generic_mask_memory
,
211 .agp_enable
= agp_generic_enable
,
212 .cache_flush
= global_cache_flush
,
213 .create_gatt_table
= agp_generic_create_gatt_table
,
214 .free_gatt_table
= agp_generic_free_gatt_table
,
215 .insert_memory
= agp_generic_insert_memory
,
216 .remove_memory
= agp_generic_remove_memory
,
217 .alloc_by_type
= agp_generic_alloc_by_type
,
218 .free_by_type
= agp_generic_free_by_type
,
219 .agp_alloc_page
= agp_generic_alloc_page
,
220 .agp_alloc_pages
= agp_generic_alloc_pages
,
221 .agp_destroy_page
= agp_generic_destroy_page
,
222 .agp_destroy_pages
= agp_generic_destroy_pages
,
223 .agp_type_to_mask_type
= agp_generic_type_to_mask_type
,
226 static struct agp_device_ids via_agp_device_ids
[] =
229 .device_id
= PCI_DEVICE_ID_VIA_82C597_0
,
230 .chipset_name
= "Apollo VP3",
234 .device_id
= PCI_DEVICE_ID_VIA_82C598_0
,
235 .chipset_name
= "Apollo MVP3",
239 .device_id
= PCI_DEVICE_ID_VIA_8501_0
,
240 .chipset_name
= "Apollo MVP4",
245 .device_id
= PCI_DEVICE_ID_VIA_8601_0
,
246 .chipset_name
= "Apollo ProMedia/PLE133Ta",
249 /* VT82C693A / VT28C694T */
251 .device_id
= PCI_DEVICE_ID_VIA_82C691_0
,
252 .chipset_name
= "Apollo Pro 133",
256 .device_id
= PCI_DEVICE_ID_VIA_8371_0
,
257 .chipset_name
= "KX133",
262 .device_id
= PCI_DEVICE_ID_VIA_8633_0
,
263 .chipset_name
= "Pro 266",
267 .device_id
= PCI_DEVICE_ID_VIA_XN266
,
268 .chipset_name
= "Apollo Pro266",
273 .device_id
= PCI_DEVICE_ID_VIA_8361
,
274 .chipset_name
= "KLE133",
277 /* VT8365 / VT8362 */
279 .device_id
= PCI_DEVICE_ID_VIA_8363_0
,
280 .chipset_name
= "Twister-K/KT133x/KM133",
285 .device_id
= PCI_DEVICE_ID_VIA_8753_0
,
286 .chipset_name
= "P4X266",
291 .device_id
= PCI_DEVICE_ID_VIA_8367_0
,
292 .chipset_name
= "KT266/KY266x/KT333",
295 /* VT8633 (for CuMine/ Celeron) */
297 .device_id
= PCI_DEVICE_ID_VIA_8653_0
,
298 .chipset_name
= "Pro266T",
303 .device_id
= PCI_DEVICE_ID_VIA_XM266
,
304 .chipset_name
= "PM266/KM266",
309 .device_id
= PCI_DEVICE_ID_VIA_862X_0
,
310 .chipset_name
= "CLE266",
314 .device_id
= PCI_DEVICE_ID_VIA_8377_0
,
315 .chipset_name
= "KT400/KT400A/KT600",
318 /* VT8604 / VT8605 / VT8603
319 * (Apollo Pro133A chipset with S3 Savage4) */
321 .device_id
= PCI_DEVICE_ID_VIA_8605_0
,
322 .chipset_name
= "ProSavage PM133/PL133/PN133"
327 .device_id
= PCI_DEVICE_ID_VIA_8703_51_0
,
328 .chipset_name
= "P4M266x/P4N266",
333 .device_id
= PCI_DEVICE_ID_VIA_8754C_0
,
334 .chipset_name
= "PT800",
339 .device_id
= PCI_DEVICE_ID_VIA_8763_0
,
340 .chipset_name
= "P4X600"
345 .device_id
= PCI_DEVICE_ID_VIA_8378_0
,
346 .chipset_name
= "KM400/KM400A",
351 .device_id
= PCI_DEVICE_ID_VIA_PT880
,
352 .chipset_name
= "PT880",
357 .device_id
= PCI_DEVICE_ID_VIA_PT880ULTRA
,
358 .chipset_name
= "PT880 Ultra",
363 .device_id
= PCI_DEVICE_ID_VIA_8783_0
,
364 .chipset_name
= "PT890",
367 /* PM800/PN800/PM880/PN880 */
369 .device_id
= PCI_DEVICE_ID_VIA_PX8X0_0
,
370 .chipset_name
= "PM800/PN800/PM880/PN880",
374 .device_id
= PCI_DEVICE_ID_VIA_3269_0
,
375 .chipset_name
= "KT880",
379 .device_id
= PCI_DEVICE_ID_VIA_83_87XX_1
,
380 .chipset_name
= "VT83xx/VT87xx/KTxxx/Px8xx",
384 .device_id
= PCI_DEVICE_ID_VIA_3296_0
,
385 .chipset_name
= "P4M800",
389 .device_id
= PCI_DEVICE_ID_VIA_P4M800CE
,
390 .chipset_name
= "VT3314",
394 .device_id
= PCI_DEVICE_ID_VIA_VT3324
,
395 .chipset_name
= "CX700",
397 /* VT3336 - this is a chipset for AMD Athlon/K8 CPU. Due to K8's unique
398 * architecture, the AGP resource and behavior are different from
399 * the traditional AGP which resides only in chipset. AGP is used
400 * by 3D driver which wasn't available for the VT3336 and VT3364
401 * generation until now. Unfortunately, by testing, VT3364 works
402 * but VT3336 doesn't. - explanation from via, just leave this as
403 * as a placeholder to avoid future patches adding it back in.
407 .device_id
= PCI_DEVICE_ID_VIA_VT3336
,
408 .chipset_name
= "VT3336",
413 .device_id
= PCI_DEVICE_ID_VIA_P4M890
,
414 .chipset_name
= "P4M890",
418 .device_id
= PCI_DEVICE_ID_VIA_VT3364
,
419 .chipset_name
= "P4M900",
421 { }, /* dummy final entry, always present */
426 * VIA's AGP3 chipsets do magick to put the AGP bridge compliant
427 * with the same standards version as the graphics card.
429 static void check_via_agp3 (struct agp_bridge_data
*bridge
)
433 pci_read_config_byte(bridge
->dev
, VIA_AGPSEL
, ®
);
434 /* Check AGP 2.0 compatibility mode. */
435 if ((reg
& (1<<1))==0)
436 bridge
->driver
= &via_agp3_driver
;
440 static int agp_via_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
442 struct agp_device_ids
*devs
= via_agp_device_ids
;
443 struct agp_bridge_data
*bridge
;
447 cap_ptr
= pci_find_capability(pdev
, PCI_CAP_ID_AGP
);
451 j
= ent
- agp_via_pci_table
;
452 printk (KERN_INFO PFX
"Detected VIA %s chipset\n", devs
[j
].chipset_name
);
454 bridge
= agp_alloc_bridge();
459 bridge
->capndx
= cap_ptr
;
460 bridge
->driver
= &via_driver
;
463 * Garg, there are KT400s with KT266 IDs.
465 if (pdev
->device
== PCI_DEVICE_ID_VIA_8367_0
) {
466 /* Is there a KT400 subsystem ? */
467 if (pdev
->subsystem_device
== PCI_DEVICE_ID_VIA_8377_0
) {
468 printk(KERN_INFO PFX
"Found KT400 in disguise as a KT266.\n");
469 check_via_agp3(bridge
);
473 /* If this is an AGP3 bridge, check which mode its in and adjust. */
474 get_agp_version(bridge
);
475 if (bridge
->major_version
>= 3)
476 check_via_agp3(bridge
);
478 /* Fill in the mode register */
479 pci_read_config_dword(pdev
,
480 bridge
->capndx
+PCI_AGP_STATUS
, &bridge
->mode
);
482 pci_set_drvdata(pdev
, bridge
);
483 return agp_add_bridge(bridge
);
486 static void agp_via_remove(struct pci_dev
*pdev
)
488 struct agp_bridge_data
*bridge
= pci_get_drvdata(pdev
);
490 agp_remove_bridge(bridge
);
491 agp_put_bridge(bridge
);
496 static int agp_via_suspend(struct pci_dev
*pdev
, pm_message_t state
)
498 pci_save_state (pdev
);
499 pci_set_power_state (pdev
, PCI_D3hot
);
504 static int agp_via_resume(struct pci_dev
*pdev
)
506 struct agp_bridge_data
*bridge
= pci_get_drvdata(pdev
);
508 pci_set_power_state (pdev
, PCI_D0
);
509 pci_restore_state(pdev
);
511 if (bridge
->driver
== &via_agp3_driver
)
512 return via_configure_agp3();
513 else if (bridge
->driver
== &via_driver
)
514 return via_configure();
519 #endif /* CONFIG_PM */
521 /* must be the same order as name table above */
522 static const struct pci_device_id agp_via_pci_table
[] = {
525 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
527 .vendor = PCI_VENDOR_ID_VIA, \
529 .subvendor = PCI_ANY_ID, \
530 .subdevice = PCI_ANY_ID, \
532 ID(PCI_DEVICE_ID_VIA_82C597_0
),
533 ID(PCI_DEVICE_ID_VIA_82C598_0
),
534 ID(PCI_DEVICE_ID_VIA_8501_0
),
535 ID(PCI_DEVICE_ID_VIA_8601_0
),
536 ID(PCI_DEVICE_ID_VIA_82C691_0
),
537 ID(PCI_DEVICE_ID_VIA_8371_0
),
538 ID(PCI_DEVICE_ID_VIA_8633_0
),
539 ID(PCI_DEVICE_ID_VIA_XN266
),
540 ID(PCI_DEVICE_ID_VIA_8361
),
541 ID(PCI_DEVICE_ID_VIA_8363_0
),
542 ID(PCI_DEVICE_ID_VIA_8753_0
),
543 ID(PCI_DEVICE_ID_VIA_8367_0
),
544 ID(PCI_DEVICE_ID_VIA_8653_0
),
545 ID(PCI_DEVICE_ID_VIA_XM266
),
546 ID(PCI_DEVICE_ID_VIA_862X_0
),
547 ID(PCI_DEVICE_ID_VIA_8377_0
),
548 ID(PCI_DEVICE_ID_VIA_8605_0
),
549 ID(PCI_DEVICE_ID_VIA_8703_51_0
),
550 ID(PCI_DEVICE_ID_VIA_8754C_0
),
551 ID(PCI_DEVICE_ID_VIA_8763_0
),
552 ID(PCI_DEVICE_ID_VIA_8378_0
),
553 ID(PCI_DEVICE_ID_VIA_PT880
),
554 ID(PCI_DEVICE_ID_VIA_PT880ULTRA
),
555 ID(PCI_DEVICE_ID_VIA_8783_0
),
556 ID(PCI_DEVICE_ID_VIA_PX8X0_0
),
557 ID(PCI_DEVICE_ID_VIA_3269_0
),
558 ID(PCI_DEVICE_ID_VIA_83_87XX_1
),
559 ID(PCI_DEVICE_ID_VIA_3296_0
),
560 ID(PCI_DEVICE_ID_VIA_P4M800CE
),
561 ID(PCI_DEVICE_ID_VIA_VT3324
),
562 ID(PCI_DEVICE_ID_VIA_P4M890
),
563 ID(PCI_DEVICE_ID_VIA_VT3364
),
567 MODULE_DEVICE_TABLE(pci
, agp_via_pci_table
);
570 static struct pci_driver agp_via_pci_driver
= {
571 .name
= "agpgart-via",
572 .id_table
= agp_via_pci_table
,
573 .probe
= agp_via_probe
,
574 .remove
= agp_via_remove
,
576 .suspend
= agp_via_suspend
,
577 .resume
= agp_via_resume
,
582 static int __init
agp_via_init(void)
586 return pci_register_driver(&agp_via_pci_driver
);
589 static void __exit
agp_via_cleanup(void)
591 pci_unregister_driver(&agp_via_pci_driver
);
594 module_init(agp_via_init
);
595 module_exit(agp_via_cleanup
);
597 MODULE_LICENSE("GPL");
598 MODULE_AUTHOR("Dave Jones");