x86/speculation/mds: Fix documentation typo
[linux/fpc-iii.git] / include / dt-bindings / clock / rk3368-cru.h
blobaeb83e581a11ec5af82df30cdcf167c3a45b964b
1 /*
2 * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
15 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
16 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
18 /* core clocks */
19 #define PLL_APLLB 1
20 #define PLL_APLLL 2
21 #define PLL_DPLL 3
22 #define PLL_CPLL 4
23 #define PLL_GPLL 5
24 #define PLL_NPLL 6
25 #define ARMCLKB 7
26 #define ARMCLKL 8
28 /* sclk gates (special clocks) */
29 #define SCLK_GPU_CORE 64
30 #define SCLK_SPI0 65
31 #define SCLK_SPI1 66
32 #define SCLK_SPI2 67
33 #define SCLK_SDMMC 68
34 #define SCLK_SDIO0 69
35 #define SCLK_EMMC 71
36 #define SCLK_TSADC 72
37 #define SCLK_SARADC 73
38 #define SCLK_NANDC0 75
39 #define SCLK_UART0 77
40 #define SCLK_UART1 78
41 #define SCLK_UART2 79
42 #define SCLK_UART3 80
43 #define SCLK_UART4 81
44 #define SCLK_I2S_8CH 82
45 #define SCLK_SPDIF_8CH 83
46 #define SCLK_I2S_2CH 84
47 #define SCLK_TIMER00 85
48 #define SCLK_TIMER01 86
49 #define SCLK_TIMER02 87
50 #define SCLK_TIMER03 88
51 #define SCLK_TIMER04 89
52 #define SCLK_TIMER05 90
53 #define SCLK_OTGPHY0 93
54 #define SCLK_OTG_ADP 96
55 #define SCLK_HSICPHY480M 97
56 #define SCLK_HSICPHY12M 98
57 #define SCLK_MACREF 99
58 #define SCLK_VOP0_PWM 100
59 #define SCLK_MAC_RX 102
60 #define SCLK_MAC_TX 103
61 #define SCLK_EDP_24M 104
62 #define SCLK_EDP 105
63 #define SCLK_RGA 106
64 #define SCLK_ISP 107
65 #define SCLK_HDCP 108
66 #define SCLK_HDMI_HDCP 109
67 #define SCLK_HDMI_CEC 110
68 #define SCLK_HEVC_CABAC 111
69 #define SCLK_HEVC_CORE 112
70 #define SCLK_I2S_8CH_OUT 113
71 #define SCLK_SDMMC_DRV 114
72 #define SCLK_SDIO0_DRV 115
73 #define SCLK_EMMC_DRV 117
74 #define SCLK_SDMMC_SAMPLE 118
75 #define SCLK_SDIO0_SAMPLE 119
76 #define SCLK_EMMC_SAMPLE 121
77 #define SCLK_USBPHY480M 122
78 #define SCLK_PVTM_CORE 123
79 #define SCLK_PVTM_GPU 124
80 #define SCLK_PVTM_PMU 125
81 #define SCLK_SFC 126
82 #define SCLK_MAC 127
83 #define SCLK_MACREF_OUT 128
84 #define SCLK_TIMER10 133
85 #define SCLK_TIMER11 134
86 #define SCLK_TIMER12 135
87 #define SCLK_TIMER13 136
88 #define SCLK_TIMER14 137
89 #define SCLK_TIMER15 138
91 #define DCLK_VOP 190
92 #define MCLK_CRYPTO 191
94 /* aclk gates */
95 #define ACLK_GPU_MEM 192
96 #define ACLK_GPU_CFG 193
97 #define ACLK_DMAC_BUS 194
98 #define ACLK_DMAC_PERI 195
99 #define ACLK_PERI_MMU 196
100 #define ACLK_GMAC 197
101 #define ACLK_VOP 198
102 #define ACLK_VOP_IEP 199
103 #define ACLK_RGA 200
104 #define ACLK_HDCP 201
105 #define ACLK_IEP 202
106 #define ACLK_VIO0_NOC 203
107 #define ACLK_VIP 204
108 #define ACLK_ISP 205
109 #define ACLK_VIO1_NOC 206
110 #define ACLK_VIDEO 208
111 #define ACLK_BUS 209
112 #define ACLK_PERI 210
114 /* pclk gates */
115 #define PCLK_GPIO0 320
116 #define PCLK_GPIO1 321
117 #define PCLK_GPIO2 322
118 #define PCLK_GPIO3 323
119 #define PCLK_PMUGRF 324
120 #define PCLK_MAILBOX 325
121 #define PCLK_GRF 329
122 #define PCLK_SGRF 330
123 #define PCLK_PMU 331
124 #define PCLK_I2C0 332
125 #define PCLK_I2C1 333
126 #define PCLK_I2C2 334
127 #define PCLK_I2C3 335
128 #define PCLK_I2C4 336
129 #define PCLK_I2C5 337
130 #define PCLK_SPI0 338
131 #define PCLK_SPI1 339
132 #define PCLK_SPI2 340
133 #define PCLK_UART0 341
134 #define PCLK_UART1 342
135 #define PCLK_UART2 343
136 #define PCLK_UART3 344
137 #define PCLK_UART4 345
138 #define PCLK_TSADC 346
139 #define PCLK_SARADC 347
140 #define PCLK_SIM 348
141 #define PCLK_GMAC 349
142 #define PCLK_PWM0 350
143 #define PCLK_PWM1 351
144 #define PCLK_TIMER0 353
145 #define PCLK_TIMER1 354
146 #define PCLK_EDP_CTRL 355
147 #define PCLK_MIPI_DSI0 356
148 #define PCLK_MIPI_CSI 358
149 #define PCLK_HDCP 359
150 #define PCLK_HDMI_CTRL 360
151 #define PCLK_VIO_H2P 361
152 #define PCLK_BUS 362
153 #define PCLK_PERI 363
154 #define PCLK_DDRUPCTL 364
155 #define PCLK_DDRPHY 365
156 #define PCLK_ISP 366
157 #define PCLK_VIP 367
158 #define PCLK_WDT 368
160 /* hclk gates */
161 #define HCLK_SFC 448
162 #define HCLK_OTG0 449
163 #define HCLK_HOST0 450
164 #define HCLK_HOST1 451
165 #define HCLK_HSIC 452
166 #define HCLK_NANDC0 453
167 #define HCLK_TSP 455
168 #define HCLK_SDMMC 456
169 #define HCLK_SDIO0 457
170 #define HCLK_EMMC 459
171 #define HCLK_HSADC 460
172 #define HCLK_CRYPTO 461
173 #define HCLK_I2S_2CH 462
174 #define HCLK_I2S_8CH 463
175 #define HCLK_SPDIF 464
176 #define HCLK_VOP 465
177 #define HCLK_ROM 467
178 #define HCLK_IEP 468
179 #define HCLK_ISP 469
180 #define HCLK_RGA 470
181 #define HCLK_VIO_AHB_ARBI 471
182 #define HCLK_VIO_NOC 472
183 #define HCLK_VIP 473
184 #define HCLK_VIO_H2P 474
185 #define HCLK_VIO_HDCPMMU 475
186 #define HCLK_VIDEO 476
187 #define HCLK_BUS 477
188 #define HCLK_PERI 478
190 #define CLK_NR_CLKS (HCLK_PERI + 1)
192 /* soft-reset indices */
193 #define SRST_CORE_B0 0
194 #define SRST_CORE_B1 1
195 #define SRST_CORE_B2 2
196 #define SRST_CORE_B3 3
197 #define SRST_CORE_B0_PO 4
198 #define SRST_CORE_B1_PO 5
199 #define SRST_CORE_B2_PO 6
200 #define SRST_CORE_B3_PO 7
201 #define SRST_L2_B 8
202 #define SRST_ADB_B 9
203 #define SRST_PD_CORE_B_NIU 10
204 #define SRST_PDBUS_STRSYS 11
205 #define SRST_SOCDBG_B 14
206 #define SRST_CORE_B_DBG 15
208 #define SRST_DMAC1 18
209 #define SRST_INTMEM 19
210 #define SRST_ROM 20
211 #define SRST_SPDIF8CH 21
212 #define SRST_I2S8CH 23
213 #define SRST_MAILBOX 24
214 #define SRST_I2S2CH 25
215 #define SRST_EFUSE_256 26
216 #define SRST_MCU_SYS 28
217 #define SRST_MCU_PO 29
218 #define SRST_MCU_NOC 30
219 #define SRST_EFUSE 31
221 #define SRST_GPIO0 32
222 #define SRST_GPIO1 33
223 #define SRST_GPIO2 34
224 #define SRST_GPIO3 35
225 #define SRST_GPIO4 36
226 #define SRST_PMUGRF 41
227 #define SRST_I2C0 42
228 #define SRST_I2C1 43
229 #define SRST_I2C2 44
230 #define SRST_I2C3 45
231 #define SRST_I2C4 46
232 #define SRST_I2C5 47
234 #define SRST_DWPWM 48
235 #define SRST_MMC_PERI 49
236 #define SRST_PERIPH_MMU 50
237 #define SRST_GRF 55
238 #define SRST_PMU 56
239 #define SRST_PERIPH_AXI 57
240 #define SRST_PERIPH_AHB 58
241 #define SRST_PERIPH_APB 59
242 #define SRST_PERIPH_NIU 60
243 #define SRST_PDPERI_AHB_ARBI 61
244 #define SRST_EMEM 62
245 #define SRST_USB_PERI 63
247 #define SRST_DMAC2 64
248 #define SRST_MAC 66
249 #define SRST_GPS 67
250 #define SRST_RKPWM 69
251 #define SRST_USBHOST0 72
252 #define SRST_HSIC 73
253 #define SRST_HSIC_AUX 74
254 #define SRST_HSIC_PHY 75
255 #define SRST_HSADC 76
256 #define SRST_NANDC0 77
257 #define SRST_SFC 79
259 #define SRST_SPI0 83
260 #define SRST_SPI1 84
261 #define SRST_SPI2 85
262 #define SRST_SARADC 87
263 #define SRST_PDALIVE_NIU 88
264 #define SRST_PDPMU_INTMEM 89
265 #define SRST_PDPMU_NIU 90
266 #define SRST_SGRF 91
268 #define SRST_VIO_ARBI 96
269 #define SRST_RGA_NIU 97
270 #define SRST_VIO0_NIU_AXI 98
271 #define SRST_VIO_NIU_AHB 99
272 #define SRST_LCDC0_AXI 100
273 #define SRST_LCDC0_AHB 101
274 #define SRST_LCDC0_DCLK 102
275 #define SRST_VIP 104
276 #define SRST_RGA_CORE 105
277 #define SRST_IEP_AXI 106
278 #define SRST_IEP_AHB 107
279 #define SRST_RGA_AXI 108
280 #define SRST_RGA_AHB 109
281 #define SRST_ISP 110
282 #define SRST_EDP_24M 111
284 #define SRST_VIDEO_AXI 112
285 #define SRST_VIDEO_AHB 113
286 #define SRST_MIPIDPHYTX 114
287 #define SRST_MIPIDSI0 115
288 #define SRST_MIPIDPHYRX 116
289 #define SRST_MIPICSI 117
290 #define SRST_GPU 120
291 #define SRST_HDMI 121
292 #define SRST_EDP 122
293 #define SRST_PMU_PVTM 123
294 #define SRST_CORE_PVTM 124
295 #define SRST_GPU_PVTM 125
296 #define SRST_GPU_SYS 126
297 #define SRST_GPU_MEM_NIU 127
299 #define SRST_MMC0 128
300 #define SRST_SDIO0 129
301 #define SRST_EMMC 131
302 #define SRST_USBOTG_AHB 132
303 #define SRST_USBOTG_PHY 133
304 #define SRST_USBOTG_CON 134
305 #define SRST_USBHOST0_AHB 135
306 #define SRST_USBHOST0_PHY 136
307 #define SRST_USBHOST0_CON 137
308 #define SRST_USBOTG_UTMI 138
309 #define SRST_USBHOST1_UTMI 139
310 #define SRST_USB_ADP 141
312 #define SRST_CORESIGHT 144
313 #define SRST_PD_CORE_AHB_NOC 145
314 #define SRST_PD_CORE_APB_NOC 146
315 #define SRST_GIC 148
316 #define SRST_LCDC_PWM0 149
317 #define SRST_RGA_H2P_BRG 153
318 #define SRST_VIDEO 154
319 #define SRST_GPU_CFG_NIU 157
320 #define SRST_TSADC 159
322 #define SRST_DDRPHY0 160
323 #define SRST_DDRPHY0_APB 161
324 #define SRST_DDRCTRL0 162
325 #define SRST_DDRCTRL0_APB 163
326 #define SRST_VIDEO_NIU 165
327 #define SRST_VIDEO_NIU_AHB 167
328 #define SRST_DDRMSCH0 170
329 #define SRST_PDBUS_AHB 173
330 #define SRST_CRYPTO 174
332 #define SRST_UART0 179
333 #define SRST_UART1 180
334 #define SRST_UART2 181
335 #define SRST_UART3 182
336 #define SRST_UART4 183
337 #define SRST_SIMC 186
338 #define SRST_TSP 188
339 #define SRST_TSP_CLKIN0 189
341 #define SRST_CORE_L0 192
342 #define SRST_CORE_L1 193
343 #define SRST_CORE_L2 194
344 #define SRST_CORE_L3 195
345 #define SRST_CORE_L0_PO 195
346 #define SRST_CORE_L1_PO 197
347 #define SRST_CORE_L2_PO 198
348 #define SRST_CORE_L3_PO 199
349 #define SRST_L2_L 200
350 #define SRST_ADB_L 201
351 #define SRST_PD_CORE_L_NIU 202
352 #define SRST_CCI_SYS 203
353 #define SRST_CCI_DDR 204
354 #define SRST_CCI 205
355 #define SRST_SOCDBG_L 206
356 #define SRST_CORE_L_DBG 207
358 #define SRST_CORE_B0_NC 208
359 #define SRST_CORE_B0_PO_NC 209
360 #define SRST_L2_B_NC 210
361 #define SRST_ADB_B_NC 211
362 #define SRST_PD_CORE_B_NIU_NC 212
363 #define SRST_PDBUS_STRSYS_NC 213
364 #define SRST_CORE_L0_NC 214
365 #define SRST_CORE_L0_PO_NC 215
366 #define SRST_L2_L_NC 216
367 #define SRST_ADB_L_NC 217
368 #define SRST_PD_CORE_L_NIU_NC 218
369 #define SRST_CCI_SYS_NC 219
370 #define SRST_CCI_DDR_NC 220
371 #define SRST_CCI_NC 221
372 #define SRST_TRACE_NC 222
374 #define SRST_TIMER00 224
375 #define SRST_TIMER01 225
376 #define SRST_TIMER02 226
377 #define SRST_TIMER03 227
378 #define SRST_TIMER04 228
379 #define SRST_TIMER05 229
380 #define SRST_TIMER10 230
381 #define SRST_TIMER11 231
382 #define SRST_TIMER12 232
383 #define SRST_TIMER13 233
384 #define SRST_TIMER14 234
385 #define SRST_TIMER15 235
386 #define SRST_TIMER0_APB 236
387 #define SRST_TIMER1_APB 237
389 #endif