2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2011 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
8 #include <linux/delay.h>
10 #include <linux/ratelimit.h>
11 #include <linux/vmalloc.h>
12 #include <scsi/scsi_tcq.h>
14 #define MASK(n) ((1ULL<<(n))-1)
15 #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
16 ((addr >> 25) & 0x3ff))
17 #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
18 ((addr >> 25) & 0x3ff))
19 #define MS_WIN(addr) (addr & 0x0ffc0000)
20 #define QLA82XX_PCI_MN_2M (0)
21 #define QLA82XX_PCI_MS_2M (0x80000)
22 #define QLA82XX_PCI_OCM0_2M (0xc0000)
23 #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
24 #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
25 #define BLOCK_PROTECT_BITS 0x0F
27 /* CRB window related */
28 #define CRB_BLK(off) ((off >> 20) & 0x3f)
29 #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
30 #define CRB_WINDOW_2M (0x130060)
31 #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
32 #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
34 #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
35 #define CRB_INDIRECT_2M (0x1e0000UL)
37 #define MAX_CRB_XFORM 60
38 static unsigned long crb_addr_xform
[MAX_CRB_XFORM
];
39 int qla82xx_crb_table_initialized
;
41 #define qla82xx_crb_addr_transform(name) \
42 (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
43 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
45 static void qla82xx_crb_addr_transform_setup(void)
47 qla82xx_crb_addr_transform(XDMA
);
48 qla82xx_crb_addr_transform(TIMR
);
49 qla82xx_crb_addr_transform(SRE
);
50 qla82xx_crb_addr_transform(SQN3
);
51 qla82xx_crb_addr_transform(SQN2
);
52 qla82xx_crb_addr_transform(SQN1
);
53 qla82xx_crb_addr_transform(SQN0
);
54 qla82xx_crb_addr_transform(SQS3
);
55 qla82xx_crb_addr_transform(SQS2
);
56 qla82xx_crb_addr_transform(SQS1
);
57 qla82xx_crb_addr_transform(SQS0
);
58 qla82xx_crb_addr_transform(RPMX7
);
59 qla82xx_crb_addr_transform(RPMX6
);
60 qla82xx_crb_addr_transform(RPMX5
);
61 qla82xx_crb_addr_transform(RPMX4
);
62 qla82xx_crb_addr_transform(RPMX3
);
63 qla82xx_crb_addr_transform(RPMX2
);
64 qla82xx_crb_addr_transform(RPMX1
);
65 qla82xx_crb_addr_transform(RPMX0
);
66 qla82xx_crb_addr_transform(ROMUSB
);
67 qla82xx_crb_addr_transform(SN
);
68 qla82xx_crb_addr_transform(QMN
);
69 qla82xx_crb_addr_transform(QMS
);
70 qla82xx_crb_addr_transform(PGNI
);
71 qla82xx_crb_addr_transform(PGND
);
72 qla82xx_crb_addr_transform(PGN3
);
73 qla82xx_crb_addr_transform(PGN2
);
74 qla82xx_crb_addr_transform(PGN1
);
75 qla82xx_crb_addr_transform(PGN0
);
76 qla82xx_crb_addr_transform(PGSI
);
77 qla82xx_crb_addr_transform(PGSD
);
78 qla82xx_crb_addr_transform(PGS3
);
79 qla82xx_crb_addr_transform(PGS2
);
80 qla82xx_crb_addr_transform(PGS1
);
81 qla82xx_crb_addr_transform(PGS0
);
82 qla82xx_crb_addr_transform(PS
);
83 qla82xx_crb_addr_transform(PH
);
84 qla82xx_crb_addr_transform(NIU
);
85 qla82xx_crb_addr_transform(I2Q
);
86 qla82xx_crb_addr_transform(EG
);
87 qla82xx_crb_addr_transform(MN
);
88 qla82xx_crb_addr_transform(MS
);
89 qla82xx_crb_addr_transform(CAS2
);
90 qla82xx_crb_addr_transform(CAS1
);
91 qla82xx_crb_addr_transform(CAS0
);
92 qla82xx_crb_addr_transform(CAM
);
93 qla82xx_crb_addr_transform(C2C1
);
94 qla82xx_crb_addr_transform(C2C0
);
95 qla82xx_crb_addr_transform(SMB
);
96 qla82xx_crb_addr_transform(OCM0
);
98 * Used only in P3 just define it for P2 also.
100 qla82xx_crb_addr_transform(I2C0
);
102 qla82xx_crb_table_initialized
= 1;
105 struct crb_128M_2M_block_map crb_128M_2M_map
[64] = {
107 {{{1, 0x0100000, 0x0102000, 0x120000},
108 {1, 0x0110000, 0x0120000, 0x130000},
109 {1, 0x0120000, 0x0122000, 0x124000},
110 {1, 0x0130000, 0x0132000, 0x126000},
111 {1, 0x0140000, 0x0142000, 0x128000},
112 {1, 0x0150000, 0x0152000, 0x12a000},
113 {1, 0x0160000, 0x0170000, 0x110000},
114 {1, 0x0170000, 0x0172000, 0x12e000},
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {1, 0x01e0000, 0x01e0800, 0x122000},
122 {0, 0x0000000, 0x0000000, 0x000000} } } ,
123 {{{1, 0x0200000, 0x0210000, 0x180000} } },
125 {{{1, 0x0400000, 0x0401000, 0x169000} } },
126 {{{1, 0x0500000, 0x0510000, 0x140000} } },
127 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
128 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
129 {{{1, 0x0800000, 0x0802000, 0x170000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {1, 0x08f0000, 0x08f2000, 0x172000} } },
145 {{{1, 0x0900000, 0x0902000, 0x174000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {0, 0x0000000, 0x0000000, 0x000000},
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {1, 0x09f0000, 0x09f2000, 0x176000} } },
161 {{{0, 0x0a00000, 0x0a02000, 0x178000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {0, 0x0000000, 0x0000000, 0x000000},
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
177 {{{0, 0x0b00000, 0x0b02000, 0x17c000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {0, 0x0000000, 0x0000000, 0x000000},
180 {0, 0x0000000, 0x0000000, 0x000000},
181 {0, 0x0000000, 0x0000000, 0x000000},
182 {0, 0x0000000, 0x0000000, 0x000000},
183 {0, 0x0000000, 0x0000000, 0x000000},
184 {0, 0x0000000, 0x0000000, 0x000000},
185 {0, 0x0000000, 0x0000000, 0x000000},
186 {0, 0x0000000, 0x0000000, 0x000000},
187 {0, 0x0000000, 0x0000000, 0x000000},
188 {0, 0x0000000, 0x0000000, 0x000000},
189 {0, 0x0000000, 0x0000000, 0x000000},
190 {0, 0x0000000, 0x0000000, 0x000000},
191 {0, 0x0000000, 0x0000000, 0x000000},
192 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
193 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
194 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
195 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
196 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
197 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
198 {{{1, 0x1100000, 0x1101000, 0x160000} } },
199 {{{1, 0x1200000, 0x1201000, 0x161000} } },
200 {{{1, 0x1300000, 0x1301000, 0x162000} } },
201 {{{1, 0x1400000, 0x1401000, 0x163000} } },
202 {{{1, 0x1500000, 0x1501000, 0x165000} } },
203 {{{1, 0x1600000, 0x1601000, 0x166000} } },
210 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
211 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
212 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
214 {{{1, 0x2100000, 0x2102000, 0x120000},
215 {1, 0x2110000, 0x2120000, 0x130000},
216 {1, 0x2120000, 0x2122000, 0x124000},
217 {1, 0x2130000, 0x2132000, 0x126000},
218 {1, 0x2140000, 0x2142000, 0x128000},
219 {1, 0x2150000, 0x2152000, 0x12a000},
220 {1, 0x2160000, 0x2170000, 0x110000},
221 {1, 0x2170000, 0x2172000, 0x12e000},
222 {0, 0x0000000, 0x0000000, 0x000000},
223 {0, 0x0000000, 0x0000000, 0x000000},
224 {0, 0x0000000, 0x0000000, 0x000000},
225 {0, 0x0000000, 0x0000000, 0x000000},
226 {0, 0x0000000, 0x0000000, 0x000000},
227 {0, 0x0000000, 0x0000000, 0x000000},
228 {0, 0x0000000, 0x0000000, 0x000000},
229 {0, 0x0000000, 0x0000000, 0x000000} } },
230 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
236 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
237 {{{1, 0x2900000, 0x2901000, 0x16b000} } },
238 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
239 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
240 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
241 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
242 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
243 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
244 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
245 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
246 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
247 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
249 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
250 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
251 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
252 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
253 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
254 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
257 {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
258 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
259 {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
263 * top 12 bits of crb internal address (hub, agent)
265 unsigned qla82xx_crb_hub_agt
[64] = {
267 QLA82XX_HW_CRB_HUB_AGT_ADR_PS
,
268 QLA82XX_HW_CRB_HUB_AGT_ADR_MN
,
269 QLA82XX_HW_CRB_HUB_AGT_ADR_MS
,
271 QLA82XX_HW_CRB_HUB_AGT_ADR_SRE
,
272 QLA82XX_HW_CRB_HUB_AGT_ADR_NIU
,
273 QLA82XX_HW_CRB_HUB_AGT_ADR_QMN
,
274 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0
,
275 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1
,
276 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2
,
277 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3
,
278 QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q
,
279 QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR
,
280 QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB
,
281 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4
,
282 QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA
,
283 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0
,
284 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1
,
285 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2
,
286 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3
,
287 QLA82XX_HW_CRB_HUB_AGT_ADR_PGND
,
288 QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI
,
289 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0
,
290 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1
,
291 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2
,
292 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3
,
294 QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI
,
295 QLA82XX_HW_CRB_HUB_AGT_ADR_SN
,
297 QLA82XX_HW_CRB_HUB_AGT_ADR_EG
,
299 QLA82XX_HW_CRB_HUB_AGT_ADR_PS
,
300 QLA82XX_HW_CRB_HUB_AGT_ADR_CAM
,
306 QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR
,
308 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1
,
309 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2
,
310 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3
,
311 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4
,
312 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5
,
313 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6
,
314 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7
,
315 QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA
,
316 QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q
,
317 QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB
,
319 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0
,
320 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8
,
321 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9
,
322 QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0
,
324 QLA82XX_HW_CRB_HUB_AGT_ADR_SMB
,
325 QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0
,
326 QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1
,
328 QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC
,
333 char *q_dev_state
[] = {
344 char *qdev_state(uint32_t dev_state
)
346 return q_dev_state
[dev_state
];
350 * In: 'off' is offset from CRB space in 128M pci map
351 * Out: 'off' is 2M pci map addr
352 * side effect: lock crb window
355 qla82xx_pci_set_crbwindow_2M(struct qla_hw_data
*ha
, ulong
*off
)
358 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
360 ha
->crb_win
= CRB_HI(*off
);
362 (void *)(CRB_WINDOW_2M
+ ha
->nx_pcibase
));
364 /* Read back value to make sure write has gone through before trying
367 win_read
= RD_REG_DWORD((void *)(CRB_WINDOW_2M
+ ha
->nx_pcibase
));
368 if (win_read
!= ha
->crb_win
) {
369 ql_dbg(ql_dbg_p3p
, vha
, 0xb000,
370 "%s: Written crbwin (0x%x) "
371 "!= Read crbwin (0x%x), off=0x%lx.\n",
372 __func__
, ha
->crb_win
, win_read
, *off
);
374 *off
= (*off
& MASK(16)) + CRB_INDIRECT_2M
+ ha
->nx_pcibase
;
377 static inline unsigned long
378 qla82xx_pci_set_crbwindow(struct qla_hw_data
*ha
, u64 off
)
380 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
381 /* See if we are currently pointing to the region we want to use next */
382 if ((off
>= QLA82XX_CRB_PCIX_HOST
) && (off
< QLA82XX_CRB_DDR_NET
)) {
383 /* No need to change window. PCIX and PCIEregs are in both
384 * regs are in both windows.
389 if ((off
>= QLA82XX_CRB_PCIX_HOST
) && (off
< QLA82XX_CRB_PCIX_HOST2
)) {
390 /* We are in first CRB window */
391 if (ha
->curr_window
!= 0)
396 if ((off
> QLA82XX_CRB_PCIX_HOST2
) && (off
< QLA82XX_CRB_MAX
)) {
397 /* We are in second CRB window */
398 off
= off
- QLA82XX_CRB_PCIX_HOST2
+ QLA82XX_CRB_PCIX_HOST
;
400 if (ha
->curr_window
!= 1)
403 /* We are in the QM or direct access
404 * register region - do nothing
406 if ((off
>= QLA82XX_PCI_DIRECT_CRB
) &&
407 (off
< QLA82XX_PCI_CAMQM_MAX
))
410 /* strange address given */
411 ql_dbg(ql_dbg_p3p
, vha
, 0xb001,
412 "%s: Warning: unm_nic_pci_set_crbwindow "
413 "called with an unknown address(%llx).\n",
414 QLA2XXX_DRIVER_NAME
, off
);
419 qla82xx_pci_get_crb_addr_2M(struct qla_hw_data
*ha
, ulong
*off
)
421 struct crb_128M_2M_sub_block_map
*m
;
423 if (*off
>= QLA82XX_CRB_MAX
)
426 if (*off
>= QLA82XX_PCI_CAMQM
&& (*off
< QLA82XX_PCI_CAMQM_2M_END
)) {
427 *off
= (*off
- QLA82XX_PCI_CAMQM
) +
428 QLA82XX_PCI_CAMQM_2M_BASE
+ ha
->nx_pcibase
;
432 if (*off
< QLA82XX_PCI_CRBSPACE
)
435 *off
-= QLA82XX_PCI_CRBSPACE
;
438 m
= &crb_128M_2M_map
[CRB_BLK(*off
)].sub_block
[CRB_SUBBLK(*off
)];
440 if (m
->valid
&& (m
->start_128M
<= *off
) && (m
->end_128M
> *off
)) {
441 *off
= *off
+ m
->start_2M
- m
->start_128M
+ ha
->nx_pcibase
;
444 /* Not in direct map, use crb window */
448 #define CRB_WIN_LOCK_TIMEOUT 100000000
449 static int qla82xx_crb_win_lock(struct qla_hw_data
*ha
)
451 int done
= 0, timeout
= 0;
454 /* acquire semaphore3 from PCI HW block */
455 done
= qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK
));
458 if (timeout
>= CRB_WIN_LOCK_TIMEOUT
)
462 qla82xx_wr_32(ha
, QLA82XX_CRB_WIN_LOCK_ID
, ha
->portnum
);
467 qla82xx_wr_32(struct qla_hw_data
*ha
, ulong off
, u32 data
)
469 unsigned long flags
= 0;
472 rv
= qla82xx_pci_get_crb_addr_2M(ha
, &off
);
477 write_lock_irqsave(&ha
->hw_lock
, flags
);
478 qla82xx_crb_win_lock(ha
);
479 qla82xx_pci_set_crbwindow_2M(ha
, &off
);
482 writel(data
, (void __iomem
*)off
);
485 qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK
));
486 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
492 qla82xx_rd_32(struct qla_hw_data
*ha
, ulong off
)
494 unsigned long flags
= 0;
498 rv
= qla82xx_pci_get_crb_addr_2M(ha
, &off
);
503 write_lock_irqsave(&ha
->hw_lock
, flags
);
504 qla82xx_crb_win_lock(ha
);
505 qla82xx_pci_set_crbwindow_2M(ha
, &off
);
507 data
= RD_REG_DWORD((void __iomem
*)off
);
510 qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK
));
511 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
516 #define IDC_LOCK_TIMEOUT 100000000
517 int qla82xx_idc_lock(struct qla_hw_data
*ha
)
520 int done
= 0, timeout
= 0;
523 /* acquire semaphore5 from PCI HW block */
524 done
= qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK
));
527 if (timeout
>= IDC_LOCK_TIMEOUT
)
536 for (i
= 0; i
< 20; i
++)
544 void qla82xx_idc_unlock(struct qla_hw_data
*ha
)
546 qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK
));
549 /* PCI Windowing for DDR regions. */
550 #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
551 (((addr) <= (high)) && ((addr) >= (low)))
553 * check memory access boundary.
554 * used by test agent. support ddr access only for now
557 qla82xx_pci_mem_bound_check(struct qla_hw_data
*ha
,
558 unsigned long long addr
, int size
)
560 if (!QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_DDR_NET
,
561 QLA82XX_ADDR_DDR_NET_MAX
) ||
562 !QLA82XX_ADDR_IN_RANGE(addr
+ size
- 1, QLA82XX_ADDR_DDR_NET
,
563 QLA82XX_ADDR_DDR_NET_MAX
) ||
564 ((size
!= 1) && (size
!= 2) && (size
!= 4) && (size
!= 8)))
570 int qla82xx_pci_set_window_warning_count
;
573 qla82xx_pci_set_window(struct qla_hw_data
*ha
, unsigned long long addr
)
577 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
579 if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_DDR_NET
,
580 QLA82XX_ADDR_DDR_NET_MAX
)) {
581 /* DDR network side */
582 window
= MN_WIN(addr
);
583 ha
->ddr_mn_window
= window
;
585 ha
->mn_win_crb
| QLA82XX_PCI_CRBSPACE
, window
);
586 win_read
= qla82xx_rd_32(ha
,
587 ha
->mn_win_crb
| QLA82XX_PCI_CRBSPACE
);
588 if ((win_read
<< 17) != window
) {
589 ql_dbg(ql_dbg_p3p
, vha
, 0xb003,
590 "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
591 __func__
, window
, win_read
);
593 addr
= GET_MEM_OFFS_2M(addr
) + QLA82XX_PCI_DDR_NET
;
594 } else if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_OCM0
,
595 QLA82XX_ADDR_OCM0_MAX
)) {
597 if ((addr
& 0x00ff800) == 0xff800) {
598 ql_log(ql_log_warn
, vha
, 0xb004,
599 "%s: QM access not handled.\n", __func__
);
602 window
= OCM_WIN(addr
);
603 ha
->ddr_mn_window
= window
;
605 ha
->mn_win_crb
| QLA82XX_PCI_CRBSPACE
, window
);
606 win_read
= qla82xx_rd_32(ha
,
607 ha
->mn_win_crb
| QLA82XX_PCI_CRBSPACE
);
608 temp1
= ((window
& 0x1FF) << 7) |
609 ((window
& 0x0FFFE0000) >> 17);
610 if (win_read
!= temp1
) {
611 ql_log(ql_log_warn
, vha
, 0xb005,
612 "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
613 __func__
, temp1
, win_read
);
615 addr
= GET_MEM_OFFS_2M(addr
) + QLA82XX_PCI_OCM0_2M
;
617 } else if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_QDR_NET
,
618 QLA82XX_P3_ADDR_QDR_NET_MAX
)) {
619 /* QDR network side */
620 window
= MS_WIN(addr
);
621 ha
->qdr_sn_window
= window
;
623 ha
->ms_win_crb
| QLA82XX_PCI_CRBSPACE
, window
);
624 win_read
= qla82xx_rd_32(ha
,
625 ha
->ms_win_crb
| QLA82XX_PCI_CRBSPACE
);
626 if (win_read
!= window
) {
627 ql_log(ql_log_warn
, vha
, 0xb006,
628 "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
629 __func__
, window
, win_read
);
631 addr
= GET_MEM_OFFS_2M(addr
) + QLA82XX_PCI_QDR_NET
;
634 * peg gdb frequently accesses memory that doesn't exist,
635 * this limits the chit chat so debugging isn't slowed down.
637 if ((qla82xx_pci_set_window_warning_count
++ < 8) ||
638 (qla82xx_pci_set_window_warning_count
%64 == 0)) {
639 ql_log(ql_log_warn
, vha
, 0xb007,
640 "%s: Warning:%s Unknown address range!.\n",
641 __func__
, QLA2XXX_DRIVER_NAME
);
648 /* check if address is in the same windows as the previous access */
649 static int qla82xx_pci_is_same_window(struct qla_hw_data
*ha
,
650 unsigned long long addr
)
653 unsigned long long qdr_max
;
655 qdr_max
= QLA82XX_P3_ADDR_QDR_NET_MAX
;
657 /* DDR network side */
658 if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_DDR_NET
,
659 QLA82XX_ADDR_DDR_NET_MAX
))
661 else if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_OCM0
,
662 QLA82XX_ADDR_OCM0_MAX
))
664 else if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_OCM1
,
665 QLA82XX_ADDR_OCM1_MAX
))
667 else if (QLA82XX_ADDR_IN_RANGE(addr
, QLA82XX_ADDR_QDR_NET
, qdr_max
)) {
668 /* QDR network side */
669 window
= ((addr
- QLA82XX_ADDR_QDR_NET
) >> 22) & 0x3f;
670 if (ha
->qdr_sn_window
== window
)
676 static int qla82xx_pci_mem_read_direct(struct qla_hw_data
*ha
,
677 u64 off
, void *data
, int size
)
683 uint8_t *mem_ptr
= NULL
;
684 unsigned long mem_base
;
685 unsigned long mem_page
;
686 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
688 write_lock_irqsave(&ha
->hw_lock
, flags
);
691 * If attempting to access unknown address or straddle hw windows,
694 start
= qla82xx_pci_set_window(ha
, off
);
695 if ((start
== -1UL) ||
696 (qla82xx_pci_is_same_window(ha
, off
+ size
- 1) == 0)) {
697 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
698 ql_log(ql_log_fatal
, vha
, 0xb008,
699 "%s out of bound pci memory "
700 "access, offset is 0x%llx.\n",
701 QLA2XXX_DRIVER_NAME
, off
);
705 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
706 mem_base
= pci_resource_start(ha
->pdev
, 0);
707 mem_page
= start
& PAGE_MASK
;
708 /* Map two pages whenever user tries to access addresses in two
711 if (mem_page
!= ((start
+ size
- 1) & PAGE_MASK
))
712 mem_ptr
= ioremap(mem_base
+ mem_page
, PAGE_SIZE
* 2);
714 mem_ptr
= ioremap(mem_base
+ mem_page
, PAGE_SIZE
);
715 if (mem_ptr
== 0UL) {
720 addr
+= start
& (PAGE_SIZE
- 1);
721 write_lock_irqsave(&ha
->hw_lock
, flags
);
725 *(u8
*)data
= readb(addr
);
728 *(u16
*)data
= readw(addr
);
731 *(u32
*)data
= readl(addr
);
734 *(u64
*)data
= readq(addr
);
740 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
748 qla82xx_pci_mem_write_direct(struct qla_hw_data
*ha
,
749 u64 off
, void *data
, int size
)
755 uint8_t *mem_ptr
= NULL
;
756 unsigned long mem_base
;
757 unsigned long mem_page
;
758 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
760 write_lock_irqsave(&ha
->hw_lock
, flags
);
763 * If attempting to access unknown address or straddle hw windows,
766 start
= qla82xx_pci_set_window(ha
, off
);
767 if ((start
== -1UL) ||
768 (qla82xx_pci_is_same_window(ha
, off
+ size
- 1) == 0)) {
769 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
770 ql_log(ql_log_fatal
, vha
, 0xb009,
771 "%s out of bount memory "
772 "access, offset is 0x%llx.\n",
773 QLA2XXX_DRIVER_NAME
, off
);
777 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
778 mem_base
= pci_resource_start(ha
->pdev
, 0);
779 mem_page
= start
& PAGE_MASK
;
780 /* Map two pages whenever user tries to access addresses in two
783 if (mem_page
!= ((start
+ size
- 1) & PAGE_MASK
))
784 mem_ptr
= ioremap(mem_base
+ mem_page
, PAGE_SIZE
*2);
786 mem_ptr
= ioremap(mem_base
+ mem_page
, PAGE_SIZE
);
791 addr
+= start
& (PAGE_SIZE
- 1);
792 write_lock_irqsave(&ha
->hw_lock
, flags
);
796 writeb(*(u8
*)data
, addr
);
799 writew(*(u16
*)data
, addr
);
802 writel(*(u32
*)data
, addr
);
805 writeq(*(u64
*)data
, addr
);
811 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
817 #define MTU_FUDGE_FACTOR 100
819 qla82xx_decode_crb_addr(unsigned long addr
)
822 unsigned long base_addr
, offset
, pci_base
;
824 if (!qla82xx_crb_table_initialized
)
825 qla82xx_crb_addr_transform_setup();
827 pci_base
= ADDR_ERROR
;
828 base_addr
= addr
& 0xfff00000;
829 offset
= addr
& 0x000fffff;
831 for (i
= 0; i
< MAX_CRB_XFORM
; i
++) {
832 if (crb_addr_xform
[i
] == base_addr
) {
837 if (pci_base
== ADDR_ERROR
)
839 return pci_base
+ offset
;
842 static long rom_max_timeout
= 100;
843 static long qla82xx_rom_lock_timeout
= 100;
846 qla82xx_rom_lock(struct qla_hw_data
*ha
)
848 int done
= 0, timeout
= 0;
851 /* acquire semaphore2 from PCI HW block */
852 done
= qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK
));
855 if (timeout
>= qla82xx_rom_lock_timeout
)
859 qla82xx_wr_32(ha
, QLA82XX_ROM_LOCK_ID
, ROM_LOCK_DRIVER
);
864 qla82xx_rom_unlock(struct qla_hw_data
*ha
)
866 qla82xx_rd_32(ha
, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK
));
870 qla82xx_wait_rom_busy(struct qla_hw_data
*ha
)
874 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
877 done
= qla82xx_rd_32(ha
, QLA82XX_ROMUSB_GLB_STATUS
);
880 if (timeout
>= rom_max_timeout
) {
881 ql_dbg(ql_dbg_p3p
, vha
, 0xb00a,
882 "%s: Timeout reached waiting for rom busy.\n",
883 QLA2XXX_DRIVER_NAME
);
891 qla82xx_wait_rom_done(struct qla_hw_data
*ha
)
895 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
898 done
= qla82xx_rd_32(ha
, QLA82XX_ROMUSB_GLB_STATUS
);
901 if (timeout
>= rom_max_timeout
) {
902 ql_dbg(ql_dbg_p3p
, vha
, 0xb00b,
903 "%s: Timeout reached waiting for rom done.\n",
904 QLA2XXX_DRIVER_NAME
);
912 qla82xx_md_rw_32(struct qla_hw_data
*ha
, uint32_t off
, u32 data
, uint8_t flag
)
914 uint32_t off_value
, rval
= 0;
916 WRT_REG_DWORD((void *)(CRB_WINDOW_2M
+ ha
->nx_pcibase
),
919 /* Read back value to make sure write has gone through */
920 RD_REG_DWORD((void *)(CRB_WINDOW_2M
+ ha
->nx_pcibase
));
921 off_value
= (off
& 0x0000FFFF);
924 WRT_REG_DWORD((void *)
925 (off_value
+ CRB_INDIRECT_2M
+ ha
->nx_pcibase
),
928 rval
= RD_REG_DWORD((void *)
929 (off_value
+ CRB_INDIRECT_2M
+ ha
->nx_pcibase
));
935 qla82xx_do_rom_fast_read(struct qla_hw_data
*ha
, int addr
, int *valp
)
937 /* Dword reads to flash. */
938 qla82xx_md_rw_32(ha
, MD_DIRECT_ROM_WINDOW
, (addr
& 0xFFFF0000), 1);
939 *valp
= qla82xx_md_rw_32(ha
, MD_DIRECT_ROM_READ_BASE
+
940 (addr
& 0x0000FFFF), 0, 0);
946 qla82xx_rom_fast_read(struct qla_hw_data
*ha
, int addr
, int *valp
)
949 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
951 while ((qla82xx_rom_lock(ha
) != 0) && (loops
< 50000)) {
956 if (loops
>= 50000) {
957 ql_log(ql_log_fatal
, vha
, 0x00b9,
958 "Failed to aquire SEM2 lock.\n");
961 ret
= qla82xx_do_rom_fast_read(ha
, addr
, valp
);
962 qla82xx_rom_unlock(ha
);
967 qla82xx_read_status_reg(struct qla_hw_data
*ha
, uint32_t *val
)
969 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
970 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, M25P_INSTR_RDSR
);
971 qla82xx_wait_rom_busy(ha
);
972 if (qla82xx_wait_rom_done(ha
)) {
973 ql_log(ql_log_warn
, vha
, 0xb00c,
974 "Error waiting for rom done.\n");
977 *val
= qla82xx_rd_32(ha
, QLA82XX_ROMUSB_ROM_RDATA
);
982 qla82xx_flash_wait_write_finish(struct qla_hw_data
*ha
)
988 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
990 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ABYTE_CNT
, 0);
991 while ((done
!= 0) && (ret
== 0)) {
992 ret
= qla82xx_read_status_reg(ha
, &val
);
997 if (timeout
>= 50000) {
998 ql_log(ql_log_warn
, vha
, 0xb00d,
999 "Timeout reached waiting for write finish.\n");
1007 qla82xx_flash_set_write_enable(struct qla_hw_data
*ha
)
1010 qla82xx_wait_rom_busy(ha
);
1011 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ABYTE_CNT
, 0);
1012 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, M25P_INSTR_WREN
);
1013 qla82xx_wait_rom_busy(ha
);
1014 if (qla82xx_wait_rom_done(ha
))
1016 if (qla82xx_read_status_reg(ha
, &val
) != 0)
1024 qla82xx_write_status_reg(struct qla_hw_data
*ha
, uint32_t val
)
1026 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1027 if (qla82xx_flash_set_write_enable(ha
))
1029 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_WDATA
, val
);
1030 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, 0x1);
1031 if (qla82xx_wait_rom_done(ha
)) {
1032 ql_log(ql_log_warn
, vha
, 0xb00e,
1033 "Error waiting for rom done.\n");
1036 return qla82xx_flash_wait_write_finish(ha
);
1040 qla82xx_write_disable_flash(struct qla_hw_data
*ha
)
1042 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1043 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, M25P_INSTR_WRDI
);
1044 if (qla82xx_wait_rom_done(ha
)) {
1045 ql_log(ql_log_warn
, vha
, 0xb00f,
1046 "Error waiting for rom done.\n");
1053 ql82xx_rom_lock_d(struct qla_hw_data
*ha
)
1056 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1058 while ((qla82xx_rom_lock(ha
) != 0) && (loops
< 50000)) {
1063 if (loops
>= 50000) {
1064 ql_log(ql_log_warn
, vha
, 0xb010,
1065 "ROM lock failed.\n");
1072 qla82xx_write_flash_dword(struct qla_hw_data
*ha
, uint32_t flashaddr
,
1076 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1078 ret
= ql82xx_rom_lock_d(ha
);
1080 ql_log(ql_log_warn
, vha
, 0xb011,
1081 "ROM lock failed.\n");
1085 if (qla82xx_flash_set_write_enable(ha
))
1088 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_WDATA
, data
);
1089 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ADDRESS
, flashaddr
);
1090 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ABYTE_CNT
, 3);
1091 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, M25P_INSTR_PP
);
1092 qla82xx_wait_rom_busy(ha
);
1093 if (qla82xx_wait_rom_done(ha
)) {
1094 ql_log(ql_log_warn
, vha
, 0xb012,
1095 "Error waiting for rom done.\n");
1100 ret
= qla82xx_flash_wait_write_finish(ha
);
1103 qla82xx_rom_unlock(ha
);
1107 /* This routine does CRB initialize sequence
1108 * to put the ISP into operational state
1111 qla82xx_pinit_from_rom(scsi_qla_host_t
*vha
)
1115 struct crb_addr_pair
*buf
;
1118 struct qla_hw_data
*ha
= vha
->hw
;
1120 struct crb_addr_pair
{
1125 /* Halt all the indiviual PEGs and other blocks of the ISP */
1126 qla82xx_rom_lock(ha
);
1128 /* disable all I2Q */
1129 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x10, 0x0);
1130 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x14, 0x0);
1131 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x18, 0x0);
1132 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x1c, 0x0);
1133 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x20, 0x0);
1134 qla82xx_wr_32(ha
, QLA82XX_CRB_I2Q
+ 0x24, 0x0);
1136 /* disable all niu interrupts */
1137 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0x40, 0xff);
1138 /* disable xge rx/tx */
1139 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0x70000, 0x00);
1140 /* disable xg1 rx/tx */
1141 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0x80000, 0x00);
1142 /* disable sideband mac */
1143 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0x90000, 0x00);
1144 /* disable ap0 mac */
1145 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0xa0000, 0x00);
1146 /* disable ap1 mac */
1147 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0xb0000, 0x00);
1150 val
= qla82xx_rd_32(ha
, QLA82XX_CRB_SRE
+ 0x1000);
1151 qla82xx_wr_32(ha
, QLA82XX_CRB_SRE
+ 0x1000, val
& (~(0x1)));
1154 qla82xx_wr_32(ha
, QLA82XX_CRB_EPG
+ 0x1300, 0x1);
1157 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x0, 0x0);
1158 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x8, 0x0);
1159 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x10, 0x0);
1160 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x18, 0x0);
1161 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x100, 0x0);
1162 qla82xx_wr_32(ha
, QLA82XX_CRB_TIMER
+ 0x200, 0x0);
1165 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_0
+ 0x3c, 1);
1166 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_1
+ 0x3c, 1);
1167 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_2
+ 0x3c, 1);
1168 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_3
+ 0x3c, 1);
1169 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_4
+ 0x3c, 1);
1173 if (test_bit(ABORT_ISP_ACTIVE
, &vha
->dpc_flags
))
1174 /* don't reset CAM block on reset */
1175 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
, 0xfeffffff);
1177 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
, 0xffffffff);
1178 qla82xx_rom_unlock(ha
);
1180 /* Read the signature value from the flash.
1181 * Offset 0: Contain signature (0xcafecafe)
1182 * Offset 4: Offset and number of addr/value pairs
1183 * that present in CRB initialize sequence
1185 if (qla82xx_rom_fast_read(ha
, 0, &n
) != 0 || n
!= 0xcafecafeUL
||
1186 qla82xx_rom_fast_read(ha
, 4, &n
) != 0) {
1187 ql_log(ql_log_fatal
, vha
, 0x006e,
1188 "Error Reading crb_init area: n: %08x.\n", n
);
1192 /* Offset in flash = lower 16 bits
1193 * Number of entries = upper 16 bits
1195 offset
= n
& 0xffffU
;
1196 n
= (n
>> 16) & 0xffffU
;
1198 /* number of addr/value pair should not exceed 1024 entries */
1200 ql_log(ql_log_fatal
, vha
, 0x0071,
1201 "Card flash not initialized:n=0x%x.\n", n
);
1205 ql_log(ql_log_info
, vha
, 0x0072,
1206 "%d CRB init values found in ROM.\n", n
);
1208 buf
= kmalloc(n
* sizeof(struct crb_addr_pair
), GFP_KERNEL
);
1210 ql_log(ql_log_fatal
, vha
, 0x010c,
1211 "Unable to allocate memory.\n");
1215 for (i
= 0; i
< n
; i
++) {
1216 if (qla82xx_rom_fast_read(ha
, 8*i
+ 4*offset
, &val
) != 0 ||
1217 qla82xx_rom_fast_read(ha
, 8*i
+ 4*offset
+ 4, &addr
) != 0) {
1226 for (i
= 0; i
< n
; i
++) {
1227 /* Translate internal CRB initialization
1228 * address to PCI bus address
1230 off
= qla82xx_decode_crb_addr((unsigned long)buf
[i
].addr
) +
1231 QLA82XX_PCI_CRBSPACE
;
1232 /* Not all CRB addr/value pair to be written,
1233 * some of them are skipped
1236 /* skipping cold reboot MAGIC */
1237 if (off
== QLA82XX_CAM_RAM(0x1fc))
1240 /* do not reset PCI */
1241 if (off
== (ROMUSB_GLB
+ 0xbc))
1244 /* skip core clock, so that firmware can increase the clock */
1245 if (off
== (ROMUSB_GLB
+ 0xc8))
1248 /* skip the function enable register */
1249 if (off
== QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION
))
1252 if (off
== QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2
))
1255 if ((off
& 0x0ff00000) == QLA82XX_CRB_SMB
)
1258 if ((off
& 0x0ff00000) == QLA82XX_CRB_DDR_NET
)
1261 if (off
== ADDR_ERROR
) {
1262 ql_log(ql_log_fatal
, vha
, 0x0116,
1263 "Unknow addr: 0x%08lx.\n", buf
[i
].addr
);
1267 qla82xx_wr_32(ha
, off
, buf
[i
].data
);
1269 /* ISP requires much bigger delay to settle down,
1270 * else crb_window returns 0xffffffff
1272 if (off
== QLA82XX_ROMUSB_GLB_SW_RESET
)
1275 /* ISP requires millisec delay between
1276 * successive CRB register updation
1283 /* Resetting the data and instruction cache */
1284 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_D
+0xec, 0x1e);
1285 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_D
+0x4c, 8);
1286 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_I
+0x4c, 8);
1288 /* Clear all protocol processing engines */
1289 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_0
+0x8, 0);
1290 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_0
+0xc, 0);
1291 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_1
+0x8, 0);
1292 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_1
+0xc, 0);
1293 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_2
+0x8, 0);
1294 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_2
+0xc, 0);
1295 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_3
+0x8, 0);
1296 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_3
+0xc, 0);
1301 qla82xx_pci_mem_write_2M(struct qla_hw_data
*ha
,
1302 u64 off
, void *data
, int size
)
1304 int i
, j
, ret
= 0, loop
, sz
[2], off0
;
1305 int scale
, shift_amount
, startword
;
1307 uint64_t off8
, mem_crb
, tmpw
, word
[2] = {0, 0};
1310 * If not MN, go check for MS or invalid.
1312 if (off
>= QLA82XX_ADDR_QDR_NET
&& off
<= QLA82XX_P3_ADDR_QDR_NET_MAX
)
1313 mem_crb
= QLA82XX_CRB_QDR_NET
;
1315 mem_crb
= QLA82XX_CRB_DDR_NET
;
1316 if (qla82xx_pci_mem_bound_check(ha
, off
, size
) == 0)
1317 return qla82xx_pci_mem_write_direct(ha
,
1322 sz
[0] = (size
< (8 - off0
)) ? size
: (8 - off0
);
1323 sz
[1] = size
- sz
[0];
1325 off8
= off
& 0xfffffff0;
1326 loop
= (((off
& 0xf) + size
- 1) >> 4) + 1;
1329 startword
= (off
& 0xf)/8;
1331 for (i
= 0; i
< loop
; i
++) {
1332 if (qla82xx_pci_mem_read_2M(ha
, off8
+
1333 (i
<< shift_amount
), &word
[i
* scale
], 8))
1339 tmpw
= *((uint8_t *)data
);
1342 tmpw
= *((uint16_t *)data
);
1345 tmpw
= *((uint32_t *)data
);
1349 tmpw
= *((uint64_t *)data
);
1354 word
[startword
] = tmpw
;
1357 ~((~(~0ULL << (sz
[0] * 8))) << (off0
* 8));
1358 word
[startword
] |= tmpw
<< (off0
* 8);
1361 word
[startword
+1] &= ~(~0ULL << (sz
[1] * 8));
1362 word
[startword
+1] |= tmpw
>> (sz
[0] * 8);
1365 for (i
= 0; i
< loop
; i
++) {
1366 temp
= off8
+ (i
<< shift_amount
);
1367 qla82xx_wr_32(ha
, mem_crb
+MIU_TEST_AGT_ADDR_LO
, temp
);
1369 qla82xx_wr_32(ha
, mem_crb
+MIU_TEST_AGT_ADDR_HI
, temp
);
1370 temp
= word
[i
* scale
] & 0xffffffff;
1371 qla82xx_wr_32(ha
, mem_crb
+MIU_TEST_AGT_WRDATA_LO
, temp
);
1372 temp
= (word
[i
* scale
] >> 32) & 0xffffffff;
1373 qla82xx_wr_32(ha
, mem_crb
+MIU_TEST_AGT_WRDATA_HI
, temp
);
1374 temp
= word
[i
*scale
+ 1] & 0xffffffff;
1375 qla82xx_wr_32(ha
, mem_crb
+
1376 MIU_TEST_AGT_WRDATA_UPPER_LO
, temp
);
1377 temp
= (word
[i
*scale
+ 1] >> 32) & 0xffffffff;
1378 qla82xx_wr_32(ha
, mem_crb
+
1379 MIU_TEST_AGT_WRDATA_UPPER_HI
, temp
);
1381 temp
= MIU_TA_CTL_ENABLE
| MIU_TA_CTL_WRITE
;
1382 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
, temp
);
1383 temp
= MIU_TA_CTL_START
| MIU_TA_CTL_ENABLE
| MIU_TA_CTL_WRITE
;
1384 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
, temp
);
1386 for (j
= 0; j
< MAX_CTL_CHECK
; j
++) {
1387 temp
= qla82xx_rd_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
);
1388 if ((temp
& MIU_TA_CTL_BUSY
) == 0)
1392 if (j
>= MAX_CTL_CHECK
) {
1393 if (printk_ratelimit())
1394 dev_err(&ha
->pdev
->dev
,
1395 "failed to write through agent.\n");
1405 qla82xx_fw_load_from_flash(struct qla_hw_data
*ha
)
1409 long flashaddr
= ha
->flt_region_bootload
<< 2;
1410 long memaddr
= BOOTLD_START
;
1413 size
= (IMAGE_START
- BOOTLD_START
) / 8;
1415 for (i
= 0; i
< size
; i
++) {
1416 if ((qla82xx_rom_fast_read(ha
, flashaddr
, (int *)&low
)) ||
1417 (qla82xx_rom_fast_read(ha
, flashaddr
+ 4, (int *)&high
))) {
1420 data
= ((u64
)high
<< 32) | low
;
1421 qla82xx_pci_mem_write_2M(ha
, memaddr
, &data
, 8);
1425 if (i
% 0x1000 == 0)
1429 read_lock(&ha
->hw_lock
);
1430 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_0
+ 0x18, 0x1020);
1431 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
, 0x80001e);
1432 read_unlock(&ha
->hw_lock
);
1437 qla82xx_pci_mem_read_2M(struct qla_hw_data
*ha
,
1438 u64 off
, void *data
, int size
)
1440 int i
, j
= 0, k
, start
, end
, loop
, sz
[2], off0
[2];
1443 uint64_t off8
, val
, mem_crb
, word
[2] = {0, 0};
1446 * If not MN, go check for MS or invalid.
1449 if (off
>= QLA82XX_ADDR_QDR_NET
&& off
<= QLA82XX_P3_ADDR_QDR_NET_MAX
)
1450 mem_crb
= QLA82XX_CRB_QDR_NET
;
1452 mem_crb
= QLA82XX_CRB_DDR_NET
;
1453 if (qla82xx_pci_mem_bound_check(ha
, off
, size
) == 0)
1454 return qla82xx_pci_mem_read_direct(ha
,
1458 off8
= off
& 0xfffffff0;
1459 off0
[0] = off
& 0xf;
1460 sz
[0] = (size
< (16 - off0
[0])) ? size
: (16 - off0
[0]);
1462 loop
= ((off0
[0] + size
- 1) >> shift_amount
) + 1;
1464 sz
[1] = size
- sz
[0];
1466 for (i
= 0; i
< loop
; i
++) {
1467 temp
= off8
+ (i
<< shift_amount
);
1468 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_ADDR_LO
, temp
);
1470 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_ADDR_HI
, temp
);
1471 temp
= MIU_TA_CTL_ENABLE
;
1472 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
, temp
);
1473 temp
= MIU_TA_CTL_START
| MIU_TA_CTL_ENABLE
;
1474 qla82xx_wr_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
, temp
);
1476 for (j
= 0; j
< MAX_CTL_CHECK
; j
++) {
1477 temp
= qla82xx_rd_32(ha
, mem_crb
+ MIU_TEST_AGT_CTRL
);
1478 if ((temp
& MIU_TA_CTL_BUSY
) == 0)
1482 if (j
>= MAX_CTL_CHECK
) {
1483 if (printk_ratelimit())
1484 dev_err(&ha
->pdev
->dev
,
1485 "failed to read through agent.\n");
1489 start
= off0
[i
] >> 2;
1490 end
= (off0
[i
] + sz
[i
] - 1) >> 2;
1491 for (k
= start
; k
<= end
; k
++) {
1492 temp
= qla82xx_rd_32(ha
,
1493 mem_crb
+ MIU_TEST_AGT_RDDATA(k
));
1494 word
[i
] |= ((uint64_t)temp
<< (32 * (k
& 1)));
1498 if (j
>= MAX_CTL_CHECK
)
1501 if ((off0
[0] & 7) == 0) {
1504 val
= ((word
[0] >> (off0
[0] * 8)) & (~(~0ULL << (sz
[0] * 8)))) |
1505 ((word
[1] & (~(~0ULL << (sz
[1] * 8)))) << (sz
[0] * 8));
1510 *(uint8_t *)data
= val
;
1513 *(uint16_t *)data
= val
;
1516 *(uint32_t *)data
= val
;
1519 *(uint64_t *)data
= val
;
1526 static struct qla82xx_uri_table_desc
*
1527 qla82xx_get_table_desc(const u8
*unirom
, int section
)
1530 struct qla82xx_uri_table_desc
*directory
=
1531 (struct qla82xx_uri_table_desc
*)&unirom
[0];
1534 __le32 entries
= cpu_to_le32(directory
->num_entries
);
1536 for (i
= 0; i
< entries
; i
++) {
1537 offset
= cpu_to_le32(directory
->findex
) +
1538 (i
* cpu_to_le32(directory
->entry_size
));
1539 tab_type
= cpu_to_le32(*((u32
*)&unirom
[offset
] + 8));
1541 if (tab_type
== section
)
1542 return (struct qla82xx_uri_table_desc
*)&unirom
[offset
];
1548 static struct qla82xx_uri_data_desc
*
1549 qla82xx_get_data_desc(struct qla_hw_data
*ha
,
1550 u32 section
, u32 idx_offset
)
1552 const u8
*unirom
= ha
->hablob
->fw
->data
;
1553 int idx
= cpu_to_le32(*((int *)&unirom
[ha
->file_prd_off
] + idx_offset
));
1554 struct qla82xx_uri_table_desc
*tab_desc
= NULL
;
1557 tab_desc
= qla82xx_get_table_desc(unirom
, section
);
1561 offset
= cpu_to_le32(tab_desc
->findex
) +
1562 (cpu_to_le32(tab_desc
->entry_size
) * idx
);
1564 return (struct qla82xx_uri_data_desc
*)&unirom
[offset
];
1568 qla82xx_get_bootld_offset(struct qla_hw_data
*ha
)
1570 u32 offset
= BOOTLD_START
;
1571 struct qla82xx_uri_data_desc
*uri_desc
= NULL
;
1573 if (ha
->fw_type
== QLA82XX_UNIFIED_ROMIMAGE
) {
1574 uri_desc
= qla82xx_get_data_desc(ha
,
1575 QLA82XX_URI_DIR_SECT_BOOTLD
, QLA82XX_URI_BOOTLD_IDX_OFF
);
1577 offset
= cpu_to_le32(uri_desc
->findex
);
1580 return (u8
*)&ha
->hablob
->fw
->data
[offset
];
1584 qla82xx_get_fw_size(struct qla_hw_data
*ha
)
1586 struct qla82xx_uri_data_desc
*uri_desc
= NULL
;
1588 if (ha
->fw_type
== QLA82XX_UNIFIED_ROMIMAGE
) {
1589 uri_desc
= qla82xx_get_data_desc(ha
, QLA82XX_URI_DIR_SECT_FW
,
1590 QLA82XX_URI_FIRMWARE_IDX_OFF
);
1592 return cpu_to_le32(uri_desc
->size
);
1595 return cpu_to_le32(*(u32
*)&ha
->hablob
->fw
->data
[FW_SIZE_OFFSET
]);
1599 qla82xx_get_fw_offs(struct qla_hw_data
*ha
)
1601 u32 offset
= IMAGE_START
;
1602 struct qla82xx_uri_data_desc
*uri_desc
= NULL
;
1604 if (ha
->fw_type
== QLA82XX_UNIFIED_ROMIMAGE
) {
1605 uri_desc
= qla82xx_get_data_desc(ha
, QLA82XX_URI_DIR_SECT_FW
,
1606 QLA82XX_URI_FIRMWARE_IDX_OFF
);
1608 offset
= cpu_to_le32(uri_desc
->findex
);
1611 return (u8
*)&ha
->hablob
->fw
->data
[offset
];
1614 /* PCI related functions */
1616 qla82xx_pci_info_str(struct scsi_qla_host
*vha
, char *str
)
1619 struct qla_hw_data
*ha
= vha
->hw
;
1623 pcie_reg
= pci_find_capability(ha
->pdev
, PCI_CAP_ID_EXP
);
1624 pci_read_config_word(ha
->pdev
, pcie_reg
+ PCI_EXP_LNKSTA
, &lnk
);
1625 ha
->link_width
= (lnk
>> 4) & 0x3f;
1627 strcpy(str
, "PCIe (");
1628 strcat(str
, "2.5Gb/s ");
1629 snprintf(lwstr
, sizeof(lwstr
), "x%d)", ha
->link_width
);
1634 int qla82xx_pci_region_offset(struct pci_dev
*pdev
, int region
)
1636 unsigned long val
= 0;
1644 pci_read_config_dword(pdev
, QLA82XX_PCI_REG_MSIX_TBL
, &control
);
1645 val
= control
+ QLA82XX_MSIX_TBL_SPACE
;
1653 qla82xx_iospace_config(struct qla_hw_data
*ha
)
1657 if (pci_request_regions(ha
->pdev
, QLA2XXX_DRIVER_NAME
)) {
1658 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x000c,
1659 "Failed to reserver selected regions.\n");
1660 goto iospace_error_exit
;
1663 /* Use MMIO operations for all accesses. */
1664 if (!(pci_resource_flags(ha
->pdev
, 0) & IORESOURCE_MEM
)) {
1665 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x000d,
1666 "Region #0 not an MMIO resource, aborting.\n");
1667 goto iospace_error_exit
;
1670 len
= pci_resource_len(ha
->pdev
, 0);
1672 (unsigned long)ioremap(pci_resource_start(ha
->pdev
, 0), len
);
1673 if (!ha
->nx_pcibase
) {
1674 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x000e,
1675 "Cannot remap pcibase MMIO, aborting.\n");
1676 pci_release_regions(ha
->pdev
);
1677 goto iospace_error_exit
;
1680 /* Mapping of IO base pointer */
1681 ha
->iobase
= (device_reg_t __iomem
*)((uint8_t *)ha
->nx_pcibase
+
1682 0xbc000 + (ha
->pdev
->devfn
<< 11));
1686 (unsigned long)ioremap((pci_resource_start(ha
->pdev
, 4) +
1687 (ha
->pdev
->devfn
<< 12)), 4);
1688 if (!ha
->nxdb_wr_ptr
) {
1689 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x000f,
1690 "Cannot remap MMIO, aborting.\n");
1691 pci_release_regions(ha
->pdev
);
1692 goto iospace_error_exit
;
1695 /* Mapping of IO base pointer,
1696 * door bell read and write pointer
1698 ha
->nxdb_rd_ptr
= (uint8_t *) ha
->nx_pcibase
+ (512 * 1024) +
1699 (ha
->pdev
->devfn
* 8);
1701 ha
->nxdb_wr_ptr
= (ha
->pdev
->devfn
== 6 ?
1702 QLA82XX_CAMRAM_DB1
:
1703 QLA82XX_CAMRAM_DB2
);
1706 ha
->max_req_queues
= ha
->max_rsp_queues
= 1;
1707 ha
->msix_count
= ha
->max_rsp_queues
+ 1;
1708 ql_dbg_pci(ql_dbg_multiq
, ha
->pdev
, 0xc006,
1709 "nx_pci_base=%p iobase=%p "
1710 "max_req_queues=%d msix_count=%d.\n",
1711 (void *)ha
->nx_pcibase
, ha
->iobase
,
1712 ha
->max_req_queues
, ha
->msix_count
);
1713 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0010,
1714 "nx_pci_base=%p iobase=%p "
1715 "max_req_queues=%d msix_count=%d.\n",
1716 (void *)ha
->nx_pcibase
, ha
->iobase
,
1717 ha
->max_req_queues
, ha
->msix_count
);
1724 /* GS related functions */
1726 /* Initialization related functions */
1729 * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
1732 * Returns 0 on success.
1735 qla82xx_pci_config(scsi_qla_host_t
*vha
)
1737 struct qla_hw_data
*ha
= vha
->hw
;
1740 pci_set_master(ha
->pdev
);
1741 ret
= pci_set_mwi(ha
->pdev
);
1742 ha
->chip_revision
= ha
->pdev
->revision
;
1743 ql_dbg(ql_dbg_init
, vha
, 0x0043,
1744 "Chip revision:%d.\n",
1750 * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
1753 * Returns 0 on success.
1756 qla82xx_reset_chip(scsi_qla_host_t
*vha
)
1758 struct qla_hw_data
*ha
= vha
->hw
;
1759 ha
->isp_ops
->disable_intrs(ha
);
1762 void qla82xx_config_rings(struct scsi_qla_host
*vha
)
1764 struct qla_hw_data
*ha
= vha
->hw
;
1765 struct device_reg_82xx __iomem
*reg
= &ha
->iobase
->isp82
;
1766 struct init_cb_81xx
*icb
;
1767 struct req_que
*req
= ha
->req_q_map
[0];
1768 struct rsp_que
*rsp
= ha
->rsp_q_map
[0];
1770 /* Setup ring parameters in initialization control block. */
1771 icb
= (struct init_cb_81xx
*)ha
->init_cb
;
1772 icb
->request_q_outpointer
= __constant_cpu_to_le16(0);
1773 icb
->response_q_inpointer
= __constant_cpu_to_le16(0);
1774 icb
->request_q_length
= cpu_to_le16(req
->length
);
1775 icb
->response_q_length
= cpu_to_le16(rsp
->length
);
1776 icb
->request_q_address
[0] = cpu_to_le32(LSD(req
->dma
));
1777 icb
->request_q_address
[1] = cpu_to_le32(MSD(req
->dma
));
1778 icb
->response_q_address
[0] = cpu_to_le32(LSD(rsp
->dma
));
1779 icb
->response_q_address
[1] = cpu_to_le32(MSD(rsp
->dma
));
1781 WRT_REG_DWORD((unsigned long __iomem
*)®
->req_q_out
[0], 0);
1782 WRT_REG_DWORD((unsigned long __iomem
*)®
->rsp_q_in
[0], 0);
1783 WRT_REG_DWORD((unsigned long __iomem
*)®
->rsp_q_out
[0], 0);
1786 void qla82xx_reset_adapter(struct scsi_qla_host
*vha
)
1788 struct qla_hw_data
*ha
= vha
->hw
;
1789 vha
->flags
.online
= 0;
1790 qla2x00_try_to_stop_firmware(vha
);
1791 ha
->isp_ops
->disable_intrs(ha
);
1795 qla82xx_fw_load_from_blob(struct qla_hw_data
*ha
)
1798 u32 i
, flashaddr
, size
;
1801 size
= (IMAGE_START
- BOOTLD_START
) / 8;
1803 ptr64
= (u64
*)qla82xx_get_bootld_offset(ha
);
1804 flashaddr
= BOOTLD_START
;
1806 for (i
= 0; i
< size
; i
++) {
1807 data
= cpu_to_le64(ptr64
[i
]);
1808 if (qla82xx_pci_mem_write_2M(ha
, flashaddr
, &data
, 8))
1813 flashaddr
= FLASH_ADDR_START
;
1814 size
= (__force u32
)qla82xx_get_fw_size(ha
) / 8;
1815 ptr64
= (u64
*)qla82xx_get_fw_offs(ha
);
1817 for (i
= 0; i
< size
; i
++) {
1818 data
= cpu_to_le64(ptr64
[i
]);
1820 if (qla82xx_pci_mem_write_2M(ha
, flashaddr
, &data
, 8))
1826 /* Write a magic value to CAMRAM register
1827 * at a specified offset to indicate
1828 * that all data is written and
1829 * ready for firmware to initialize.
1831 qla82xx_wr_32(ha
, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC
);
1833 read_lock(&ha
->hw_lock
);
1834 qla82xx_wr_32(ha
, QLA82XX_CRB_PEG_NET_0
+ 0x18, 0x1020);
1835 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
, 0x80001e);
1836 read_unlock(&ha
->hw_lock
);
1841 qla82xx_set_product_offset(struct qla_hw_data
*ha
)
1843 struct qla82xx_uri_table_desc
*ptab_desc
= NULL
;
1844 const uint8_t *unirom
= ha
->hablob
->fw
->data
;
1847 __le32 flags
, file_chiprev
, offset
;
1848 uint8_t chiprev
= ha
->chip_revision
;
1849 /* Hardcoding mn_present flag for P3P */
1853 ptab_desc
= qla82xx_get_table_desc(unirom
,
1854 QLA82XX_URI_DIR_SECT_PRODUCT_TBL
);
1858 entries
= cpu_to_le32(ptab_desc
->num_entries
);
1860 for (i
= 0; i
< entries
; i
++) {
1861 offset
= cpu_to_le32(ptab_desc
->findex
) +
1862 (i
* cpu_to_le32(ptab_desc
->entry_size
));
1863 flags
= cpu_to_le32(*((int *)&unirom
[offset
] +
1864 QLA82XX_URI_FLAGS_OFF
));
1865 file_chiprev
= cpu_to_le32(*((int *)&unirom
[offset
] +
1866 QLA82XX_URI_CHIP_REV_OFF
));
1868 flagbit
= mn_present
? 1 : 2;
1870 if ((chiprev
== file_chiprev
) && ((1ULL << flagbit
) & flags
)) {
1871 ha
->file_prd_off
= offset
;
1879 qla82xx_validate_firmware_blob(scsi_qla_host_t
*vha
, uint8_t fw_type
)
1883 struct qla_hw_data
*ha
= vha
->hw
;
1884 const struct firmware
*fw
= ha
->hablob
->fw
;
1886 ha
->fw_type
= fw_type
;
1888 if (fw_type
== QLA82XX_UNIFIED_ROMIMAGE
) {
1889 if (qla82xx_set_product_offset(ha
))
1892 min_size
= QLA82XX_URI_FW_MIN_SIZE
;
1894 val
= cpu_to_le32(*(u32
*)&fw
->data
[QLA82XX_FW_MAGIC_OFFSET
]);
1895 if ((__force u32
)val
!= QLA82XX_BDINFO_MAGIC
)
1898 min_size
= QLA82XX_FW_MIN_SIZE
;
1901 if (fw
->size
< min_size
)
1907 qla82xx_check_cmdpeg_state(struct qla_hw_data
*ha
)
1911 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1914 read_lock(&ha
->hw_lock
);
1915 val
= qla82xx_rd_32(ha
, CRB_CMDPEG_STATE
);
1916 read_unlock(&ha
->hw_lock
);
1919 case PHAN_INITIALIZE_COMPLETE
:
1920 case PHAN_INITIALIZE_ACK
:
1922 case PHAN_INITIALIZE_FAILED
:
1927 ql_log(ql_log_info
, vha
, 0x00a8,
1928 "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
1933 } while (--retries
);
1935 ql_log(ql_log_fatal
, vha
, 0x00a9,
1936 "Cmd Peg initialization failed: 0x%x.\n", val
);
1938 val
= qla82xx_rd_32(ha
, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE
);
1939 read_lock(&ha
->hw_lock
);
1940 qla82xx_wr_32(ha
, CRB_CMDPEG_STATE
, PHAN_INITIALIZE_FAILED
);
1941 read_unlock(&ha
->hw_lock
);
1942 return QLA_FUNCTION_FAILED
;
1946 qla82xx_check_rcvpeg_state(struct qla_hw_data
*ha
)
1950 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
1953 read_lock(&ha
->hw_lock
);
1954 val
= qla82xx_rd_32(ha
, CRB_RCVPEG_STATE
);
1955 read_unlock(&ha
->hw_lock
);
1958 case PHAN_INITIALIZE_COMPLETE
:
1959 case PHAN_INITIALIZE_ACK
:
1961 case PHAN_INITIALIZE_FAILED
:
1966 ql_log(ql_log_info
, vha
, 0x00ab,
1967 "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
1972 } while (--retries
);
1974 ql_log(ql_log_fatal
, vha
, 0x00ac,
1975 "Rcv Peg initializatin failed: 0x%x.\n", val
);
1976 read_lock(&ha
->hw_lock
);
1977 qla82xx_wr_32(ha
, CRB_RCVPEG_STATE
, PHAN_INITIALIZE_FAILED
);
1978 read_unlock(&ha
->hw_lock
);
1979 return QLA_FUNCTION_FAILED
;
1982 /* ISR related functions */
1983 uint32_t qla82xx_isr_int_target_mask_enable
[8] = {
1984 ISR_INT_TARGET_MASK
, ISR_INT_TARGET_MASK_F1
,
1985 ISR_INT_TARGET_MASK_F2
, ISR_INT_TARGET_MASK_F3
,
1986 ISR_INT_TARGET_MASK_F4
, ISR_INT_TARGET_MASK_F5
,
1987 ISR_INT_TARGET_MASK_F7
, ISR_INT_TARGET_MASK_F7
1990 uint32_t qla82xx_isr_int_target_status
[8] = {
1991 ISR_INT_TARGET_STATUS
, ISR_INT_TARGET_STATUS_F1
,
1992 ISR_INT_TARGET_STATUS_F2
, ISR_INT_TARGET_STATUS_F3
,
1993 ISR_INT_TARGET_STATUS_F4
, ISR_INT_TARGET_STATUS_F5
,
1994 ISR_INT_TARGET_STATUS_F7
, ISR_INT_TARGET_STATUS_F7
1997 static struct qla82xx_legacy_intr_set legacy_intr
[] = \
1998 QLA82XX_LEGACY_INTR_CONFIG
;
2001 * qla82xx_mbx_completion() - Process mailbox command completions.
2002 * @ha: SCSI driver HA context
2003 * @mb0: Mailbox0 register
2006 qla82xx_mbx_completion(scsi_qla_host_t
*vha
, uint16_t mb0
)
2009 uint16_t __iomem
*wptr
;
2010 struct qla_hw_data
*ha
= vha
->hw
;
2011 struct device_reg_82xx __iomem
*reg
= &ha
->iobase
->isp82
;
2012 wptr
= (uint16_t __iomem
*)®
->mailbox_out
[1];
2014 /* Load return mailbox registers. */
2015 ha
->flags
.mbox_int
= 1;
2016 ha
->mailbox_out
[0] = mb0
;
2018 for (cnt
= 1; cnt
< ha
->mbx_count
; cnt
++) {
2019 ha
->mailbox_out
[cnt
] = RD_REG_WORD(wptr
);
2024 ql_dbg(ql_dbg_async
, vha
, 0x5053,
2025 "MBX pointer ERROR.\n");
2029 * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
2031 * @dev_id: SCSI driver HA context
2034 * Called by system whenever the host adapter generates an interrupt.
2036 * Returns handled flag.
2039 qla82xx_intr_handler(int irq
, void *dev_id
)
2041 scsi_qla_host_t
*vha
;
2042 struct qla_hw_data
*ha
;
2043 struct rsp_que
*rsp
;
2044 struct device_reg_82xx __iomem
*reg
;
2045 int status
= 0, status1
= 0;
2046 unsigned long flags
;
2051 rsp
= (struct rsp_que
*) dev_id
;
2053 ql_log(ql_log_info
, NULL
, 0xb053,
2054 "%s: NULL response queue pointer.\n", __func__
);
2059 if (!ha
->flags
.msi_enabled
) {
2060 status
= qla82xx_rd_32(ha
, ISR_INT_VECTOR
);
2061 if (!(status
& ha
->nx_legacy_intr
.int_vec_bit
))
2064 status1
= qla82xx_rd_32(ha
, ISR_INT_STATE_REG
);
2065 if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1
))
2069 /* clear the interrupt */
2070 qla82xx_wr_32(ha
, ha
->nx_legacy_intr
.tgt_status_reg
, 0xffffffff);
2072 /* read twice to ensure write is flushed */
2073 qla82xx_rd_32(ha
, ISR_INT_VECTOR
);
2074 qla82xx_rd_32(ha
, ISR_INT_VECTOR
);
2076 reg
= &ha
->iobase
->isp82
;
2078 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
2079 vha
= pci_get_drvdata(ha
->pdev
);
2080 for (iter
= 1; iter
--; ) {
2082 if (RD_REG_DWORD(®
->host_int
)) {
2083 stat
= RD_REG_DWORD(®
->host_status
);
2085 switch (stat
& 0xff) {
2090 qla82xx_mbx_completion(vha
, MSW(stat
));
2091 status
|= MBX_INTERRUPT
;
2095 mb
[1] = RD_REG_WORD(®
->mailbox_out
[1]);
2096 mb
[2] = RD_REG_WORD(®
->mailbox_out
[2]);
2097 mb
[3] = RD_REG_WORD(®
->mailbox_out
[3]);
2098 qla2x00_async_event(vha
, rsp
, mb
);
2101 qla24xx_process_response_queue(vha
, rsp
);
2104 ql_dbg(ql_dbg_async
, vha
, 0x5054,
2105 "Unrecognized interrupt type (%d).\n",
2110 WRT_REG_DWORD(®
->host_int
, 0);
2112 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
2113 if (!ha
->flags
.msi_enabled
)
2114 qla82xx_wr_32(ha
, ha
->nx_legacy_intr
.tgt_mask_reg
, 0xfbff);
2116 #ifdef QL_DEBUG_LEVEL_17
2117 if (!irq
&& ha
->flags
.eeh_busy
)
2118 ql_log(ql_log_warn
, vha
, 0x503d,
2119 "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
2120 status
, ha
->mbx_cmd_flags
, ha
->flags
.mbox_int
, stat
);
2123 if (test_bit(MBX_INTR_WAIT
, &ha
->mbx_cmd_flags
) &&
2124 (status
& MBX_INTERRUPT
) && ha
->flags
.mbox_int
) {
2125 set_bit(MBX_INTERRUPT
, &ha
->mbx_cmd_flags
);
2126 complete(&ha
->mbx_intr_comp
);
2132 qla82xx_msix_default(int irq
, void *dev_id
)
2134 scsi_qla_host_t
*vha
;
2135 struct qla_hw_data
*ha
;
2136 struct rsp_que
*rsp
;
2137 struct device_reg_82xx __iomem
*reg
;
2139 unsigned long flags
;
2143 rsp
= (struct rsp_que
*) dev_id
;
2146 "%s(): NULL response queue pointer.\n", __func__
);
2151 reg
= &ha
->iobase
->isp82
;
2153 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
2154 vha
= pci_get_drvdata(ha
->pdev
);
2156 if (RD_REG_DWORD(®
->host_int
)) {
2157 stat
= RD_REG_DWORD(®
->host_status
);
2159 switch (stat
& 0xff) {
2164 qla82xx_mbx_completion(vha
, MSW(stat
));
2165 status
|= MBX_INTERRUPT
;
2169 mb
[1] = RD_REG_WORD(®
->mailbox_out
[1]);
2170 mb
[2] = RD_REG_WORD(®
->mailbox_out
[2]);
2171 mb
[3] = RD_REG_WORD(®
->mailbox_out
[3]);
2172 qla2x00_async_event(vha
, rsp
, mb
);
2175 qla24xx_process_response_queue(vha
, rsp
);
2178 ql_dbg(ql_dbg_async
, vha
, 0x5041,
2179 "Unrecognized interrupt type (%d).\n",
2184 WRT_REG_DWORD(®
->host_int
, 0);
2187 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
2189 #ifdef QL_DEBUG_LEVEL_17
2190 if (!irq
&& ha
->flags
.eeh_busy
)
2191 ql_log(ql_log_warn
, vha
, 0x5044,
2192 "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
2193 status
, ha
->mbx_cmd_flags
, ha
->flags
.mbox_int
, stat
);
2196 if (test_bit(MBX_INTR_WAIT
, &ha
->mbx_cmd_flags
) &&
2197 (status
& MBX_INTERRUPT
) && ha
->flags
.mbox_int
) {
2198 set_bit(MBX_INTERRUPT
, &ha
->mbx_cmd_flags
);
2199 complete(&ha
->mbx_intr_comp
);
2205 qla82xx_msix_rsp_q(int irq
, void *dev_id
)
2207 scsi_qla_host_t
*vha
;
2208 struct qla_hw_data
*ha
;
2209 struct rsp_que
*rsp
;
2210 struct device_reg_82xx __iomem
*reg
;
2211 unsigned long flags
;
2213 rsp
= (struct rsp_que
*) dev_id
;
2216 "%s(): NULL response queue pointer.\n", __func__
);
2221 reg
= &ha
->iobase
->isp82
;
2222 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
2223 vha
= pci_get_drvdata(ha
->pdev
);
2224 qla24xx_process_response_queue(vha
, rsp
);
2225 WRT_REG_DWORD(®
->host_int
, 0);
2226 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
2231 qla82xx_poll(int irq
, void *dev_id
)
2233 scsi_qla_host_t
*vha
;
2234 struct qla_hw_data
*ha
;
2235 struct rsp_que
*rsp
;
2236 struct device_reg_82xx __iomem
*reg
;
2240 unsigned long flags
;
2242 rsp
= (struct rsp_que
*) dev_id
;
2245 "%s(): NULL response queue pointer.\n", __func__
);
2250 reg
= &ha
->iobase
->isp82
;
2251 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
2252 vha
= pci_get_drvdata(ha
->pdev
);
2254 if (RD_REG_DWORD(®
->host_int
)) {
2255 stat
= RD_REG_DWORD(®
->host_status
);
2256 switch (stat
& 0xff) {
2261 qla82xx_mbx_completion(vha
, MSW(stat
));
2262 status
|= MBX_INTERRUPT
;
2266 mb
[1] = RD_REG_WORD(®
->mailbox_out
[1]);
2267 mb
[2] = RD_REG_WORD(®
->mailbox_out
[2]);
2268 mb
[3] = RD_REG_WORD(®
->mailbox_out
[3]);
2269 qla2x00_async_event(vha
, rsp
, mb
);
2272 qla24xx_process_response_queue(vha
, rsp
);
2275 ql_dbg(ql_dbg_p3p
, vha
, 0xb013,
2276 "Unrecognized interrupt type (%d).\n",
2281 WRT_REG_DWORD(®
->host_int
, 0);
2282 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
2286 qla82xx_enable_intrs(struct qla_hw_data
*ha
)
2288 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2289 qla82xx_mbx_intr_enable(vha
);
2290 spin_lock_irq(&ha
->hardware_lock
);
2291 qla82xx_wr_32(ha
, ha
->nx_legacy_intr
.tgt_mask_reg
, 0xfbff);
2292 spin_unlock_irq(&ha
->hardware_lock
);
2293 ha
->interrupts_on
= 1;
2297 qla82xx_disable_intrs(struct qla_hw_data
*ha
)
2299 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2300 qla82xx_mbx_intr_disable(vha
);
2301 spin_lock_irq(&ha
->hardware_lock
);
2302 qla82xx_wr_32(ha
, ha
->nx_legacy_intr
.tgt_mask_reg
, 0x0400);
2303 spin_unlock_irq(&ha
->hardware_lock
);
2304 ha
->interrupts_on
= 0;
2307 void qla82xx_init_flags(struct qla_hw_data
*ha
)
2309 struct qla82xx_legacy_intr_set
*nx_legacy_intr
;
2311 /* ISP 8021 initializations */
2312 rwlock_init(&ha
->hw_lock
);
2313 ha
->qdr_sn_window
= -1;
2314 ha
->ddr_mn_window
= -1;
2315 ha
->curr_window
= 255;
2316 ha
->portnum
= PCI_FUNC(ha
->pdev
->devfn
);
2317 nx_legacy_intr
= &legacy_intr
[ha
->portnum
];
2318 ha
->nx_legacy_intr
.int_vec_bit
= nx_legacy_intr
->int_vec_bit
;
2319 ha
->nx_legacy_intr
.tgt_status_reg
= nx_legacy_intr
->tgt_status_reg
;
2320 ha
->nx_legacy_intr
.tgt_mask_reg
= nx_legacy_intr
->tgt_mask_reg
;
2321 ha
->nx_legacy_intr
.pci_int_reg
= nx_legacy_intr
->pci_int_reg
;
2325 qla82xx_set_drv_active(scsi_qla_host_t
*vha
)
2327 uint32_t drv_active
;
2328 struct qla_hw_data
*ha
= vha
->hw
;
2330 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
2332 /* If reset value is all FF's, initialize DRV_ACTIVE */
2333 if (drv_active
== 0xffffffff) {
2334 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_ACTIVE
,
2335 QLA82XX_DRV_NOT_ACTIVE
);
2336 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
2338 drv_active
|= (QLA82XX_DRV_ACTIVE
<< (ha
->portnum
* 4));
2339 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_ACTIVE
, drv_active
);
2343 qla82xx_clear_drv_active(struct qla_hw_data
*ha
)
2345 uint32_t drv_active
;
2347 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
2348 drv_active
&= ~(QLA82XX_DRV_ACTIVE
<< (ha
->portnum
* 4));
2349 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_ACTIVE
, drv_active
);
2353 qla82xx_need_reset(struct qla_hw_data
*ha
)
2358 if (ha
->flags
.isp82xx_reset_owner
)
2361 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2362 rval
= drv_state
& (QLA82XX_DRVST_RST_RDY
<< (ha
->portnum
* 4));
2368 qla82xx_set_rst_ready(struct qla_hw_data
*ha
)
2371 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2373 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2375 /* If reset value is all FF's, initialize DRV_STATE */
2376 if (drv_state
== 0xffffffff) {
2377 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, QLA82XX_DRVST_NOT_RDY
);
2378 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2380 drv_state
|= (QLA82XX_DRVST_RST_RDY
<< (ha
->portnum
* 4));
2381 ql_dbg(ql_dbg_init
, vha
, 0x00bb,
2382 "drv_state = 0x%08x.\n", drv_state
);
2383 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, drv_state
);
2387 qla82xx_clear_rst_ready(struct qla_hw_data
*ha
)
2391 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2392 drv_state
&= ~(QLA82XX_DRVST_RST_RDY
<< (ha
->portnum
* 4));
2393 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, drv_state
);
2397 qla82xx_set_qsnt_ready(struct qla_hw_data
*ha
)
2399 uint32_t qsnt_state
;
2401 qsnt_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2402 qsnt_state
|= (QLA82XX_DRVST_QSNT_RDY
<< (ha
->portnum
* 4));
2403 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, qsnt_state
);
2407 qla82xx_clear_qsnt_ready(scsi_qla_host_t
*vha
)
2409 struct qla_hw_data
*ha
= vha
->hw
;
2410 uint32_t qsnt_state
;
2412 qsnt_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2413 qsnt_state
&= ~(QLA82XX_DRVST_QSNT_RDY
<< (ha
->portnum
* 4));
2414 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, qsnt_state
);
2418 qla82xx_load_fw(scsi_qla_host_t
*vha
)
2421 struct fw_blob
*blob
;
2422 struct qla_hw_data
*ha
= vha
->hw
;
2424 if (qla82xx_pinit_from_rom(vha
) != QLA_SUCCESS
) {
2425 ql_log(ql_log_fatal
, vha
, 0x009f,
2426 "Error during CRB initialization.\n");
2427 return QLA_FUNCTION_FAILED
;
2431 /* Bring QM and CAMRAM out of reset */
2432 rst
= qla82xx_rd_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
);
2433 rst
&= ~((1 << 28) | (1 << 24));
2434 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_GLB_SW_RESET
, rst
);
2438 * 1) Operational firmware residing in flash.
2439 * 2) Firmware via request-firmware interface (.bin file).
2441 if (ql2xfwloadbin
== 2)
2444 ql_log(ql_log_info
, vha
, 0x00a0,
2445 "Attempting to load firmware from flash.\n");
2447 if (qla82xx_fw_load_from_flash(ha
) == QLA_SUCCESS
) {
2448 ql_log(ql_log_info
, vha
, 0x00a1,
2449 "Firmware loaded successfully from flash.\n");
2452 ql_log(ql_log_warn
, vha
, 0x0108,
2453 "Firmware load from flash failed.\n");
2457 ql_log(ql_log_info
, vha
, 0x00a2,
2458 "Attempting to load firmware from blob.\n");
2460 /* Load firmware blob. */
2461 blob
= ha
->hablob
= qla2x00_request_firmware(vha
);
2463 ql_log(ql_log_fatal
, vha
, 0x00a3,
2464 "Firmware image not present.\n");
2465 goto fw_load_failed
;
2468 /* Validating firmware blob */
2469 if (qla82xx_validate_firmware_blob(vha
,
2470 QLA82XX_FLASH_ROMIMAGE
)) {
2471 /* Fallback to URI format */
2472 if (qla82xx_validate_firmware_blob(vha
,
2473 QLA82XX_UNIFIED_ROMIMAGE
)) {
2474 ql_log(ql_log_fatal
, vha
, 0x00a4,
2475 "No valid firmware image found.\n");
2476 return QLA_FUNCTION_FAILED
;
2480 if (qla82xx_fw_load_from_blob(ha
) == QLA_SUCCESS
) {
2481 ql_log(ql_log_info
, vha
, 0x00a5,
2482 "Firmware loaded successfully from binary blob.\n");
2485 ql_log(ql_log_fatal
, vha
, 0x00a6,
2486 "Firmware load failed for binary blob.\n");
2489 goto fw_load_failed
;
2494 return QLA_FUNCTION_FAILED
;
2498 qla82xx_start_firmware(scsi_qla_host_t
*vha
)
2502 struct qla_hw_data
*ha
= vha
->hw
;
2504 /* scrub dma mask expansion register */
2505 qla82xx_wr_32(ha
, CRB_DMA_SHIFT
, QLA82XX_DMA_SHIFT_VALUE
);
2507 /* Put both the PEG CMD and RCV PEG to default state
2508 * of 0 before resetting the hardware
2510 qla82xx_wr_32(ha
, CRB_CMDPEG_STATE
, 0);
2511 qla82xx_wr_32(ha
, CRB_RCVPEG_STATE
, 0);
2513 /* Overwrite stale initialization register values */
2514 qla82xx_wr_32(ha
, QLA82XX_PEG_HALT_STATUS1
, 0);
2515 qla82xx_wr_32(ha
, QLA82XX_PEG_HALT_STATUS2
, 0);
2517 if (qla82xx_load_fw(vha
) != QLA_SUCCESS
) {
2518 ql_log(ql_log_fatal
, vha
, 0x00a7,
2519 "Error trying to start fw.\n");
2520 return QLA_FUNCTION_FAILED
;
2523 /* Handshake with the card before we register the devices. */
2524 if (qla82xx_check_cmdpeg_state(ha
) != QLA_SUCCESS
) {
2525 ql_log(ql_log_fatal
, vha
, 0x00aa,
2526 "Error during card handshake.\n");
2527 return QLA_FUNCTION_FAILED
;
2530 /* Negotiated Link width */
2531 pcie_cap
= pci_find_capability(ha
->pdev
, PCI_CAP_ID_EXP
);
2532 pci_read_config_word(ha
->pdev
, pcie_cap
+ PCI_EXP_LNKSTA
, &lnk
);
2533 ha
->link_width
= (lnk
>> 4) & 0x3f;
2535 /* Synchronize with Receive peg */
2536 return qla82xx_check_rcvpeg_state(ha
);
2540 qla82xx_read_flash_data(scsi_qla_host_t
*vha
, uint32_t *dwptr
, uint32_t faddr
,
2545 struct qla_hw_data
*ha
= vha
->hw
;
2547 /* Dword reads to flash. */
2548 for (i
= 0; i
< length
/4; i
++, faddr
+= 4) {
2549 if (qla82xx_rom_fast_read(ha
, faddr
, &val
)) {
2550 ql_log(ql_log_warn
, vha
, 0x0106,
2551 "Do ROM fast read failed.\n");
2554 dwptr
[i
] = __constant_cpu_to_le32(val
);
2561 qla82xx_unprotect_flash(struct qla_hw_data
*ha
)
2565 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2567 ret
= ql82xx_rom_lock_d(ha
);
2569 ql_log(ql_log_warn
, vha
, 0xb014,
2570 "ROM Lock failed.\n");
2574 ret
= qla82xx_read_status_reg(ha
, &val
);
2576 goto done_unprotect
;
2578 val
&= ~(BLOCK_PROTECT_BITS
<< 2);
2579 ret
= qla82xx_write_status_reg(ha
, val
);
2581 val
|= (BLOCK_PROTECT_BITS
<< 2);
2582 qla82xx_write_status_reg(ha
, val
);
2585 if (qla82xx_write_disable_flash(ha
) != 0)
2586 ql_log(ql_log_warn
, vha
, 0xb015,
2587 "Write disable failed.\n");
2590 qla82xx_rom_unlock(ha
);
2595 qla82xx_protect_flash(struct qla_hw_data
*ha
)
2599 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2601 ret
= ql82xx_rom_lock_d(ha
);
2603 ql_log(ql_log_warn
, vha
, 0xb016,
2604 "ROM Lock failed.\n");
2608 ret
= qla82xx_read_status_reg(ha
, &val
);
2612 val
|= (BLOCK_PROTECT_BITS
<< 2);
2613 /* LOCK all sectors */
2614 ret
= qla82xx_write_status_reg(ha
, val
);
2616 ql_log(ql_log_warn
, vha
, 0xb017,
2617 "Write status register failed.\n");
2619 if (qla82xx_write_disable_flash(ha
) != 0)
2620 ql_log(ql_log_warn
, vha
, 0xb018,
2621 "Write disable failed.\n");
2623 qla82xx_rom_unlock(ha
);
2628 qla82xx_erase_sector(struct qla_hw_data
*ha
, int addr
)
2631 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2633 ret
= ql82xx_rom_lock_d(ha
);
2635 ql_log(ql_log_warn
, vha
, 0xb019,
2636 "ROM Lock failed.\n");
2640 qla82xx_flash_set_write_enable(ha
);
2641 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ADDRESS
, addr
);
2642 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_ABYTE_CNT
, 3);
2643 qla82xx_wr_32(ha
, QLA82XX_ROMUSB_ROM_INSTR_OPCODE
, M25P_INSTR_SE
);
2645 if (qla82xx_wait_rom_done(ha
)) {
2646 ql_log(ql_log_warn
, vha
, 0xb01a,
2647 "Error waiting for rom done.\n");
2651 ret
= qla82xx_flash_wait_write_finish(ha
);
2653 qla82xx_rom_unlock(ha
);
2658 * Address and length are byte address
2661 qla82xx_read_optrom_data(struct scsi_qla_host
*vha
, uint8_t *buf
,
2662 uint32_t offset
, uint32_t length
)
2664 scsi_block_requests(vha
->host
);
2665 qla82xx_read_flash_data(vha
, (uint32_t *)buf
, offset
, length
);
2666 scsi_unblock_requests(vha
->host
);
2671 qla82xx_write_flash_data(struct scsi_qla_host
*vha
, uint32_t *dwptr
,
2672 uint32_t faddr
, uint32_t dwords
)
2676 uint32_t sec_mask
, rest_addr
;
2677 dma_addr_t optrom_dma
;
2678 void *optrom
= NULL
;
2680 struct qla_hw_data
*ha
= vha
->hw
;
2684 /* Prepare burst-capable write on supported ISPs. */
2685 if (page_mode
&& !(faddr
& 0xfff) &&
2686 dwords
> OPTROM_BURST_DWORDS
) {
2687 optrom
= dma_alloc_coherent(&ha
->pdev
->dev
, OPTROM_BURST_SIZE
,
2688 &optrom_dma
, GFP_KERNEL
);
2690 ql_log(ql_log_warn
, vha
, 0xb01b,
2691 "Unable to allocate memory "
2692 "for optrom burst write (%x KB).\n",
2693 OPTROM_BURST_SIZE
/ 1024);
2697 rest_addr
= ha
->fdt_block_size
- 1;
2698 sec_mask
= ~rest_addr
;
2700 ret
= qla82xx_unprotect_flash(ha
);
2702 ql_log(ql_log_warn
, vha
, 0xb01c,
2703 "Unable to unprotect flash for update.\n");
2707 for (liter
= 0; liter
< dwords
; liter
++, faddr
+= 4, dwptr
++) {
2708 /* Are we at the beginning of a sector? */
2709 if ((faddr
& rest_addr
) == 0) {
2711 ret
= qla82xx_erase_sector(ha
, faddr
);
2713 ql_log(ql_log_warn
, vha
, 0xb01d,
2714 "Unable to erase sector: address=%x.\n",
2720 /* Go with burst-write. */
2721 if (optrom
&& (liter
+ OPTROM_BURST_DWORDS
) <= dwords
) {
2722 /* Copy data to DMA'ble buffer. */
2723 memcpy(optrom
, dwptr
, OPTROM_BURST_SIZE
);
2725 ret
= qla2x00_load_ram(vha
, optrom_dma
,
2726 (ha
->flash_data_off
| faddr
),
2727 OPTROM_BURST_DWORDS
);
2728 if (ret
!= QLA_SUCCESS
) {
2729 ql_log(ql_log_warn
, vha
, 0xb01e,
2730 "Unable to burst-write optrom segment "
2731 "(%x/%x/%llx).\n", ret
,
2732 (ha
->flash_data_off
| faddr
),
2733 (unsigned long long)optrom_dma
);
2734 ql_log(ql_log_warn
, vha
, 0xb01f,
2735 "Reverting to slow-write.\n");
2737 dma_free_coherent(&ha
->pdev
->dev
,
2738 OPTROM_BURST_SIZE
, optrom
, optrom_dma
);
2741 liter
+= OPTROM_BURST_DWORDS
- 1;
2742 faddr
+= OPTROM_BURST_DWORDS
- 1;
2743 dwptr
+= OPTROM_BURST_DWORDS
- 1;
2748 ret
= qla82xx_write_flash_dword(ha
, faddr
,
2749 cpu_to_le32(*dwptr
));
2751 ql_dbg(ql_dbg_p3p
, vha
, 0xb020,
2752 "Unable to program flash address=%x data=%x.\n",
2758 ret
= qla82xx_protect_flash(ha
);
2760 ql_log(ql_log_warn
, vha
, 0xb021,
2761 "Unable to protect flash after update.\n");
2764 dma_free_coherent(&ha
->pdev
->dev
,
2765 OPTROM_BURST_SIZE
, optrom
, optrom_dma
);
2770 qla82xx_write_optrom_data(struct scsi_qla_host
*vha
, uint8_t *buf
,
2771 uint32_t offset
, uint32_t length
)
2776 scsi_block_requests(vha
->host
);
2777 rval
= qla82xx_write_flash_data(vha
, (uint32_t *)buf
, offset
,
2779 scsi_unblock_requests(vha
->host
);
2781 /* Convert return ISP82xx to generic */
2783 rval
= QLA_FUNCTION_FAILED
;
2790 qla82xx_start_iocbs(scsi_qla_host_t
*vha
)
2792 struct qla_hw_data
*ha
= vha
->hw
;
2793 struct req_que
*req
= ha
->req_q_map
[0];
2794 struct device_reg_82xx __iomem
*reg
;
2797 /* Adjust ring index. */
2799 if (req
->ring_index
== req
->length
) {
2800 req
->ring_index
= 0;
2801 req
->ring_ptr
= req
->ring
;
2805 reg
= &ha
->iobase
->isp82
;
2806 dbval
= 0x04 | (ha
->portnum
<< 5);
2808 dbval
= dbval
| (req
->id
<< 8) | (req
->ring_index
<< 16);
2810 qla82xx_wr_32(ha
, ha
->nxdb_wr_ptr
, dbval
);
2812 WRT_REG_DWORD((unsigned long __iomem
*)ha
->nxdb_wr_ptr
, dbval
);
2814 while (RD_REG_DWORD(ha
->nxdb_rd_ptr
) != dbval
) {
2815 WRT_REG_DWORD((unsigned long __iomem
*)ha
->nxdb_wr_ptr
,
2822 void qla82xx_rom_lock_recovery(struct qla_hw_data
*ha
)
2824 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
2826 if (qla82xx_rom_lock(ha
))
2827 /* Someone else is holding the lock. */
2828 ql_log(ql_log_info
, vha
, 0xb022,
2829 "Resetting rom_lock.\n");
2832 * Either we got the lock, or someone
2833 * else died while holding it.
2834 * In either case, unlock.
2836 qla82xx_rom_unlock(ha
);
2840 * qla82xx_device_bootstrap
2841 * Initialize device, set DEV_READY, start fw
2844 * IDC lock must be held upon entry
2851 qla82xx_device_bootstrap(scsi_qla_host_t
*vha
)
2853 int rval
= QLA_SUCCESS
;
2855 uint32_t old_count
, count
;
2856 struct qla_hw_data
*ha
= vha
->hw
;
2857 int need_reset
= 0, peg_stuck
= 1;
2859 need_reset
= qla82xx_need_reset(ha
);
2861 old_count
= qla82xx_rd_32(ha
, QLA82XX_PEG_ALIVE_COUNTER
);
2863 for (i
= 0; i
< 10; i
++) {
2864 timeout
= msleep_interruptible(200);
2866 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
2867 QLA82XX_DEV_FAILED
);
2868 return QLA_FUNCTION_FAILED
;
2871 count
= qla82xx_rd_32(ha
, QLA82XX_PEG_ALIVE_COUNTER
);
2872 if (count
!= old_count
)
2877 /* We are trying to perform a recovery here. */
2879 qla82xx_rom_lock_recovery(ha
);
2880 goto dev_initialize
;
2882 /* Start of day for this ha context. */
2884 /* Either we are the first or recovery in progress. */
2885 qla82xx_rom_lock_recovery(ha
);
2886 goto dev_initialize
;
2888 /* Firmware already running. */
2895 /* set to DEV_INITIALIZING */
2896 ql_log(ql_log_info
, vha
, 0x009e,
2897 "HW State: INITIALIZING.\n");
2898 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
, QLA82XX_DEV_INITIALIZING
);
2900 /* Driver that sets device state to initializating sets IDC version */
2901 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_IDC_VERSION
, QLA82XX_IDC_VERSION
);
2903 qla82xx_idc_unlock(ha
);
2904 rval
= qla82xx_start_firmware(vha
);
2905 qla82xx_idc_lock(ha
);
2907 if (rval
!= QLA_SUCCESS
) {
2908 ql_log(ql_log_fatal
, vha
, 0x00ad,
2909 "HW State: FAILED.\n");
2910 qla82xx_clear_drv_active(ha
);
2911 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
, QLA82XX_DEV_FAILED
);
2916 ql_log(ql_log_info
, vha
, 0x00ae,
2917 "HW State: READY.\n");
2918 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
, QLA82XX_DEV_READY
);
2924 * qla82xx_need_qsnt_handler
2925 * Code to start quiescence sequence
2928 * IDC lock must be held upon entry
2934 qla82xx_need_qsnt_handler(scsi_qla_host_t
*vha
)
2936 struct qla_hw_data
*ha
= vha
->hw
;
2937 uint32_t dev_state
, drv_state
, drv_active
;
2938 unsigned long reset_timeout
;
2940 if (vha
->flags
.online
) {
2941 /*Block any further I/O and wait for pending cmnds to complete*/
2942 qla82xx_quiescent_state_cleanup(vha
);
2945 /* Set the quiescence ready bit */
2946 qla82xx_set_qsnt_ready(ha
);
2948 /*wait for 30 secs for other functions to ack */
2949 reset_timeout
= jiffies
+ (30 * HZ
);
2951 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2952 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
2953 /* Its 2 that is written when qsnt is acked, moving one bit */
2954 drv_active
= drv_active
<< 0x01;
2956 while (drv_state
!= drv_active
) {
2958 if (time_after_eq(jiffies
, reset_timeout
)) {
2959 /* quiescence timeout, other functions didn't ack
2960 * changing the state to DEV_READY
2962 ql_log(ql_log_info
, vha
, 0xb023,
2963 "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
2964 "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME
,
2965 drv_active
, drv_state
);
2966 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
2968 ql_log(ql_log_info
, vha
, 0xb025,
2969 "HW State: DEV_READY.\n");
2970 qla82xx_idc_unlock(ha
);
2971 qla2x00_perform_loop_resync(vha
);
2972 qla82xx_idc_lock(ha
);
2974 qla82xx_clear_qsnt_ready(vha
);
2978 qla82xx_idc_unlock(ha
);
2980 qla82xx_idc_lock(ha
);
2982 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
2983 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
2984 drv_active
= drv_active
<< 0x01;
2986 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
2987 /* everyone acked so set the state to DEV_QUIESCENCE */
2988 if (dev_state
== QLA82XX_DEV_NEED_QUIESCENT
) {
2989 ql_log(ql_log_info
, vha
, 0xb026,
2990 "HW State: DEV_QUIESCENT.\n");
2991 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
, QLA82XX_DEV_QUIESCENT
);
2996 * qla82xx_wait_for_state_change
2997 * Wait for device state to change from given current state
3000 * IDC lock must not be held upon entry
3003 * Changed device state.
3006 qla82xx_wait_for_state_change(scsi_qla_host_t
*vha
, uint32_t curr_state
)
3008 struct qla_hw_data
*ha
= vha
->hw
;
3013 qla82xx_idc_lock(ha
);
3014 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3015 qla82xx_idc_unlock(ha
);
3016 } while (dev_state
== curr_state
);
3022 qla82xx_dev_failed_handler(scsi_qla_host_t
*vha
)
3024 struct qla_hw_data
*ha
= vha
->hw
;
3026 /* Disable the board */
3027 ql_log(ql_log_fatal
, vha
, 0x00b8,
3028 "Disabling the board.\n");
3030 qla82xx_idc_lock(ha
);
3031 qla82xx_clear_drv_active(ha
);
3032 qla82xx_idc_unlock(ha
);
3034 /* Set DEV_FAILED flag to disable timer */
3035 vha
->device_flags
|= DFLG_DEV_FAILED
;
3036 qla2x00_abort_all_cmds(vha
, DID_NO_CONNECT
<< 16);
3037 qla2x00_mark_all_devices_lost(vha
, 0);
3038 vha
->flags
.online
= 0;
3039 vha
->flags
.init_done
= 0;
3043 * qla82xx_need_reset_handler
3044 * Code to start reset sequence
3047 * IDC lock must be held upon entry
3054 qla82xx_need_reset_handler(scsi_qla_host_t
*vha
)
3056 uint32_t dev_state
, drv_state
, drv_active
;
3057 uint32_t active_mask
= 0;
3058 unsigned long reset_timeout
;
3059 struct qla_hw_data
*ha
= vha
->hw
;
3060 struct req_que
*req
= ha
->req_q_map
[0];
3062 if (vha
->flags
.online
) {
3063 qla82xx_idc_unlock(ha
);
3064 qla2x00_abort_isp_cleanup(vha
);
3065 ha
->isp_ops
->get_flash_version(vha
, req
->ring
);
3066 ha
->isp_ops
->nvram_config(vha
);
3067 qla82xx_idc_lock(ha
);
3070 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
3071 if (!ha
->flags
.isp82xx_reset_owner
) {
3072 ql_dbg(ql_dbg_p3p
, vha
, 0xb028,
3073 "reset_acknowledged by 0x%x\n", ha
->portnum
);
3074 qla82xx_set_rst_ready(ha
);
3076 active_mask
= ~(QLA82XX_DRV_ACTIVE
<< (ha
->portnum
* 4));
3077 drv_active
&= active_mask
;
3078 ql_dbg(ql_dbg_p3p
, vha
, 0xb029,
3079 "active_mask: 0x%08x\n", active_mask
);
3082 /* wait for 10 seconds for reset ack from all functions */
3083 reset_timeout
= jiffies
+ (ha
->nx_reset_timeout
* HZ
);
3085 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
3086 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
3087 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3089 ql_dbg(ql_dbg_p3p
, vha
, 0xb02a,
3090 "drv_state: 0x%08x, drv_active: 0x%08x, "
3091 "dev_state: 0x%08x, active_mask: 0x%08x\n",
3092 drv_state
, drv_active
, dev_state
, active_mask
);
3094 while (drv_state
!= drv_active
&&
3095 dev_state
!= QLA82XX_DEV_INITIALIZING
) {
3096 if (time_after_eq(jiffies
, reset_timeout
)) {
3097 ql_log(ql_log_warn
, vha
, 0x00b5,
3098 "Reset timeout.\n");
3101 qla82xx_idc_unlock(ha
);
3103 qla82xx_idc_lock(ha
);
3104 drv_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_STATE
);
3105 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
3106 if (ha
->flags
.isp82xx_reset_owner
)
3107 drv_active
&= active_mask
;
3108 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3111 ql_dbg(ql_dbg_p3p
, vha
, 0xb02b,
3112 "drv_state: 0x%08x, drv_active: 0x%08x, "
3113 "dev_state: 0x%08x, active_mask: 0x%08x\n",
3114 drv_state
, drv_active
, dev_state
, active_mask
);
3116 ql_log(ql_log_info
, vha
, 0x00b6,
3117 "Device state is 0x%x = %s.\n",
3119 dev_state
< MAX_STATES
? qdev_state(dev_state
) : "Unknown");
3121 /* Force to DEV_COLD unless someone else is starting a reset */
3122 if (dev_state
!= QLA82XX_DEV_INITIALIZING
&&
3123 dev_state
!= QLA82XX_DEV_COLD
) {
3124 ql_log(ql_log_info
, vha
, 0x00b7,
3125 "HW State: COLD/RE-INIT.\n");
3126 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
, QLA82XX_DEV_COLD
);
3127 qla82xx_set_rst_ready(ha
);
3129 if (qla82xx_md_collect(vha
))
3130 ql_log(ql_log_warn
, vha
, 0xb02c,
3131 "Minidump not collected.\n");
3133 ql_log(ql_log_warn
, vha
, 0xb04f,
3134 "Minidump disabled.\n");
3139 qla82xx_check_md_needed(scsi_qla_host_t
*vha
)
3141 struct qla_hw_data
*ha
= vha
->hw
;
3142 uint16_t fw_major_version
, fw_minor_version
, fw_subminor_version
;
3143 int rval
= QLA_SUCCESS
;
3145 fw_major_version
= ha
->fw_major_version
;
3146 fw_minor_version
= ha
->fw_minor_version
;
3147 fw_subminor_version
= ha
->fw_subminor_version
;
3149 rval
= qla2x00_get_fw_version(vha
);
3150 if (rval
!= QLA_SUCCESS
)
3154 if (!ha
->fw_dumped
) {
3155 if (fw_major_version
!= ha
->fw_major_version
||
3156 fw_minor_version
!= ha
->fw_minor_version
||
3157 fw_subminor_version
!= ha
->fw_subminor_version
) {
3158 ql_log(ql_log_info
, vha
, 0xb02d,
3159 "Firmware version differs "
3160 "Previous version: %d:%d:%d - "
3161 "New version: %d:%d:%d\n",
3162 fw_major_version
, fw_minor_version
,
3163 fw_subminor_version
,
3164 ha
->fw_major_version
,
3165 ha
->fw_minor_version
,
3166 ha
->fw_subminor_version
);
3167 /* Release MiniDump resources */
3168 qla82xx_md_free(vha
);
3169 /* ALlocate MiniDump resources */
3170 qla82xx_md_prep(vha
);
3173 ql_log(ql_log_info
, vha
, 0xb02e,
3174 "Firmware dump available to retrieve\n");
3181 qla82xx_check_fw_alive(scsi_qla_host_t
*vha
)
3183 uint32_t fw_heartbeat_counter
;
3186 fw_heartbeat_counter
= qla82xx_rd_32(vha
->hw
,
3187 QLA82XX_PEG_ALIVE_COUNTER
);
3188 /* all 0xff, assume AER/EEH in progress, ignore */
3189 if (fw_heartbeat_counter
== 0xffffffff) {
3190 ql_dbg(ql_dbg_timer
, vha
, 0x6003,
3191 "FW heartbeat counter is 0xffffffff, "
3192 "returning status=%d.\n", status
);
3195 if (vha
->fw_heartbeat_counter
== fw_heartbeat_counter
) {
3196 vha
->seconds_since_last_heartbeat
++;
3197 /* FW not alive after 2 seconds */
3198 if (vha
->seconds_since_last_heartbeat
== 2) {
3199 vha
->seconds_since_last_heartbeat
= 0;
3203 vha
->seconds_since_last_heartbeat
= 0;
3204 vha
->fw_heartbeat_counter
= fw_heartbeat_counter
;
3206 ql_dbg(ql_dbg_timer
, vha
, 0x6004,
3207 "Returning status=%d.\n", status
);
3212 * qla82xx_device_state_handler
3213 * Main state handler
3216 * IDC lock must be held upon entry
3223 qla82xx_device_state_handler(scsi_qla_host_t
*vha
)
3226 uint32_t old_dev_state
;
3227 int rval
= QLA_SUCCESS
;
3228 unsigned long dev_init_timeout
;
3229 struct qla_hw_data
*ha
= vha
->hw
;
3232 qla82xx_idc_lock(ha
);
3233 if (!vha
->flags
.init_done
)
3234 qla82xx_set_drv_active(vha
);
3236 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3237 old_dev_state
= dev_state
;
3238 ql_log(ql_log_info
, vha
, 0x009b,
3239 "Device state is 0x%x = %s.\n",
3241 dev_state
< MAX_STATES
? qdev_state(dev_state
) : "Unknown");
3243 /* wait for 30 seconds for device to go ready */
3244 dev_init_timeout
= jiffies
+ (ha
->nx_dev_init_timeout
* HZ
);
3248 if (time_after_eq(jiffies
, dev_init_timeout
)) {
3249 ql_log(ql_log_fatal
, vha
, 0x009c,
3250 "Device init failed.\n");
3251 rval
= QLA_FUNCTION_FAILED
;
3254 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3255 if (old_dev_state
!= dev_state
) {
3257 old_dev_state
= dev_state
;
3259 if (loopcount
< 5) {
3260 ql_log(ql_log_info
, vha
, 0x009d,
3261 "Device state is 0x%x = %s.\n",
3263 dev_state
< MAX_STATES
? qdev_state(dev_state
) :
3267 switch (dev_state
) {
3268 case QLA82XX_DEV_READY
:
3269 ha
->flags
.isp82xx_reset_owner
= 0;
3271 case QLA82XX_DEV_COLD
:
3272 rval
= qla82xx_device_bootstrap(vha
);
3274 case QLA82XX_DEV_INITIALIZING
:
3275 qla82xx_idc_unlock(ha
);
3277 qla82xx_idc_lock(ha
);
3279 case QLA82XX_DEV_NEED_RESET
:
3280 if (!ql2xdontresethba
)
3281 qla82xx_need_reset_handler(vha
);
3283 qla82xx_idc_unlock(ha
);
3285 qla82xx_idc_lock(ha
);
3287 dev_init_timeout
= jiffies
+
3288 (ha
->nx_dev_init_timeout
* HZ
);
3290 case QLA82XX_DEV_NEED_QUIESCENT
:
3291 qla82xx_need_qsnt_handler(vha
);
3292 /* Reset timeout value after quiescence handler */
3293 dev_init_timeout
= jiffies
+ (ha
->nx_dev_init_timeout\
3296 case QLA82XX_DEV_QUIESCENT
:
3297 /* Owner will exit and other will wait for the state
3300 if (ha
->flags
.quiesce_owner
)
3303 qla82xx_idc_unlock(ha
);
3305 qla82xx_idc_lock(ha
);
3307 /* Reset timeout value after quiescence handler */
3308 dev_init_timeout
= jiffies
+ (ha
->nx_dev_init_timeout\
3311 case QLA82XX_DEV_FAILED
:
3312 qla82xx_dev_failed_handler(vha
);
3313 rval
= QLA_FUNCTION_FAILED
;
3316 qla82xx_idc_unlock(ha
);
3318 qla82xx_idc_lock(ha
);
3323 qla82xx_idc_unlock(ha
);
3327 static int qla82xx_check_temp(scsi_qla_host_t
*vha
)
3329 uint32_t temp
, temp_state
, temp_val
;
3330 struct qla_hw_data
*ha
= vha
->hw
;
3332 temp
= qla82xx_rd_32(ha
, CRB_TEMP_STATE
);
3333 temp_state
= qla82xx_get_temp_state(temp
);
3334 temp_val
= qla82xx_get_temp_val(temp
);
3336 if (temp_state
== QLA82XX_TEMP_PANIC
) {
3337 ql_log(ql_log_warn
, vha
, 0x600e,
3338 "Device temperature %d degrees C exceeds "
3339 " maximum allowed. Hardware has been shut down.\n",
3342 } else if (temp_state
== QLA82XX_TEMP_WARN
) {
3343 ql_log(ql_log_warn
, vha
, 0x600f,
3344 "Device temperature %d degrees C exceeds "
3345 "operating range. Immediate action needed.\n",
3351 void qla82xx_clear_pending_mbx(scsi_qla_host_t
*vha
)
3353 struct qla_hw_data
*ha
= vha
->hw
;
3355 if (ha
->flags
.mbox_busy
) {
3356 ha
->flags
.mbox_int
= 1;
3357 ha
->flags
.mbox_busy
= 0;
3358 ql_log(ql_log_warn
, vha
, 0x6010,
3359 "Doing premature completion of mbx command.\n");
3360 if (test_bit(MBX_INTR_WAIT
, &ha
->mbx_cmd_flags
))
3361 complete(&ha
->mbx_intr_comp
);
3365 void qla82xx_watchdog(scsi_qla_host_t
*vha
)
3367 uint32_t dev_state
, halt_status
;
3368 struct qla_hw_data
*ha
= vha
->hw
;
3370 /* don't poll if reset is going on */
3371 if (!ha
->flags
.isp82xx_reset_hdlr_active
) {
3372 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3373 if (qla82xx_check_temp(vha
)) {
3374 set_bit(ISP_UNRECOVERABLE
, &vha
->dpc_flags
);
3375 ha
->flags
.isp82xx_fw_hung
= 1;
3376 qla82xx_clear_pending_mbx(vha
);
3377 } else if (dev_state
== QLA82XX_DEV_NEED_RESET
&&
3378 !test_bit(ISP_ABORT_NEEDED
, &vha
->dpc_flags
)) {
3379 ql_log(ql_log_warn
, vha
, 0x6001,
3380 "Adapter reset needed.\n");
3381 set_bit(ISP_ABORT_NEEDED
, &vha
->dpc_flags
);
3382 } else if (dev_state
== QLA82XX_DEV_NEED_QUIESCENT
&&
3383 !test_bit(ISP_QUIESCE_NEEDED
, &vha
->dpc_flags
)) {
3384 ql_log(ql_log_warn
, vha
, 0x6002,
3385 "Quiescent needed.\n");
3386 set_bit(ISP_QUIESCE_NEEDED
, &vha
->dpc_flags
);
3388 if (qla82xx_check_fw_alive(vha
)) {
3389 ql_dbg(ql_dbg_timer
, vha
, 0x6011,
3390 "disabling pause transmit on port 0 & 1.\n");
3391 qla82xx_wr_32(ha
, QLA82XX_CRB_NIU
+ 0x98,
3392 CRB_NIU_XG_PAUSE_CTL_P0
|CRB_NIU_XG_PAUSE_CTL_P1
);
3393 halt_status
= qla82xx_rd_32(ha
,
3394 QLA82XX_PEG_HALT_STATUS1
);
3395 ql_log(ql_log_info
, vha
, 0x6005,
3396 "dumping hw/fw registers:.\n "
3397 " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
3398 " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
3399 " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
3400 " PEG_NET_4_PC: 0x%x.\n", halt_status
,
3401 qla82xx_rd_32(ha
, QLA82XX_PEG_HALT_STATUS2
),
3403 QLA82XX_CRB_PEG_NET_0
+ 0x3c),
3405 QLA82XX_CRB_PEG_NET_1
+ 0x3c),
3407 QLA82XX_CRB_PEG_NET_2
+ 0x3c),
3409 QLA82XX_CRB_PEG_NET_3
+ 0x3c),
3411 QLA82XX_CRB_PEG_NET_4
+ 0x3c));
3412 if (((halt_status
& 0x1fffff00) >> 8) == 0x67)
3413 ql_log(ql_log_warn
, vha
, 0xb052,
3414 "Firmware aborted with "
3415 "error code 0x00006700. Device is "
3417 if (halt_status
& HALT_STATUS_UNRECOVERABLE
) {
3418 set_bit(ISP_UNRECOVERABLE
,
3421 ql_log(ql_log_info
, vha
, 0x6006,
3422 "Detect abort needed.\n");
3423 set_bit(ISP_ABORT_NEEDED
,
3426 ha
->flags
.isp82xx_fw_hung
= 1;
3427 ql_log(ql_log_warn
, vha
, 0x6007, "Firmware hung.\n");
3428 qla82xx_clear_pending_mbx(vha
);
3434 int qla82xx_load_risc(scsi_qla_host_t
*vha
, uint32_t *srisc_addr
)
3437 rval
= qla82xx_device_state_handler(vha
);
3442 qla82xx_set_reset_owner(scsi_qla_host_t
*vha
)
3444 struct qla_hw_data
*ha
= vha
->hw
;
3447 dev_state
= qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
);
3448 if (dev_state
== QLA82XX_DEV_READY
) {
3449 ql_log(ql_log_info
, vha
, 0xb02f,
3450 "HW State: NEED RESET\n");
3451 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
3452 QLA82XX_DEV_NEED_RESET
);
3453 ha
->flags
.isp82xx_reset_owner
= 1;
3454 ql_dbg(ql_dbg_p3p
, vha
, 0xb030,
3455 "reset_owner is 0x%x\n", ha
->portnum
);
3457 ql_log(ql_log_info
, vha
, 0xb031,
3458 "Device state is 0x%x = %s.\n",
3460 dev_state
< MAX_STATES
? qdev_state(dev_state
) : "Unknown");
3465 * Resets ISP and aborts all outstanding commands.
3468 * ha = adapter block pointer.
3474 qla82xx_abort_isp(scsi_qla_host_t
*vha
)
3477 struct qla_hw_data
*ha
= vha
->hw
;
3479 if (vha
->device_flags
& DFLG_DEV_FAILED
) {
3480 ql_log(ql_log_warn
, vha
, 0x8024,
3481 "Device in failed state, exiting.\n");
3484 ha
->flags
.isp82xx_reset_hdlr_active
= 1;
3486 qla82xx_idc_lock(ha
);
3487 qla82xx_set_reset_owner(vha
);
3488 qla82xx_idc_unlock(ha
);
3490 rval
= qla82xx_device_state_handler(vha
);
3492 qla82xx_idc_lock(ha
);
3493 qla82xx_clear_rst_ready(ha
);
3494 qla82xx_idc_unlock(ha
);
3496 if (rval
== QLA_SUCCESS
) {
3497 ha
->flags
.isp82xx_fw_hung
= 0;
3498 ha
->flags
.isp82xx_reset_hdlr_active
= 0;
3499 qla82xx_restart_isp(vha
);
3503 vha
->flags
.online
= 1;
3504 if (test_bit(ISP_ABORT_RETRY
, &vha
->dpc_flags
)) {
3505 if (ha
->isp_abort_cnt
== 0) {
3506 ql_log(ql_log_warn
, vha
, 0x8027,
3507 "ISP error recover failed - board "
3510 * The next call disables the board
3513 ha
->isp_ops
->reset_adapter(vha
);
3514 vha
->flags
.online
= 0;
3515 clear_bit(ISP_ABORT_RETRY
,
3518 } else { /* schedule another ISP abort */
3519 ha
->isp_abort_cnt
--;
3520 ql_log(ql_log_warn
, vha
, 0x8036,
3521 "ISP abort - retry remaining %d.\n",
3523 rval
= QLA_FUNCTION_FAILED
;
3526 ha
->isp_abort_cnt
= MAX_RETRIES_OF_ISP_ABORT
;
3527 ql_dbg(ql_dbg_taskm
, vha
, 0x8029,
3528 "ISP error recovery - retrying (%d) more times.\n",
3530 set_bit(ISP_ABORT_RETRY
, &vha
->dpc_flags
);
3531 rval
= QLA_FUNCTION_FAILED
;
3538 * qla82xx_fcoe_ctx_reset
3539 * Perform a quick reset and aborts all outstanding commands.
3540 * This will only perform an FCoE context reset and avoids a full blown
3544 * ha = adapter block pointer.
3545 * is_reset_path = flag for identifying the reset path.
3550 int qla82xx_fcoe_ctx_reset(scsi_qla_host_t
*vha
)
3552 int rval
= QLA_FUNCTION_FAILED
;
3554 if (vha
->flags
.online
) {
3555 /* Abort all outstanding commands, so as to be requeued later */
3556 qla2x00_abort_isp_cleanup(vha
);
3559 /* Stop currently executing firmware.
3560 * This will destroy existing FCoE context at the F/W end.
3562 qla2x00_try_to_stop_firmware(vha
);
3564 /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
3565 rval
= qla82xx_restart_isp(vha
);
3571 * qla2x00_wait_for_fcoe_ctx_reset
3572 * Wait till the FCoE context is reset.
3575 * Does context switching here.
3576 * Release SPIN_LOCK (if any) before calling this routine.
3579 * Success (fcoe_ctx reset is done) : 0
3580 * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
3582 int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t
*vha
)
3584 int status
= QLA_FUNCTION_FAILED
;
3585 unsigned long wait_reset
;
3587 wait_reset
= jiffies
+ (MAX_LOOP_TIMEOUT
* HZ
);
3588 while ((test_bit(FCOE_CTX_RESET_NEEDED
, &vha
->dpc_flags
) ||
3589 test_bit(ABORT_ISP_ACTIVE
, &vha
->dpc_flags
))
3590 && time_before(jiffies
, wait_reset
)) {
3592 set_current_state(TASK_UNINTERRUPTIBLE
);
3593 schedule_timeout(HZ
);
3595 if (!test_bit(FCOE_CTX_RESET_NEEDED
, &vha
->dpc_flags
) &&
3596 !test_bit(ABORT_ISP_ACTIVE
, &vha
->dpc_flags
)) {
3597 status
= QLA_SUCCESS
;
3601 ql_dbg(ql_dbg_p3p
, vha
, 0xb027,
3602 "%s: status=%d.\n", __func__
, status
);
3608 qla82xx_chip_reset_cleanup(scsi_qla_host_t
*vha
)
3611 unsigned long flags
;
3612 struct qla_hw_data
*ha
= vha
->hw
;
3614 /* Check if 82XX firmware is alive or not
3615 * We may have arrived here from NEED_RESET
3618 if (!ha
->flags
.isp82xx_fw_hung
) {
3619 for (i
= 0; i
< 2; i
++) {
3621 if (qla82xx_check_fw_alive(vha
)) {
3622 ha
->flags
.isp82xx_fw_hung
= 1;
3623 qla82xx_clear_pending_mbx(vha
);
3628 ql_dbg(ql_dbg_init
, vha
, 0x00b0,
3629 "Entered %s fw_hung=%d.\n",
3630 __func__
, ha
->flags
.isp82xx_fw_hung
);
3632 /* Abort all commands gracefully if fw NOT hung */
3633 if (!ha
->flags
.isp82xx_fw_hung
) {
3636 struct req_que
*req
;
3638 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
3639 for (que
= 0; que
< ha
->max_req_queues
; que
++) {
3640 req
= ha
->req_q_map
[que
];
3643 for (cnt
= 1; cnt
< MAX_OUTSTANDING_COMMANDS
; cnt
++) {
3644 sp
= req
->outstanding_cmds
[cnt
];
3646 if (!sp
->u
.scmd
.ctx
||
3647 (sp
->flags
& SRB_FCP_CMND_DMA_VALID
)) {
3648 spin_unlock_irqrestore(
3649 &ha
->hardware_lock
, flags
);
3650 if (ha
->isp_ops
->abort_command(sp
)) {
3651 ql_log(ql_log_info
, vha
,
3653 "mbx abort failed.\n");
3655 ql_log(ql_log_info
, vha
,
3657 "mbx abort success.\n");
3659 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
3664 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
3666 /* Wait for pending cmds (physical and virtual) to complete */
3667 if (!qla2x00_eh_wait_for_pending_commands(vha
, 0, 0,
3668 WAIT_HOST
) == QLA_SUCCESS
) {
3669 ql_dbg(ql_dbg_init
, vha
, 0x00b3,
3671 "pending commands.\n");
3676 /* Minidump related functions */
3678 qla82xx_minidump_process_control(scsi_qla_host_t
*vha
,
3679 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3681 struct qla_hw_data
*ha
= vha
->hw
;
3682 struct qla82xx_md_entry_crb
*crb_entry
;
3683 uint32_t read_value
, opcode
, poll_time
;
3684 uint32_t addr
, index
, crb_addr
;
3685 unsigned long wtime
;
3686 struct qla82xx_md_template_hdr
*tmplt_hdr
;
3687 uint32_t rval
= QLA_SUCCESS
;
3690 tmplt_hdr
= (struct qla82xx_md_template_hdr
*)ha
->md_tmplt_hdr
;
3691 crb_entry
= (struct qla82xx_md_entry_crb
*)entry_hdr
;
3692 crb_addr
= crb_entry
->addr
;
3694 for (i
= 0; i
< crb_entry
->op_count
; i
++) {
3695 opcode
= crb_entry
->crb_ctrl
.opcode
;
3696 if (opcode
& QLA82XX_DBG_OPCODE_WR
) {
3697 qla82xx_md_rw_32(ha
, crb_addr
,
3698 crb_entry
->value_1
, 1);
3699 opcode
&= ~QLA82XX_DBG_OPCODE_WR
;
3702 if (opcode
& QLA82XX_DBG_OPCODE_RW
) {
3703 read_value
= qla82xx_md_rw_32(ha
, crb_addr
, 0, 0);
3704 qla82xx_md_rw_32(ha
, crb_addr
, read_value
, 1);
3705 opcode
&= ~QLA82XX_DBG_OPCODE_RW
;
3708 if (opcode
& QLA82XX_DBG_OPCODE_AND
) {
3709 read_value
= qla82xx_md_rw_32(ha
, crb_addr
, 0, 0);
3710 read_value
&= crb_entry
->value_2
;
3711 opcode
&= ~QLA82XX_DBG_OPCODE_AND
;
3712 if (opcode
& QLA82XX_DBG_OPCODE_OR
) {
3713 read_value
|= crb_entry
->value_3
;
3714 opcode
&= ~QLA82XX_DBG_OPCODE_OR
;
3716 qla82xx_md_rw_32(ha
, crb_addr
, read_value
, 1);
3719 if (opcode
& QLA82XX_DBG_OPCODE_OR
) {
3720 read_value
= qla82xx_md_rw_32(ha
, crb_addr
, 0, 0);
3721 read_value
|= crb_entry
->value_3
;
3722 qla82xx_md_rw_32(ha
, crb_addr
, read_value
, 1);
3723 opcode
&= ~QLA82XX_DBG_OPCODE_OR
;
3726 if (opcode
& QLA82XX_DBG_OPCODE_POLL
) {
3727 poll_time
= crb_entry
->crb_strd
.poll_timeout
;
3728 wtime
= jiffies
+ poll_time
;
3729 read_value
= qla82xx_md_rw_32(ha
, crb_addr
, 0, 0);
3732 if ((read_value
& crb_entry
->value_2
)
3733 == crb_entry
->value_1
)
3735 else if (time_after_eq(jiffies
, wtime
)) {
3736 /* capturing dump failed */
3737 rval
= QLA_FUNCTION_FAILED
;
3740 read_value
= qla82xx_md_rw_32(ha
,
3743 opcode
&= ~QLA82XX_DBG_OPCODE_POLL
;
3746 if (opcode
& QLA82XX_DBG_OPCODE_RDSTATE
) {
3747 if (crb_entry
->crb_strd
.state_index_a
) {
3748 index
= crb_entry
->crb_strd
.state_index_a
;
3749 addr
= tmplt_hdr
->saved_state_array
[index
];
3753 read_value
= qla82xx_md_rw_32(ha
, addr
, 0, 0);
3754 index
= crb_entry
->crb_ctrl
.state_index_v
;
3755 tmplt_hdr
->saved_state_array
[index
] = read_value
;
3756 opcode
&= ~QLA82XX_DBG_OPCODE_RDSTATE
;
3759 if (opcode
& QLA82XX_DBG_OPCODE_WRSTATE
) {
3760 if (crb_entry
->crb_strd
.state_index_a
) {
3761 index
= crb_entry
->crb_strd
.state_index_a
;
3762 addr
= tmplt_hdr
->saved_state_array
[index
];
3766 if (crb_entry
->crb_ctrl
.state_index_v
) {
3767 index
= crb_entry
->crb_ctrl
.state_index_v
;
3769 tmplt_hdr
->saved_state_array
[index
];
3771 read_value
= crb_entry
->value_1
;
3773 qla82xx_md_rw_32(ha
, addr
, read_value
, 1);
3774 opcode
&= ~QLA82XX_DBG_OPCODE_WRSTATE
;
3777 if (opcode
& QLA82XX_DBG_OPCODE_MDSTATE
) {
3778 index
= crb_entry
->crb_ctrl
.state_index_v
;
3779 read_value
= tmplt_hdr
->saved_state_array
[index
];
3780 read_value
<<= crb_entry
->crb_ctrl
.shl
;
3781 read_value
>>= crb_entry
->crb_ctrl
.shr
;
3782 if (crb_entry
->value_2
)
3783 read_value
&= crb_entry
->value_2
;
3784 read_value
|= crb_entry
->value_3
;
3785 read_value
+= crb_entry
->value_1
;
3786 tmplt_hdr
->saved_state_array
[index
] = read_value
;
3787 opcode
&= ~QLA82XX_DBG_OPCODE_MDSTATE
;
3789 crb_addr
+= crb_entry
->crb_strd
.addr_stride
;
3795 qla82xx_minidump_process_rdocm(scsi_qla_host_t
*vha
,
3796 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3798 struct qla_hw_data
*ha
= vha
->hw
;
3799 uint32_t r_addr
, r_stride
, loop_cnt
, i
, r_value
;
3800 struct qla82xx_md_entry_rdocm
*ocm_hdr
;
3801 uint32_t *data_ptr
= *d_ptr
;
3803 ocm_hdr
= (struct qla82xx_md_entry_rdocm
*)entry_hdr
;
3804 r_addr
= ocm_hdr
->read_addr
;
3805 r_stride
= ocm_hdr
->read_addr_stride
;
3806 loop_cnt
= ocm_hdr
->op_count
;
3808 for (i
= 0; i
< loop_cnt
; i
++) {
3809 r_value
= RD_REG_DWORD((void *)(r_addr
+ ha
->nx_pcibase
));
3810 *data_ptr
++ = cpu_to_le32(r_value
);
3817 qla82xx_minidump_process_rdmux(scsi_qla_host_t
*vha
,
3818 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3820 struct qla_hw_data
*ha
= vha
->hw
;
3821 uint32_t r_addr
, s_stride
, s_addr
, s_value
, loop_cnt
, i
, r_value
;
3822 struct qla82xx_md_entry_mux
*mux_hdr
;
3823 uint32_t *data_ptr
= *d_ptr
;
3825 mux_hdr
= (struct qla82xx_md_entry_mux
*)entry_hdr
;
3826 r_addr
= mux_hdr
->read_addr
;
3827 s_addr
= mux_hdr
->select_addr
;
3828 s_stride
= mux_hdr
->select_value_stride
;
3829 s_value
= mux_hdr
->select_value
;
3830 loop_cnt
= mux_hdr
->op_count
;
3832 for (i
= 0; i
< loop_cnt
; i
++) {
3833 qla82xx_md_rw_32(ha
, s_addr
, s_value
, 1);
3834 r_value
= qla82xx_md_rw_32(ha
, r_addr
, 0, 0);
3835 *data_ptr
++ = cpu_to_le32(s_value
);
3836 *data_ptr
++ = cpu_to_le32(r_value
);
3837 s_value
+= s_stride
;
3843 qla82xx_minidump_process_rdcrb(scsi_qla_host_t
*vha
,
3844 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3846 struct qla_hw_data
*ha
= vha
->hw
;
3847 uint32_t r_addr
, r_stride
, loop_cnt
, i
, r_value
;
3848 struct qla82xx_md_entry_crb
*crb_hdr
;
3849 uint32_t *data_ptr
= *d_ptr
;
3851 crb_hdr
= (struct qla82xx_md_entry_crb
*)entry_hdr
;
3852 r_addr
= crb_hdr
->addr
;
3853 r_stride
= crb_hdr
->crb_strd
.addr_stride
;
3854 loop_cnt
= crb_hdr
->op_count
;
3856 for (i
= 0; i
< loop_cnt
; i
++) {
3857 r_value
= qla82xx_md_rw_32(ha
, r_addr
, 0, 0);
3858 *data_ptr
++ = cpu_to_le32(r_addr
);
3859 *data_ptr
++ = cpu_to_le32(r_value
);
3866 qla82xx_minidump_process_l2tag(scsi_qla_host_t
*vha
,
3867 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3869 struct qla_hw_data
*ha
= vha
->hw
;
3870 uint32_t addr
, r_addr
, c_addr
, t_r_addr
;
3871 uint32_t i
, k
, loop_count
, t_value
, r_cnt
, r_value
;
3872 unsigned long p_wait
, w_time
, p_mask
;
3873 uint32_t c_value_w
, c_value_r
;
3874 struct qla82xx_md_entry_cache
*cache_hdr
;
3875 int rval
= QLA_FUNCTION_FAILED
;
3876 uint32_t *data_ptr
= *d_ptr
;
3878 cache_hdr
= (struct qla82xx_md_entry_cache
*)entry_hdr
;
3879 loop_count
= cache_hdr
->op_count
;
3880 r_addr
= cache_hdr
->read_addr
;
3881 c_addr
= cache_hdr
->control_addr
;
3882 c_value_w
= cache_hdr
->cache_ctrl
.write_value
;
3884 t_r_addr
= cache_hdr
->tag_reg_addr
;
3885 t_value
= cache_hdr
->addr_ctrl
.init_tag_value
;
3886 r_cnt
= cache_hdr
->read_ctrl
.read_addr_cnt
;
3887 p_wait
= cache_hdr
->cache_ctrl
.poll_wait
;
3888 p_mask
= cache_hdr
->cache_ctrl
.poll_mask
;
3890 for (i
= 0; i
< loop_count
; i
++) {
3891 qla82xx_md_rw_32(ha
, t_r_addr
, t_value
, 1);
3893 qla82xx_md_rw_32(ha
, c_addr
, c_value_w
, 1);
3896 w_time
= jiffies
+ p_wait
;
3898 c_value_r
= qla82xx_md_rw_32(ha
, c_addr
, 0, 0);
3899 if ((c_value_r
& p_mask
) == 0)
3901 else if (time_after_eq(jiffies
, w_time
)) {
3902 /* capturing dump failed */
3903 ql_dbg(ql_dbg_p3p
, vha
, 0xb032,
3904 "c_value_r: 0x%x, poll_mask: 0x%lx, "
3906 c_value_r
, p_mask
, w_time
);
3913 for (k
= 0; k
< r_cnt
; k
++) {
3914 r_value
= qla82xx_md_rw_32(ha
, addr
, 0, 0);
3915 *data_ptr
++ = cpu_to_le32(r_value
);
3916 addr
+= cache_hdr
->read_ctrl
.read_addr_stride
;
3918 t_value
+= cache_hdr
->addr_ctrl
.tag_value_stride
;
3925 qla82xx_minidump_process_l1cache(scsi_qla_host_t
*vha
,
3926 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3928 struct qla_hw_data
*ha
= vha
->hw
;
3929 uint32_t addr
, r_addr
, c_addr
, t_r_addr
;
3930 uint32_t i
, k
, loop_count
, t_value
, r_cnt
, r_value
;
3932 struct qla82xx_md_entry_cache
*cache_hdr
;
3933 uint32_t *data_ptr
= *d_ptr
;
3935 cache_hdr
= (struct qla82xx_md_entry_cache
*)entry_hdr
;
3936 loop_count
= cache_hdr
->op_count
;
3937 r_addr
= cache_hdr
->read_addr
;
3938 c_addr
= cache_hdr
->control_addr
;
3939 c_value_w
= cache_hdr
->cache_ctrl
.write_value
;
3941 t_r_addr
= cache_hdr
->tag_reg_addr
;
3942 t_value
= cache_hdr
->addr_ctrl
.init_tag_value
;
3943 r_cnt
= cache_hdr
->read_ctrl
.read_addr_cnt
;
3945 for (i
= 0; i
< loop_count
; i
++) {
3946 qla82xx_md_rw_32(ha
, t_r_addr
, t_value
, 1);
3947 qla82xx_md_rw_32(ha
, c_addr
, c_value_w
, 1);
3949 for (k
= 0; k
< r_cnt
; k
++) {
3950 r_value
= qla82xx_md_rw_32(ha
, addr
, 0, 0);
3951 *data_ptr
++ = cpu_to_le32(r_value
);
3952 addr
+= cache_hdr
->read_ctrl
.read_addr_stride
;
3954 t_value
+= cache_hdr
->addr_ctrl
.tag_value_stride
;
3960 qla82xx_minidump_process_queue(scsi_qla_host_t
*vha
,
3961 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3963 struct qla_hw_data
*ha
= vha
->hw
;
3964 uint32_t s_addr
, r_addr
;
3965 uint32_t r_stride
, r_value
, r_cnt
, qid
= 0;
3966 uint32_t i
, k
, loop_cnt
;
3967 struct qla82xx_md_entry_queue
*q_hdr
;
3968 uint32_t *data_ptr
= *d_ptr
;
3970 q_hdr
= (struct qla82xx_md_entry_queue
*)entry_hdr
;
3971 s_addr
= q_hdr
->select_addr
;
3972 r_cnt
= q_hdr
->rd_strd
.read_addr_cnt
;
3973 r_stride
= q_hdr
->rd_strd
.read_addr_stride
;
3974 loop_cnt
= q_hdr
->op_count
;
3976 for (i
= 0; i
< loop_cnt
; i
++) {
3977 qla82xx_md_rw_32(ha
, s_addr
, qid
, 1);
3978 r_addr
= q_hdr
->read_addr
;
3979 for (k
= 0; k
< r_cnt
; k
++) {
3980 r_value
= qla82xx_md_rw_32(ha
, r_addr
, 0, 0);
3981 *data_ptr
++ = cpu_to_le32(r_value
);
3984 qid
+= q_hdr
->q_strd
.queue_id_stride
;
3990 qla82xx_minidump_process_rdrom(scsi_qla_host_t
*vha
,
3991 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
3993 struct qla_hw_data
*ha
= vha
->hw
;
3994 uint32_t r_addr
, r_value
;
3995 uint32_t i
, loop_cnt
;
3996 struct qla82xx_md_entry_rdrom
*rom_hdr
;
3997 uint32_t *data_ptr
= *d_ptr
;
3999 rom_hdr
= (struct qla82xx_md_entry_rdrom
*)entry_hdr
;
4000 r_addr
= rom_hdr
->read_addr
;
4001 loop_cnt
= rom_hdr
->read_data_size
/sizeof(uint32_t);
4003 for (i
= 0; i
< loop_cnt
; i
++) {
4004 qla82xx_md_rw_32(ha
, MD_DIRECT_ROM_WINDOW
,
4005 (r_addr
& 0xFFFF0000), 1);
4006 r_value
= qla82xx_md_rw_32(ha
,
4007 MD_DIRECT_ROM_READ_BASE
+
4008 (r_addr
& 0x0000FFFF), 0, 0);
4009 *data_ptr
++ = cpu_to_le32(r_value
);
4010 r_addr
+= sizeof(uint32_t);
4016 qla82xx_minidump_process_rdmem(scsi_qla_host_t
*vha
,
4017 qla82xx_md_entry_hdr_t
*entry_hdr
, uint32_t **d_ptr
)
4019 struct qla_hw_data
*ha
= vha
->hw
;
4020 uint32_t r_addr
, r_value
, r_data
;
4021 uint32_t i
, j
, loop_cnt
;
4022 struct qla82xx_md_entry_rdmem
*m_hdr
;
4023 unsigned long flags
;
4024 int rval
= QLA_FUNCTION_FAILED
;
4025 uint32_t *data_ptr
= *d_ptr
;
4027 m_hdr
= (struct qla82xx_md_entry_rdmem
*)entry_hdr
;
4028 r_addr
= m_hdr
->read_addr
;
4029 loop_cnt
= m_hdr
->read_data_size
/16;
4032 ql_log(ql_log_warn
, vha
, 0xb033,
4033 "Read addr 0x%x not 16 bytes alligned\n", r_addr
);
4037 if (m_hdr
->read_data_size
% 16) {
4038 ql_log(ql_log_warn
, vha
, 0xb034,
4039 "Read data[0x%x] not multiple of 16 bytes\n",
4040 m_hdr
->read_data_size
);
4044 ql_dbg(ql_dbg_p3p
, vha
, 0xb035,
4045 "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
4046 __func__
, r_addr
, m_hdr
->read_data_size
, loop_cnt
);
4048 write_lock_irqsave(&ha
->hw_lock
, flags
);
4049 for (i
= 0; i
< loop_cnt
; i
++) {
4050 qla82xx_md_rw_32(ha
, MD_MIU_TEST_AGT_ADDR_LO
, r_addr
, 1);
4052 qla82xx_md_rw_32(ha
, MD_MIU_TEST_AGT_ADDR_HI
, r_value
, 1);
4053 r_value
= MIU_TA_CTL_ENABLE
;
4054 qla82xx_md_rw_32(ha
, MD_MIU_TEST_AGT_CTRL
, r_value
, 1);
4055 r_value
= MIU_TA_CTL_START
| MIU_TA_CTL_ENABLE
;
4056 qla82xx_md_rw_32(ha
, MD_MIU_TEST_AGT_CTRL
, r_value
, 1);
4058 for (j
= 0; j
< MAX_CTL_CHECK
; j
++) {
4059 r_value
= qla82xx_md_rw_32(ha
,
4060 MD_MIU_TEST_AGT_CTRL
, 0, 0);
4061 if ((r_value
& MIU_TA_CTL_BUSY
) == 0)
4065 if (j
>= MAX_CTL_CHECK
) {
4066 printk_ratelimited(KERN_ERR
4067 "failed to read through agent\n");
4068 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
4072 for (j
= 0; j
< 4; j
++) {
4073 r_data
= qla82xx_md_rw_32(ha
,
4074 MD_MIU_TEST_AGT_RDDATA
[j
], 0, 0);
4075 *data_ptr
++ = cpu_to_le32(r_data
);
4079 write_unlock_irqrestore(&ha
->hw_lock
, flags
);
4085 qla82xx_validate_template_chksum(scsi_qla_host_t
*vha
)
4087 struct qla_hw_data
*ha
= vha
->hw
;
4088 uint64_t chksum
= 0;
4089 uint32_t *d_ptr
= (uint32_t *)ha
->md_tmplt_hdr
;
4090 int count
= ha
->md_template_size
/sizeof(uint32_t);
4094 while (chksum
>> 32)
4095 chksum
= (chksum
& 0xFFFFFFFF) + (chksum
>> 32);
4100 qla82xx_mark_entry_skipped(scsi_qla_host_t
*vha
,
4101 qla82xx_md_entry_hdr_t
*entry_hdr
, int index
)
4103 entry_hdr
->d_ctrl
.driver_flags
|= QLA82XX_DBG_SKIPPED_FLAG
;
4104 ql_dbg(ql_dbg_p3p
, vha
, 0xb036,
4105 "Skipping entry[%d]: "
4106 "ETYPE[0x%x]-ELEVEL[0x%x]\n",
4107 index
, entry_hdr
->entry_type
,
4108 entry_hdr
->d_ctrl
.entry_capture_mask
);
4112 qla82xx_md_collect(scsi_qla_host_t
*vha
)
4114 struct qla_hw_data
*ha
= vha
->hw
;
4115 int no_entry_hdr
= 0;
4116 qla82xx_md_entry_hdr_t
*entry_hdr
;
4117 struct qla82xx_md_template_hdr
*tmplt_hdr
;
4119 uint32_t total_data_size
= 0, f_capture_mask
, data_collected
= 0;
4120 int i
= 0, rval
= QLA_FUNCTION_FAILED
;
4122 tmplt_hdr
= (struct qla82xx_md_template_hdr
*)ha
->md_tmplt_hdr
;
4123 data_ptr
= (uint32_t *)ha
->md_dump
;
4125 if (ha
->fw_dumped
) {
4126 ql_log(ql_log_warn
, vha
, 0xb037,
4127 "Firmware has been previously dumped (%p) "
4128 "-- ignoring request.\n", ha
->fw_dump
);
4134 if (!ha
->md_tmplt_hdr
|| !ha
->md_dump
) {
4135 ql_log(ql_log_warn
, vha
, 0xb038,
4136 "Memory not allocated for minidump capture\n");
4140 if (ha
->flags
.isp82xx_no_md_cap
) {
4141 ql_log(ql_log_warn
, vha
, 0xb054,
4142 "Forced reset from application, "
4143 "ignore minidump capture\n");
4144 ha
->flags
.isp82xx_no_md_cap
= 0;
4148 if (qla82xx_validate_template_chksum(vha
)) {
4149 ql_log(ql_log_info
, vha
, 0xb039,
4150 "Template checksum validation error\n");
4154 no_entry_hdr
= tmplt_hdr
->num_of_entries
;
4155 ql_dbg(ql_dbg_p3p
, vha
, 0xb03a,
4156 "No of entry headers in Template: 0x%x\n", no_entry_hdr
);
4158 ql_dbg(ql_dbg_p3p
, vha
, 0xb03b,
4159 "Capture Mask obtained: 0x%x\n", tmplt_hdr
->capture_debug_level
);
4161 f_capture_mask
= tmplt_hdr
->capture_debug_level
& 0xFF;
4163 /* Validate whether required debug level is set */
4164 if ((f_capture_mask
& 0x3) != 0x3) {
4165 ql_log(ql_log_warn
, vha
, 0xb03c,
4166 "Minimum required capture mask[0x%x] level not set\n",
4170 tmplt_hdr
->driver_capture_mask
= ql2xmdcapmask
;
4172 tmplt_hdr
->driver_info
[0] = vha
->host_no
;
4173 tmplt_hdr
->driver_info
[1] = (QLA_DRIVER_MAJOR_VER
<< 24) |
4174 (QLA_DRIVER_MINOR_VER
<< 16) | (QLA_DRIVER_PATCH_VER
<< 8) |
4175 QLA_DRIVER_BETA_VER
;
4177 total_data_size
= ha
->md_dump_size
;
4179 ql_dbg(ql_dbg_p3p
, vha
, 0xb03d,
4180 "Total minidump data_size 0x%x to be captured\n", total_data_size
);
4182 /* Check whether template obtained is valid */
4183 if (tmplt_hdr
->entry_type
!= QLA82XX_TLHDR
) {
4184 ql_log(ql_log_warn
, vha
, 0xb04e,
4185 "Bad template header entry type: 0x%x obtained\n",
4186 tmplt_hdr
->entry_type
);
4190 entry_hdr
= (qla82xx_md_entry_hdr_t
*) \
4191 (((uint8_t *)ha
->md_tmplt_hdr
) + tmplt_hdr
->first_entry_offset
);
4193 /* Walk through the entry headers */
4194 for (i
= 0; i
< no_entry_hdr
; i
++) {
4196 if (data_collected
> total_data_size
) {
4197 ql_log(ql_log_warn
, vha
, 0xb03e,
4198 "More MiniDump data collected: [0x%x]\n",
4203 if (!(entry_hdr
->d_ctrl
.entry_capture_mask
&
4205 entry_hdr
->d_ctrl
.driver_flags
|=
4206 QLA82XX_DBG_SKIPPED_FLAG
;
4207 ql_dbg(ql_dbg_p3p
, vha
, 0xb03f,
4208 "Skipping entry[%d]: "
4209 "ETYPE[0x%x]-ELEVEL[0x%x]\n",
4210 i
, entry_hdr
->entry_type
,
4211 entry_hdr
->d_ctrl
.entry_capture_mask
);
4212 goto skip_nxt_entry
;
4215 ql_dbg(ql_dbg_p3p
, vha
, 0xb040,
4216 "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
4217 "entry_type: 0x%x, captrue_mask: 0x%x\n",
4218 __func__
, i
, data_ptr
, entry_hdr
,
4219 entry_hdr
->entry_type
,
4220 entry_hdr
->d_ctrl
.entry_capture_mask
);
4222 ql_dbg(ql_dbg_p3p
, vha
, 0xb041,
4223 "Data collected: [0x%x], Dump size left:[0x%x]\n",
4224 data_collected
, (ha
->md_dump_size
- data_collected
));
4226 /* Decode the entry type and take
4227 * required action to capture debug data */
4228 switch (entry_hdr
->entry_type
) {
4230 qla82xx_mark_entry_skipped(vha
, entry_hdr
, i
);
4233 rval
= qla82xx_minidump_process_control(vha
,
4234 entry_hdr
, &data_ptr
);
4235 if (rval
!= QLA_SUCCESS
) {
4236 qla82xx_mark_entry_skipped(vha
, entry_hdr
, i
);
4241 qla82xx_minidump_process_rdcrb(vha
,
4242 entry_hdr
, &data_ptr
);
4245 rval
= qla82xx_minidump_process_rdmem(vha
,
4246 entry_hdr
, &data_ptr
);
4247 if (rval
!= QLA_SUCCESS
) {
4248 qla82xx_mark_entry_skipped(vha
, entry_hdr
, i
);
4254 qla82xx_minidump_process_rdrom(vha
,
4255 entry_hdr
, &data_ptr
);
4261 rval
= qla82xx_minidump_process_l2tag(vha
,
4262 entry_hdr
, &data_ptr
);
4263 if (rval
!= QLA_SUCCESS
) {
4264 qla82xx_mark_entry_skipped(vha
, entry_hdr
, i
);
4270 qla82xx_minidump_process_l1cache(vha
,
4271 entry_hdr
, &data_ptr
);
4274 qla82xx_minidump_process_rdocm(vha
,
4275 entry_hdr
, &data_ptr
);
4278 qla82xx_minidump_process_rdmux(vha
,
4279 entry_hdr
, &data_ptr
);
4282 qla82xx_minidump_process_queue(vha
,
4283 entry_hdr
, &data_ptr
);
4287 qla82xx_mark_entry_skipped(vha
, entry_hdr
, i
);
4291 ql_dbg(ql_dbg_p3p
, vha
, 0xb042,
4292 "[%s]: data ptr[%d]: %p\n", __func__
, i
, data_ptr
);
4294 data_collected
= (uint8_t *)data_ptr
-
4295 (uint8_t *)ha
->md_dump
;
4297 entry_hdr
= (qla82xx_md_entry_hdr_t
*) \
4298 (((uint8_t *)entry_hdr
) + entry_hdr
->entry_size
);
4301 if (data_collected
!= total_data_size
) {
4302 ql_dbg(ql_dbg_p3p
, vha
, 0xb043,
4303 "MiniDump data mismatch: Data collected: [0x%x],"
4304 "total_data_size:[0x%x]\n",
4305 data_collected
, total_data_size
);
4309 ql_log(ql_log_info
, vha
, 0xb044,
4310 "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
4311 vha
->host_no
, ha
->md_tmplt_hdr
, vha
->host_no
, ha
->md_dump
);
4313 qla2x00_post_uevent_work(vha
, QLA_UEVENT_CODE_FW_DUMP
);
4320 qla82xx_md_alloc(scsi_qla_host_t
*vha
)
4322 struct qla_hw_data
*ha
= vha
->hw
;
4324 struct qla82xx_md_template_hdr
*tmplt_hdr
;
4326 tmplt_hdr
= (struct qla82xx_md_template_hdr
*)ha
->md_tmplt_hdr
;
4328 if (ql2xmdcapmask
< 0x3 || ql2xmdcapmask
> 0x7F) {
4329 ql2xmdcapmask
= tmplt_hdr
->capture_debug_level
& 0xFF;
4330 ql_log(ql_log_info
, vha
, 0xb045,
4331 "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
4335 for (i
= 0x2, k
= 1; (i
& QLA82XX_DEFAULT_CAP_MASK
); i
<<= 1, k
++) {
4336 if (i
& ql2xmdcapmask
)
4337 ha
->md_dump_size
+= tmplt_hdr
->capture_size_array
[k
];
4341 ql_log(ql_log_warn
, vha
, 0xb046,
4342 "Firmware dump previously allocated.\n");
4346 ha
->md_dump
= vmalloc(ha
->md_dump_size
);
4347 if (ha
->md_dump
== NULL
) {
4348 ql_log(ql_log_warn
, vha
, 0xb047,
4349 "Unable to allocate memory for Minidump size "
4350 "(0x%x).\n", ha
->md_dump_size
);
4357 qla82xx_md_free(scsi_qla_host_t
*vha
)
4359 struct qla_hw_data
*ha
= vha
->hw
;
4361 /* Release the template header allocated */
4362 if (ha
->md_tmplt_hdr
) {
4363 ql_log(ql_log_info
, vha
, 0xb048,
4364 "Free MiniDump template: %p, size (%d KB)\n",
4365 ha
->md_tmplt_hdr
, ha
->md_template_size
/ 1024);
4366 dma_free_coherent(&ha
->pdev
->dev
, ha
->md_template_size
,
4367 ha
->md_tmplt_hdr
, ha
->md_tmplt_hdr_dma
);
4368 ha
->md_tmplt_hdr
= 0;
4371 /* Release the template data buffer allocated */
4373 ql_log(ql_log_info
, vha
, 0xb049,
4374 "Free MiniDump memory: %p, size (%d KB)\n",
4375 ha
->md_dump
, ha
->md_dump_size
/ 1024);
4377 ha
->md_dump_size
= 0;
4383 qla82xx_md_prep(scsi_qla_host_t
*vha
)
4385 struct qla_hw_data
*ha
= vha
->hw
;
4388 /* Get Minidump template size */
4389 rval
= qla82xx_md_get_template_size(vha
);
4390 if (rval
== QLA_SUCCESS
) {
4391 ql_log(ql_log_info
, vha
, 0xb04a,
4392 "MiniDump Template size obtained (%d KB)\n",
4393 ha
->md_template_size
/ 1024);
4395 /* Get Minidump template */
4396 rval
= qla82xx_md_get_template(vha
);
4397 if (rval
== QLA_SUCCESS
) {
4398 ql_dbg(ql_dbg_p3p
, vha
, 0xb04b,
4399 "MiniDump Template obtained\n");
4401 /* Allocate memory for minidump */
4402 rval
= qla82xx_md_alloc(vha
);
4403 if (rval
== QLA_SUCCESS
)
4404 ql_log(ql_log_info
, vha
, 0xb04c,
4405 "MiniDump memory allocated (%d KB)\n",
4406 ha
->md_dump_size
/ 1024);
4408 ql_log(ql_log_info
, vha
, 0xb04d,
4409 "Free MiniDump template: %p, size: (%d KB)\n",
4411 ha
->md_template_size
/ 1024);
4412 dma_free_coherent(&ha
->pdev
->dev
,
4413 ha
->md_template_size
,
4414 ha
->md_tmplt_hdr
, ha
->md_tmplt_hdr_dma
);
4415 ha
->md_tmplt_hdr
= 0;
4423 qla82xx_beacon_on(struct scsi_qla_host
*vha
)
4427 struct qla_hw_data
*ha
= vha
->hw
;
4428 qla82xx_idc_lock(ha
);
4429 rval
= qla82xx_mbx_beacon_ctl(vha
, 1);
4432 ql_log(ql_log_warn
, vha
, 0xb050,
4433 "mbx set led config failed in %s\n", __func__
);
4436 ha
->beacon_blink_led
= 1;
4438 qla82xx_idc_unlock(ha
);
4443 qla82xx_beacon_off(struct scsi_qla_host
*vha
)
4447 struct qla_hw_data
*ha
= vha
->hw
;
4448 qla82xx_idc_lock(ha
);
4449 rval
= qla82xx_mbx_beacon_ctl(vha
, 0);
4452 ql_log(ql_log_warn
, vha
, 0xb051,
4453 "mbx set led config failed in %s\n", __func__
);
4456 ha
->beacon_blink_led
= 0;
4458 qla82xx_idc_unlock(ha
);