Linux 4.18.10
[linux/fpc-iii.git] / arch / arc / boot / dts / axc003.dtsi
blobdc91c663bcc02e2cdc116f40ad31757d711ac485
1 /*
2  * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  */
9 /*
10  * Device tree for AXC003 CPU card: HS38x UP configuration
11  */
13 /include/ "skeleton_hs.dtsi"
15 / {
16         compatible = "snps,arc";
17         #address-cells = <2>;
18         #size-cells = <2>;
20         cpu_card {
21                 compatible = "simple-bus";
22                 #address-cells = <1>;
23                 #size-cells = <1>;
25                 ranges = <0x00000000 0x0 0xf0000000 0x10000000>;
27                 input_clk: input-clk {
28                         #clock-cells = <0>;
29                         compatible = "fixed-clock";
30                         clock-frequency = <33333333>;
31                 };
33                 core_clk: core-clk@80 {
34                         compatible = "snps,axs10x-arc-pll-clock";
35                         reg = <0x80 0x10>, <0x100 0x10>;
36                         #clock-cells = <0>;
37                         clocks = <&input_clk>;
39                         /*
40                          * Set initial core pll output frequency to 90MHz.
41                          * It will be applied at the core pll driver probing
42                          * on early boot.
43                          */
44                         assigned-clocks = <&core_clk>;
45                         assigned-clock-rates = <90000000>;
46                 };
48                 core_intc: archs-intc@cpu {
49                         compatible = "snps,archs-intc";
50                         interrupt-controller;
51                         #interrupt-cells = <1>;
52                 };
54                 /*
55                  * this GPIO block ORs all interrupts on CPU card (creg,..)
56                  * to uplink only 1 IRQ to ARC core intc
57                  */
58                 dw-apb-gpio@0x2000 {
59                         compatible = "snps,dw-apb-gpio";
60                         reg = < 0x2000 0x80 >;
61                         #address-cells = <1>;
62                         #size-cells = <0>;
64                         ictl_intc: gpio-controller@0 {
65                                 compatible = "snps,dw-apb-gpio-port";
66                                 gpio-controller;
67                                 #gpio-cells = <2>;
68                                 snps,nr-gpios = <30>;
69                                 reg = <0>;
70                                 interrupt-controller;
71                                 #interrupt-cells = <2>;
72                                 interrupt-parent = <&core_intc>;
73                                 interrupts = <25>;
74                         };
75                 };
77                 debug_uart: dw-apb-uart@0x5000 {
78                         compatible = "snps,dw-apb-uart";
79                         reg = <0x5000 0x100>;
80                         clock-frequency = <33333000>;
81                         interrupt-parent = <&ictl_intc>;
82                         interrupts = <2 4>;
83                         baud = <115200>;
84                         reg-shift = <2>;
85                         reg-io-width = <4>;
86                 };
88                 arcpct0: pct {
89                         compatible = "snps,archs-pct";
90                         #interrupt-cells = <1>;
91                         interrupt-parent = <&core_intc>;
92                         interrupts = <20>;
93                 };
94         };
96         /*
97          * The DW APB ICTL intc on MB is connected to CPU intc via a
98          * DT "invisible" DW APB GPIO block, configured to simply pass thru
99          * interrupts - setup accordinly in platform init (plat-axs10x/ax10x.c)
100          *
101          * So here we mimic a direct connection betwen them, ignoring the
102          * ABPG GPIO. Thus set "interrupts = <24>" (DW APB GPIO to core)
103          * instead of "interrupts = <12>" (DW APB ICTL to DW APB GPIO)
104          *
105          * This intc actually resides on MB, but we move it here to
106          * avoid duplicating the MB dtsi file given that IRQ from
107          * this intc to cpu intc are different for axs101 and axs103
108          */
109         mb_intc: dw-apb-ictl@0xe0012000 {
110                 #interrupt-cells = <1>;
111                 compatible = "snps,dw-apb-ictl";
112                 reg = < 0x0 0xe0012000 0x0 0x200 >;
113                 interrupt-controller;
114                 interrupt-parent = <&core_intc>;
115                 interrupts = < 24 >;
116         };
118         memory {
119                 device_type = "memory";
120                 /* CONFIG_LINUX_RAM_BASE needs to match low mem start */
121                 reg = <0x0 0x80000000 0x0 0x20000000    /* 512 MiB low mem */
122                        0x1 0xc0000000 0x0 0x40000000>;  /* 1 GiB highmem */
123         };
125         reserved-memory {
126                 #address-cells = <2>;
127                 #size-cells = <2>;
128                 ranges;
129                 /*
130                  * Move frame buffer out of IOC aperture (0x8z-0xAz).
131                  */
132                 frame_buffer: frame_buffer@be000000 {
133                         compatible = "shared-dma-pool";
134                         reg = <0x0 0xbe000000 0x0 0x2000000>;
135                         no-map;
136                 };
137         };