2 * CXL Flash Device Driver
4 * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
5 * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
7 * Copyright (C) 2015 IBM Corporation
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
15 #ifndef _CXLFLASH_COMMON_H
16 #define _CXLFLASH_COMMON_H
18 #include <linux/async.h>
19 #include <linux/cdev.h>
20 #include <linux/irq_poll.h>
21 #include <linux/list.h>
22 #include <linux/rwsem.h>
23 #include <linux/types.h>
24 #include <scsi/scsi.h>
25 #include <scsi/scsi_cmnd.h>
26 #include <scsi/scsi_device.h>
30 extern const struct file_operations cxlflash_cxl_fops
;
32 #define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */
33 #define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */
34 #define LEGACY_FC_PORTS 2 /* legacy ports per AFU */
36 #define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
37 #define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
39 #define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */
40 #define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */
41 #define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */
43 #define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */
44 #define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */
45 #define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants
52 #define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
54 /* AFU command retry limit */
55 #define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */
57 /* Command management definitions */
58 #define CXLFLASH_MAX_CMDS 256
59 #define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS
61 /* RRQ for master issued cmds */
62 #define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS
64 /* SQ for master issued cmds */
65 #define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS
67 /* Hardware queue definitions */
68 #define CXLFLASH_DEF_HWQS 1
69 #define CXLFLASH_MAX_HWQS 8
73 static inline void check_sizes(void)
75 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK
);
76 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS
);
79 /* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
80 #define CMD_BUFSIZE SIZE_4K
82 enum cxlflash_lr_state
{
88 enum cxlflash_init_state
{
97 STATE_PROBING
, /* Initial state during probe */
98 STATE_PROBED
, /* Temporary state, probe completed but EEH occurred */
99 STATE_NORMAL
, /* Normal running state, everything good */
100 STATE_RESET
, /* Reset state, trying to reset/recover */
101 STATE_FAILTERM
/* Failed/terminating state, error out users/threads */
104 enum cxlflash_hwq_mode
{
105 HWQ_MODE_RR
, /* Roundrobin (default) */
106 HWQ_MODE_TAG
, /* Distribute based on block MQ tag */
107 HWQ_MODE_CPU
, /* CPU affinity */
112 * Each context has its own set of resource handles that is visible
113 * only from that context.
116 struct cxlflash_cfg
{
119 const struct cxlflash_backend_ops
*ops
;
121 struct pci_device_id
*dev_id
;
122 struct Scsi_Host
*host
;
125 struct device
*chardev
;
127 ulong cxlflash_regs_pci
;
129 struct work_struct work_q
;
130 enum cxlflash_init_state init_state
;
131 enum cxlflash_lr_state lr_state
;
133 atomic_t scan_host_needed
;
137 atomic_t recovery_threads
;
138 struct mutex ctx_recovery_mutex
;
139 struct mutex ctx_tbl_list_mutex
;
140 struct rw_semaphore ioctl_rwsem
;
141 struct ctx_info
*ctx_tbl
[MAX_CONTEXT
];
142 struct list_head ctx_err_recovery
; /* contexts w/ recovery pending */
143 struct file_operations cxl_fops
;
145 /* Parameters that are LUN table related */
146 int last_lun_index
[MAX_FC_PORTS
];
147 int promote_lun_index
;
148 struct list_head lluns
; /* list of llun_info structs */
150 wait_queue_head_t tmf_waitq
;
151 spinlock_t tmf_slock
;
153 bool ws_unmap
; /* Write-same unmap supported */
154 wait_queue_head_t reset_waitq
;
155 enum cxlflash_state state
;
156 async_cookie_t async_reset_cookie
;
160 struct sisl_ioarcb rcb
; /* IOARCB (cache line aligned) */
161 struct sisl_ioasa sa
; /* IOASA must follow IOARCB */
163 struct scsi_cmnd
*scp
;
164 struct completion cevent
;
165 struct list_head queue
;
171 struct list_head list
; /* Pending commands link */
173 /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
174 * However for performance reasons the IOARCB/IOASA should be
175 * cache line aligned.
177 } __aligned(cache_line_size());
179 static inline struct afu_cmd
*sc_to_afuc(struct scsi_cmnd
*sc
)
181 return PTR_ALIGN(scsi_cmd_priv(sc
), __alignof__(struct afu_cmd
));
184 static inline struct afu_cmd
*sc_to_afuci(struct scsi_cmnd
*sc
)
186 struct afu_cmd
*afuc
= sc_to_afuc(sc
);
188 INIT_LIST_HEAD(&afuc
->queue
);
192 static inline struct afu_cmd
*sc_to_afucz(struct scsi_cmnd
*sc
)
194 struct afu_cmd
*afuc
= sc_to_afuc(sc
);
196 memset(afuc
, 0, sizeof(*afuc
));
197 return sc_to_afuci(sc
);
201 /* Stuff requiring alignment go first. */
202 struct sisl_ioarcb sq
[NUM_SQ_ENTRY
]; /* 16K SQ */
203 u64 rrq_entry
[NUM_RRQ_ENTRY
]; /* 2K RRQ */
205 /* Beware of alignment till here. Preferably introduce new
206 * fields after this point
210 struct sisl_host_map __iomem
*host_map
; /* MC host map */
211 struct sisl_ctrl_map __iomem
*ctrl_map
; /* MC control map */
212 ctx_hndl_t ctx_hndl
; /* master's context handle */
213 u32 index
; /* Index of this hwq */
214 int num_irqs
; /* Number of interrupts requested for context */
215 struct list_head pending_cmds
; /* Commands pending completion */
217 atomic_t hsq_credits
;
218 spinlock_t hsq_slock
; /* Hardware send queue lock */
219 struct sisl_ioarcb
*hsq_start
;
220 struct sisl_ioarcb
*hsq_end
;
221 struct sisl_ioarcb
*hsq_curr
;
222 spinlock_t hrrq_slock
;
231 struct irq_poll irqpoll
;
232 } __aligned(cache_line_size());
235 struct hwq hwqs
[CXLFLASH_MAX_HWQS
];
236 int (*send_cmd
)(struct afu
*afu
, struct afu_cmd
*cmd
);
237 int (*context_reset
)(struct hwq
*hwq
);
240 struct cxlflash_afu_map __iomem
*afu_map
; /* entire MMIO map */
242 atomic_t cmds_active
; /* Number of currently active AFU commands */
243 struct mutex sync_active
; /* Mutex to serialize AFU commands */
245 u32 internal_lun
; /* User-desired LUN mode for this AFU */
247 u32 num_hwqs
; /* Number of hardware queues */
248 u32 desired_hwqs
; /* Desired h/w queues, effective on AFU reset */
249 enum cxlflash_hwq_mode hwq_mode
; /* Steering mode for h/w queues */
250 u32 hwq_rr_count
; /* Count to distribute traffic for roundrobin */
253 u64 interface_version
;
256 struct cxlflash_cfg
*parent
; /* Pointer back to parent cxlflash_cfg */
259 static inline struct hwq
*get_hwq(struct afu
*afu
, u32 index
)
261 WARN_ON(index
>= CXLFLASH_MAX_HWQS
);
263 return &afu
->hwqs
[index
];
266 static inline bool afu_is_irqpoll_enabled(struct afu
*afu
)
268 return !!afu
->irqpoll_weight
;
271 static inline bool afu_has_cap(struct afu
*afu
, u64 cap
)
273 u64 afu_cap
= afu
->interface_version
>> SISL_INTVER_CAP_SHIFT
;
275 return afu_cap
& cap
;
278 static inline bool afu_is_ocxl_lisn(struct afu
*afu
)
280 return afu_has_cap(afu
, SISL_INTVER_CAP_OCXL_LISN
);
283 static inline bool afu_is_afu_debug(struct afu
*afu
)
285 return afu_has_cap(afu
, SISL_INTVER_CAP_AFU_DEBUG
);
288 static inline bool afu_is_lun_provision(struct afu
*afu
)
290 return afu_has_cap(afu
, SISL_INTVER_CAP_LUN_PROVISION
);
293 static inline bool afu_is_sq_cmd_mode(struct afu
*afu
)
295 return afu_has_cap(afu
, SISL_INTVER_CAP_SQ_CMD_MODE
);
298 static inline bool afu_is_ioarrin_cmd_mode(struct afu
*afu
)
300 return afu_has_cap(afu
, SISL_INTVER_CAP_IOARRIN_CMD_MODE
);
303 static inline u64
lun_to_lunid(u64 lun
)
307 int_to_scsilun(lun
, (struct scsi_lun
*)&lun_id
);
308 return be64_to_cpu(lun_id
);
311 static inline struct fc_port_bank __iomem
*get_fc_port_bank(
312 struct cxlflash_cfg
*cfg
, int i
)
314 struct afu
*afu
= cfg
->afu
;
316 return &afu
->afu_map
->global
.bank
[CHAN2PORTBANK(i
)];
319 static inline __be64 __iomem
*get_fc_port_regs(struct cxlflash_cfg
*cfg
, int i
)
321 struct fc_port_bank __iomem
*fcpb
= get_fc_port_bank(cfg
, i
);
323 return &fcpb
->fc_port_regs
[CHAN2BANKPORT(i
)][0];
326 static inline __be64 __iomem
*get_fc_port_luns(struct cxlflash_cfg
*cfg
, int i
)
328 struct fc_port_bank __iomem
*fcpb
= get_fc_port_bank(cfg
, i
);
330 return &fcpb
->fc_port_luns
[CHAN2BANKPORT(i
)][0];
333 int cxlflash_afu_sync(struct afu
*afu
, ctx_hndl_t c
, res_hndl_t r
, u8 mode
);
334 void cxlflash_list_init(void);
335 void cxlflash_term_global_luns(void);
336 void cxlflash_free_errpage(void);
337 int cxlflash_ioctl(struct scsi_device
*sdev
, int cmd
, void __user
*arg
);
338 void cxlflash_stop_term_user_contexts(struct cxlflash_cfg
*cfg
);
339 int cxlflash_mark_contexts_error(struct cxlflash_cfg
*cfg
);
340 void cxlflash_term_local_luns(struct cxlflash_cfg
*cfg
);
341 void cxlflash_restore_luntable(struct cxlflash_cfg
*cfg
);
343 #endif /* ifndef _CXLFLASH_COMMON_H */