1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
3 * Copyright 2018 Toradex AG
6 #include "imx6ull.dtsi"
15 compatible = "pwm-backlight";
16 pinctrl-names = "default";
17 pinctrl-0 = <&pinctrl_gpio_bl_on>;
18 enable-gpios = <&gpio1 11 GPIO_ACTIVE_HIGH>;
22 reg_module_3v3: regulator-module-3v3 {
23 compatible = "regulator-fixed";
25 regulator-name = "+V3.3";
26 regulator-min-microvolt = <3300000>;
27 regulator-max-microvolt = <3300000>;
30 reg_module_3v3_avdd: regulator-module-3v3-avdd {
31 compatible = "regulator-fixed";
33 regulator-name = "+V3.3_AVDD_AUDIO";
34 regulator-min-microvolt = <3300000>;
35 regulator-max-microvolt = <3300000>;
38 reg_sd1_vmmc: regulator-sd1-vmmc {
39 compatible = "regulator-gpio";
40 gpio = <&gpio5 9 GPIO_ACTIVE_HIGH>;
41 pinctrl-names = "default";
42 pinctrl-0 = <&pinctrl_snvs_reg_sd>;
44 regulator-name = "+V3.3_1.8_SD";
45 regulator-min-microvolt = <1800000>;
46 regulator-max-microvolt = <3300000>;
47 states = <1800000 0x1 3300000 0x0>;
48 vin-supply = <®_module_3v3>;
54 vref-supply = <®_module_3v3_avdd>;
58 pinctrl-names = "default";
59 pinctrl-0 = <&pinctrl_flexcan1>;
64 pinctrl-names = "default";
65 pinctrl-0 = <&pinctrl_flexcan2>;
71 cs-gpios = <&gpio3 26 GPIO_ACTIVE_HIGH>;
72 pinctrl-names = "default";
73 pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
77 pinctrl-names = "default", "sleep";
78 pinctrl-0 = <&pinctrl_enet2>;
79 pinctrl-1 = <&pinctrl_enet2_sleep>;
81 phy-handle = <ðphy1>;
88 ethphy1: ethernet-phy@2 {
89 compatible = "ethernet-phy-ieee802.3-c22";
97 pinctrl-names = "default";
98 pinctrl-0 = <&pinctrl_gpmi_nand>;
100 nand-ecc-mode = "hw";
101 nand-ecc-strength = <8>;
102 nand-ecc-step-size = <512>;
107 pinctrl-names = "default", "gpio";
108 pinctrl-0 = <&pinctrl_i2c1>;
109 pinctrl-1 = <&pinctrl_i2c1_gpio>;
110 sda-gpios = <&gpio1 29 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
111 scl-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
115 pinctrl-names = "default", "gpio";
116 pinctrl-0 = <&pinctrl_i2c2>;
117 pinctrl-1 = <&pinctrl_i2c2_gpio>;
118 sda-gpios = <&gpio1 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
119 scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
123 compatible = "adi,ad7879-1";
124 pinctrl-names = "default";
125 pinctrl-0 = <&pinctrl_snvs_ad7879_int>;
127 interrupt-parent = <&gpio5>;
128 interrupts = <7 IRQ_TYPE_EDGE_FALLING>;
129 touchscreen-max-pressure = <4096>;
130 adi,resistance-plate-x = <120>;
131 adi,first-conversion-delay = /bits/ 8 <3>;
132 adi,acquisition-time = /bits/ 8 <1>;
133 adi,median-filter-size = /bits/ 8 <2>;
134 adi,averaging = /bits/ 8 <1>;
135 adi,conversion-interval = /bits/ 8 <255>;
140 pinctrl-names = "default";
141 pinctrl-0 = <&pinctrl_lcdif_dat
142 &pinctrl_lcdif_ctrl>;
146 pinctrl-names = "default";
147 pinctrl-0 = <&pinctrl_pwm4>;
152 pinctrl-names = "default";
153 pinctrl-0 = <&pinctrl_pwm5>;
158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_pwm6>;
164 pinctrl-names = "default";
165 pinctrl-0 = <&pinctrl_pwm7>;
178 pinctrl-names = "default";
179 pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1>;
185 pinctrl-names = "default";
186 pinctrl-0 = <&pinctrl_uart2>;
192 pinctrl-names = "default";
193 pinctrl-0 = <&pinctrl_uart5>;
209 assigned-clocks = <&clks IMX6UL_CLK_USDHC1_SEL>, <&clks IMX6UL_CLK_USDHC1>;
210 assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>;
211 assigned-clock-rates = <0>, <198000000>;
215 pinctrl-names = "default";
216 pinctrl-0 = <&pinctrl_wdog>;
217 fsl,ext-reset-output;
221 pinctrl_can_int: canint-grp {
223 MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04 0x13010 /* SODIMM 73 */
227 pinctrl_enet2: enet2-grp {
229 MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
230 MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
231 MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
232 MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
233 MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
234 MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
235 MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
236 MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
237 MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
238 MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
242 pinctrl_enet2_sleep: enet2sleepgrp {
244 MX6UL_PAD_GPIO1_IO06__GPIO1_IO06 0x0
245 MX6UL_PAD_GPIO1_IO07__GPIO1_IO07 0x0
246 MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08 0x0
247 MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09 0x0
248 MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10 0x0
249 MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15 0x0
250 MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
251 MX6UL_PAD_ENET2_TX_DATA0__GPIO2_IO11 0x0
252 MX6UL_PAD_ENET2_TX_DATA1__GPIO2_IO12 0x0
253 MX6UL_PAD_ENET2_TX_EN__GPIO2_IO13 0x0
257 pinctrl_ecspi1_cs: ecspi1-cs-grp {
259 MX6UL_PAD_LCD_DATA21__GPIO3_IO26 0x70a0 /* SODIMM 86 */
263 pinctrl_ecspi1: ecspi1-grp {
265 MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK 0x000a0 /* SODIMM 88 */
266 MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI 0x000a0 /* SODIMM 92 */
267 MX6UL_PAD_LCD_DATA23__ECSPI1_MISO 0x100a0 /* SODIMM 90 */
271 pinctrl_flexcan1: flexcan1-grp {
273 MX6UL_PAD_ENET1_RX_DATA0__FLEXCAN1_TX 0x1b020
274 MX6UL_PAD_ENET1_RX_DATA1__FLEXCAN1_RX 0x1b020
278 pinctrl_flexcan2: flexcan2-grp {
280 MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX 0x1b020
281 MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX 0x1b020
285 pinctrl_gpio_bl_on: gpio-bl-on-grp {
287 MX6UL_PAD_JTAG_TMS__GPIO1_IO11 0x30a0 /* SODIMM 71 */
291 pinctrl_gpio1: gpio1-grp {
293 MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25 0x10b0 /* SODIMM 77 */
294 MX6UL_PAD_JTAG_TCK__GPIO1_IO14 0x70a0 /* SODIMM 99 */
295 MX6UL_PAD_NAND_CE1_B__GPIO4_IO14 0x10b0 /* SODIMM 133 */
296 MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24 0x10b0 /* SODIMM 135 */
297 MX6UL_PAD_UART3_CTS_B__GPIO1_IO26 0x10b0 /* SODIMM 100 */
298 MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15 0x70a0 /* SODIMM 102 */
299 MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07 0x10b0 /* SODIMM 104 */
300 MX6UL_PAD_UART3_RTS_B__GPIO1_IO27 0x10b0 /* SODIMM 186 */
304 pinctrl_gpio2: gpio2-grp { /* Camera */
306 MX6UL_PAD_CSI_DATA04__GPIO4_IO25 0x10b0 /* SODIMM 69 */
307 MX6UL_PAD_CSI_MCLK__GPIO4_IO17 0x10b0 /* SODIMM 75 */
308 MX6UL_PAD_CSI_DATA06__GPIO4_IO27 0x10b0 /* SODIMM 85 */
309 MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18 0x10b0 /* SODIMM 96 */
310 MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x10b0 /* SODIMM 98 */
314 pinctrl_gpio3: gpio3-grp { /* CAN2 */
316 MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02 0x10b0 /* SODIMM 178 */
317 MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03 0x10b0 /* SODIMM 188 */
321 pinctrl_gpio4: gpio4-grp {
323 MX6UL_PAD_CSI_DATA07__GPIO4_IO28 0x10b0 /* SODIMM 65 */
327 pinctrl_gpio5: gpio5-grp { /* ATMEL MXT TOUCH */
329 MX6UL_PAD_JTAG_MOD__GPIO1_IO10 0xb0a0 /* SODIMM 106 */
333 pinctrl_gpio6: gpio6-grp { /* Wifi pins */
335 MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0x10b0 /* SODIMM 89 */
336 MX6UL_PAD_CSI_DATA02__GPIO4_IO23 0x10b0 /* SODIMM 79 */
337 MX6UL_PAD_CSI_VSYNC__GPIO4_IO19 0x10b0 /* SODIMM 81 */
338 MX6UL_PAD_CSI_DATA03__GPIO4_IO24 0x10b0 /* SODIMM 97 */
339 MX6UL_PAD_CSI_DATA00__GPIO4_IO21 0x10b0 /* SODIMM 101 */
340 MX6UL_PAD_CSI_DATA01__GPIO4_IO22 0x10b0 /* SODIMM 103 */
341 MX6UL_PAD_CSI_HSYNC__GPIO4_IO20 0x10b0 /* SODIMM 94 */
345 pinctrl_gpio7: gpio7-grp { /* CAN1 */
347 MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00 0xb0b0/* SODIMM 55 */
348 MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01 0xb0b0 /* SODIMM 63 */
352 pinctrl_gpmi_nand: gpmi-nand-grp {
354 MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0x100a9
355 MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0x100a9
356 MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0x100a9
357 MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0x100a9
358 MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0x100a9
359 MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0x100a9
360 MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0x100a9
361 MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0x100a9
362 MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0x100a9
363 MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0x100a9
364 MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0x100a9
365 MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0x100a9
366 MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0x100a9
367 MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0x100a9
371 pinctrl_i2c1: i2c1-grp {
373 MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0 /* SODIMM 196 */
374 MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0 /* SODIMM 194 */
378 pinctrl_i2c1_gpio: i2c1-gpio-grp {
380 MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28 0x4001b8b0 /* SODIMM 196 */
381 MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29 0x4001b8b0 /* SODIMM 194 */
385 pinctrl_i2c2: i2c2-grp {
387 MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
388 MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
392 pinctrl_i2c2_gpio: i2c2-gpio-grp {
394 MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x4001b8b0
395 MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31 0x4001b8b0
399 pinctrl_lcdif_dat: lcdif-dat-grp {
401 MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x00079 /* SODIMM 76 */
402 MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x00079 /* SODIMM 70 */
403 MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x00079 /* SODIMM 60 */
404 MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x00079 /* SODIMM 58 */
405 MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x00079 /* SODIMM 78 */
406 MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x00079 /* SODIMM 72 */
407 MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x00079 /* SODIMM 80 */
408 MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x00079 /* SODIMM 46 */
409 MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x00079 /* SODIMM 62 */
410 MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x00079 /* SODIMM 48 */
411 MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x00079 /* SODIMM 74 */
412 MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x00079 /* SODIMM 50 */
413 MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x00079 /* SODIMM 52 */
414 MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x00079 /* SODIMM 54 */
415 MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x00079 /* SODIMM 66 */
416 MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x00079 /* SODIMM 64 */
417 MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x00079 /* SODIMM 57 */
418 MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x00079 /* SODIMM 61 */
422 pinctrl_lcdif_ctrl: lcdif-ctrl-grp {
424 MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x00079 /* SODIMM 56 */
425 MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x00079 /* SODIMM 44 */
426 MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x00079 /* SODIMM 68 */
427 MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x00079 /* SODIMM 82 */
431 pinctrl_pwm4: pwm4-grp {
433 MX6UL_PAD_NAND_WP_B__PWM4_OUT 0x00079 /* SODIMM 59 */
437 pinctrl_pwm5: pwm5-grp {
439 MX6UL_PAD_NAND_DQS__PWM5_OUT 0x00079 /* SODIMM 28 */
443 pinctrl_pwm6: pwm6-grp {
445 MX6UL_PAD_ENET1_TX_EN__PWM6_OUT 0x00079 /* SODIMM 30 */
449 pinctrl_pwm7: pwm7-grp {
451 MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT 0x00079 /* SODIMM 67 */
455 pinctrl_uart1: uart1-grp {
457 MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX 0x1b0b1 /* SODIMM 33 */
458 MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX 0x1b0b1 /* SODIMM 35 */
459 MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS 0x1b0b1 /* SODIMM 27 */
460 MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS 0x1b0b1 /* SODIMM 25 */
464 pinctrl_uart1_ctrl1: uart1-ctrl1-grp { /* Additional DTR, DCD */
466 MX6UL_PAD_JTAG_TDI__GPIO1_IO13 0x70a0 /* SODIMM 31 */
467 MX6UL_PAD_LCD_DATA18__GPIO3_IO23 0x10b0 /* SODIMM 29 */
468 MX6UL_PAD_JTAG_TDO__GPIO1_IO12 0x90b1 /* SODIMM 23 */
469 MX6UL_PAD_LCD_DATA19__GPIO3_IO24 0x10b0 /* SODIMM 37 */
473 pinctrl_uart2: uart2-grp {
475 MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX 0x1b0b1 /* SODIMM 36 */
476 MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX 0x1b0b1 /* SODIMM 38 */
477 MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS 0x1b0b1 /* SODIMM 32 */
478 MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS 0x1b0b1 /* SODIMM 34 */
481 pinctrl_uart5: uart5-grp {
483 MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX 0x1b0b1 /* SODIMM 19 */
484 MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX 0x1b0b1 /* SODIMM 21 */
488 pinctrl_usbh_reg: gpio-usbh-reg {
490 MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0x10b0 /* SODIMM 129 */
494 pinctrl_usdhc1: usdhc1-grp {
496 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x17059 /* SODIMM 47 */
497 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x10059 /* SODIMM 190 */
498 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 /* SODIMM 192 */
499 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 /* SODIMM 49 */
500 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 /* SODIMM 51 */
501 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 /* SODIMM 53 */
505 pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp {
507 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170b9
508 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100b9
509 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
510 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
511 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
512 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
516 pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp {
518 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170f9
519 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100f9
520 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
521 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
522 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
523 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
527 pinctrl_usdhc2: usdhc2-grp {
529 MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17059
530 MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17059
531 MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17059
532 MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17059
533 MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x17059
534 MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x17059
536 MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT 0x10
540 pinctrl_wdog: wdog-grp {
542 MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY 0x30b0
548 pinctrl_snvs_gpio1: snvs-gpio1-grp {
550 MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x110a0 /* SODIMM 93 */
551 MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x110a0 /* SODIMM 95 */
552 MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x1b0a0 /* SODIMM 105 */
553 MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x0b0a0 /* SODIMM 131 */
554 MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x110a0 /* SODIMM 138 */
558 pinctrl_snvs_gpio2: snvs-gpio2-grp { /* ATMEL MXT TOUCH */
560 MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0xb0a0 /* SODIMM 107 */
564 pinctrl_snvs_gpio3: snvs-gpio3-grp { /* Wifi pins */
566 MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x130a0 /* SODIMM 127 */
570 pinctrl_snvs_ad7879_int: snvs-ad7879-int-grp { /* TOUCH Interrupt */
572 MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x100b0
576 pinctrl_snvs_reg_sd: snvs-reg-sd-grp {
578 MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x400100b0
582 pinctrl_snvs_usbc_det: snvs-usbc-det-grp {
584 MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x130b0
588 pinctrl_snvs_gpiokeys: snvs-gpiokeys-grp {
590 MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x130a0 /* SODIMM 45 */
594 pinctrl_snvs_usdhc1_cd: snvs-usdhc1-cd-grp {
596 MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0a0 /* SODIMM 43 */
600 pinctrl_snvs_usdhc1_sleep_cd: snvs-usdhc1-cd-grp-slp {
602 MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x0
606 pinctrl_snvs_wifi_pdn: snvs-wifi-pdn-grp {
608 MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x130a0