2 * Device Tree Source for OMAP3 SoC
4 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
11 #include <dt-bindings/bus/ti-sysc.h>
12 #include <dt-bindings/media/omap3-isp.h>
22 /* OMAP3630/OMAP37xx variants OPP50 to OPP130 and OPP1G */
24 operating-points-v2 = <&cpu0_opp_table>;
26 vbb-supply = <&abb_mpu_iva>;
27 clock-latency = <300000>; /* From omap-cpufreq driver */
31 /* see Documentation/devicetree/bindings/opp/opp.txt */
32 cpu0_opp_table: opp-table {
33 compatible = "operating-points-v2-ti-cpu";
37 opp-hz = /bits/ 64 <300000000>;
39 * we currently only select the max voltage from table
40 * Table 4-19 of the DM3730 Data sheet (SPRS685B)
41 * Format is: cpu0-supply: <target min max>
42 * vbb-supply: <target min max>
44 opp-microvolt = <1012500 1012500 1012500>,
45 <1012500 1012500 1012500>;
47 * first value is silicon revision bit mask
48 * second one is "speed binned" bit mask
50 opp-supported-hw = <0xffffffff 3>;
55 opp-hz = /bits/ 64 <600000000>;
56 opp-microvolt = <1200000 1200000 1200000>,
57 <1200000 1200000 1200000>;
58 opp-supported-hw = <0xffffffff 3>;
62 opp-hz = /bits/ 64 <800000000>;
63 opp-microvolt = <1325000 1325000 1325000>,
64 <1325000 1325000 1325000>;
65 opp-supported-hw = <0xffffffff 3>;
69 opp-hz = /bits/ 64 <1000000000>;
70 opp-microvolt = <1375000 1375000 1375000>,
71 <1375000 1375000 1375000>;
72 /* only on am/dm37x with speed-binned bit set */
73 opp-supported-hw = <0xffffffff 2>;
78 opp_supply_mpu_iva: opp_supply {
79 compatible = "ti,omap-opp-supply";
80 ti,absolute-max-voltage-uv = <1375000>;
84 uart4: serial@49042000 {
85 compatible = "ti,omap3-uart";
86 reg = <0x49042000 0x400>;
88 dmas = <&sdma 81 &sdma 82>;
89 dma-names = "tx", "rx";
91 clock-frequency = <48000000>;
94 abb_mpu_iva: regulator-abb-mpu {
95 compatible = "ti,abb-v1";
96 regulator-name = "abb_mpu_iva";
99 reg = <0x483072f0 0x8>, <0x48306818 0x4>;
100 reg-names = "base-address", "int-address";
101 ti,tranxdone-status-mask = <0x4000000>;
103 ti,settling-time = <30>;
104 ti,clock-cycles = <8>;
106 /*uV ABB efuse rbb_m fbb_m vset_m*/
114 omap3_pmx_core2: pinmux@480025a0 {
115 compatible = "ti,omap3-padconf", "pinctrl-single";
116 reg = <0x480025a0 0x5c>;
117 #address-cells = <1>;
119 #pinctrl-cells = <1>;
120 #interrupt-cells = <1>;
121 interrupt-controller;
122 pinctrl-single,register-width = <16>;
123 pinctrl-single,function-mask = <0xff1f>;
127 compatible = "ti,omap3-isp";
128 reg = <0x480bc000 0x12fc
132 syscon = <&scm_conf 0x2f0>;
133 ti,phy-type = <OMAP3ISP_PHY_TYPE_CSIPHY>;
136 #address-cells = <1>;
141 bandgap: bandgap@48002524 {
142 reg = <0x48002524 0x4>;
143 compatible = "ti,omap36xx-bandgap";
144 #thermal-sensor-cells = <0>;
147 target-module@480cb000 {
148 compatible = "ti,sysc-omap3630-sr", "ti,sysc";
149 ti,hwmods = "smartreflex_core";
150 reg = <0x480cb038 0x4>;
152 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
153 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
158 #address-cells = <1>;
160 ranges = <0 0x480cb000 0x001000>;
162 smartreflex_core: smartreflex@0 {
163 compatible = "ti,omap3-smartreflex-core";
169 target-module@480c9000 {
170 compatible = "ti,sysc-omap3630-sr", "ti,sysc";
171 ti,hwmods = "smartreflex_mpu_iva";
172 reg = <0x480c9038 0x4>;
174 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
175 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
180 #address-cells = <1>;
182 ranges = <0 0x480c9000 0x001000>;
185 smartreflex_mpu_iva: smartreflex@480c9000 {
186 compatible = "ti,omap3-smartreflex-mpu-iva";
193 * Note that the sysconfig register layout is a subset of the
194 * "ti,sysc-omap4" type register with just sidle and midle bits
195 * available while omap34xx has "ti,sysc-omap2" type sysconfig.
197 sgx_module: target-module@50000000 {
198 compatible = "ti,sysc-omap4", "ti,sysc";
199 reg = <0x5000fe00 0x4>,
201 reg-names = "rev", "sysc";
202 ti,sysc-midle = <SYSC_IDLE_FORCE>,
205 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
208 clocks = <&sgx_fck>, <&sgx_ick>;
209 clock-names = "fck", "ick";
210 #address-cells = <1>;
212 ranges = <0 0x50000000 0x2000000>;
215 * Closed source PowerVR driver, no child device
216 * binding or driver in mainline
221 thermal_zones: thermal-zones {
222 #include "omap3-cpu-thermal.dtsi"
227 compatible = "ti,omap3630-sdma", "ti,omap-sdma";
230 /* OMAP3630 needs dss_96m_fck for VENC */
232 clocks = <&dss_tv_fck>, <&dss_96m_fck>;
233 clock-names = "fck", "tv_dac_clk";
239 clocks = <&ssi_ssr_fck>,
242 clock-names = "ssi_ssr_fck",
247 /include/ "omap34xx-omap36xx-clocks.dtsi"
248 /include/ "omap36xx-omap3430es2plus-clocks.dtsi"
249 /include/ "omap36xx-am35xx-omap3430es2plus-clocks.dtsi"
250 /include/ "omap36xx-clocks.dtsi"