1 // SPDX-License-Identifier: GPL-2.0-only
3 * Device Tree Source for OMAP3 clock data
5 * Copyright (C) 2013 Texas Instruments, Inc.
8 virt_16_8m_ck: virt_16_8m_ck {
10 compatible = "fixed-clock";
11 clock-frequency = <16800000>;
14 osc_sys_ck: osc_sys_ck@d40 {
16 compatible = "ti,mux-clock";
17 clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck>, <&virt_16_8m_ck>;
23 compatible = "ti,divider-clock";
24 clocks = <&osc_sys_ck>;
28 ti,index-starts-at-one;
31 sys_clkout1: sys_clkout1@d70 {
33 compatible = "ti,gate-clock";
34 clocks = <&osc_sys_ck>;
39 dpll3_x2_ck: dpll3_x2_ck {
41 compatible = "fixed-factor-clock";
47 dpll3_m2x2_ck: dpll3_m2x2_ck {
49 compatible = "fixed-factor-clock";
50 clocks = <&dpll3_m2_ck>;
55 dpll4_x2_ck: dpll4_x2_ck {
57 compatible = "fixed-factor-clock";
63 corex2_fck: corex2_fck {
65 compatible = "fixed-factor-clock";
66 clocks = <&dpll3_m2x2_ck>;
71 wkup_l4_ick: wkup_l4_ick {
73 compatible = "fixed-factor-clock";
81 mcbsp5_mux_fck: mcbsp5_mux_fck@68 {
83 compatible = "ti,composite-mux-clock";
84 clocks = <&core_96m_fck>, <&mcbsp_clks>;
89 mcbsp5_fck: mcbsp5_fck {
91 compatible = "ti,composite-clock";
92 clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>;
95 mcbsp1_mux_fck: mcbsp1_mux_fck@4 {
97 compatible = "ti,composite-mux-clock";
98 clocks = <&core_96m_fck>, <&mcbsp_clks>;
103 mcbsp1_fck: mcbsp1_fck {
105 compatible = "ti,composite-clock";
106 clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>;
109 mcbsp2_mux_fck: mcbsp2_mux_fck@4 {
111 compatible = "ti,composite-mux-clock";
112 clocks = <&per_96m_fck>, <&mcbsp_clks>;
117 mcbsp2_fck: mcbsp2_fck {
119 compatible = "ti,composite-clock";
120 clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>;
123 mcbsp3_mux_fck: mcbsp3_mux_fck@68 {
125 compatible = "ti,composite-mux-clock";
126 clocks = <&per_96m_fck>, <&mcbsp_clks>;
130 mcbsp3_fck: mcbsp3_fck {
132 compatible = "ti,composite-clock";
133 clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>;
136 mcbsp4_mux_fck: mcbsp4_mux_fck@68 {
138 compatible = "ti,composite-mux-clock";
139 clocks = <&per_96m_fck>, <&mcbsp_clks>;
144 mcbsp4_fck: mcbsp4_fck {
146 compatible = "ti,composite-clock";
147 clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>;
151 dummy_apb_pclk: dummy_apb_pclk {
153 compatible = "fixed-clock";
154 clock-frequency = <0x0>;
157 omap_32k_fck: omap_32k_fck {
159 compatible = "fixed-clock";
160 clock-frequency = <32768>;
163 virt_12m_ck: virt_12m_ck {
165 compatible = "fixed-clock";
166 clock-frequency = <12000000>;
169 virt_13m_ck: virt_13m_ck {
171 compatible = "fixed-clock";
172 clock-frequency = <13000000>;
175 virt_19200000_ck: virt_19200000_ck {
177 compatible = "fixed-clock";
178 clock-frequency = <19200000>;
181 virt_26000000_ck: virt_26000000_ck {
183 compatible = "fixed-clock";
184 clock-frequency = <26000000>;
187 virt_38_4m_ck: virt_38_4m_ck {
189 compatible = "fixed-clock";
190 clock-frequency = <38400000>;
193 dpll4_ck: dpll4_ck@d00 {
195 compatible = "ti,omap3-dpll-per-clock";
196 clocks = <&sys_ck>, <&sys_ck>;
197 reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
200 dpll4_m2_ck: dpll4_m2_ck@d48 {
202 compatible = "ti,divider-clock";
203 clocks = <&dpll4_ck>;
206 ti,index-starts-at-one;
209 dpll4_m2x2_mul_ck: dpll4_m2x2_mul_ck {
211 compatible = "fixed-factor-clock";
212 clocks = <&dpll4_m2_ck>;
217 dpll4_m2x2_ck: dpll4_m2x2_ck@d00 {
219 compatible = "ti,gate-clock";
220 clocks = <&dpll4_m2x2_mul_ck>;
221 ti,bit-shift = <0x1b>;
223 ti,set-bit-to-disable;
226 omap_96m_alwon_fck: omap_96m_alwon_fck {
228 compatible = "fixed-factor-clock";
229 clocks = <&dpll4_m2x2_ck>;
234 dpll3_ck: dpll3_ck@d00 {
236 compatible = "ti,omap3-dpll-core-clock";
237 clocks = <&sys_ck>, <&sys_ck>;
238 reg = <0x0d00>, <0x0d20>, <0x0d40>, <0x0d30>;
241 dpll3_m3_ck: dpll3_m3_ck@1140 {
243 compatible = "ti,divider-clock";
244 clocks = <&dpll3_ck>;
248 ti,index-starts-at-one;
251 dpll3_m3x2_mul_ck: dpll3_m3x2_mul_ck {
253 compatible = "fixed-factor-clock";
254 clocks = <&dpll3_m3_ck>;
259 dpll3_m3x2_ck: dpll3_m3x2_ck@d00 {
261 compatible = "ti,gate-clock";
262 clocks = <&dpll3_m3x2_mul_ck>;
263 ti,bit-shift = <0xc>;
265 ti,set-bit-to-disable;
268 emu_core_alwon_ck: emu_core_alwon_ck {
270 compatible = "fixed-factor-clock";
271 clocks = <&dpll3_m3x2_ck>;
276 sys_altclk: sys_altclk {
278 compatible = "fixed-clock";
279 clock-frequency = <0x0>;
282 mcbsp_clks: mcbsp_clks {
284 compatible = "fixed-clock";
285 clock-frequency = <0x0>;
288 dpll3_m2_ck: dpll3_m2_ck@d40 {
290 compatible = "ti,divider-clock";
291 clocks = <&dpll3_ck>;
295 ti,index-starts-at-one;
300 compatible = "fixed-factor-clock";
301 clocks = <&dpll3_m2_ck>;
306 dpll1_fck: dpll1_fck@940 {
308 compatible = "ti,divider-clock";
313 ti,index-starts-at-one;
316 dpll1_ck: dpll1_ck@904 {
318 compatible = "ti,omap3-dpll-clock";
319 clocks = <&sys_ck>, <&dpll1_fck>;
320 reg = <0x0904>, <0x0924>, <0x0940>, <0x0934>;
323 dpll1_x2_ck: dpll1_x2_ck {
325 compatible = "fixed-factor-clock";
326 clocks = <&dpll1_ck>;
331 dpll1_x2m2_ck: dpll1_x2m2_ck@944 {
333 compatible = "ti,divider-clock";
334 clocks = <&dpll1_x2_ck>;
337 ti,index-starts-at-one;
340 cm_96m_fck: cm_96m_fck {
342 compatible = "fixed-factor-clock";
343 clocks = <&omap_96m_alwon_fck>;
348 omap_96m_fck: omap_96m_fck@d40 {
350 compatible = "ti,mux-clock";
351 clocks = <&cm_96m_fck>, <&sys_ck>;
356 dpll4_m3_ck: dpll4_m3_ck@e40 {
358 compatible = "ti,divider-clock";
359 clocks = <&dpll4_ck>;
363 ti,index-starts-at-one;
366 dpll4_m3x2_mul_ck: dpll4_m3x2_mul_ck {
368 compatible = "fixed-factor-clock";
369 clocks = <&dpll4_m3_ck>;
374 dpll4_m3x2_ck: dpll4_m3x2_ck@d00 {
376 compatible = "ti,gate-clock";
377 clocks = <&dpll4_m3x2_mul_ck>;
378 ti,bit-shift = <0x1c>;
380 ti,set-bit-to-disable;
383 omap_54m_fck: omap_54m_fck@d40 {
385 compatible = "ti,mux-clock";
386 clocks = <&dpll4_m3x2_ck>, <&sys_altclk>;
391 cm_96m_d2_fck: cm_96m_d2_fck {
393 compatible = "fixed-factor-clock";
394 clocks = <&cm_96m_fck>;
399 omap_48m_fck: omap_48m_fck@d40 {
401 compatible = "ti,mux-clock";
402 clocks = <&cm_96m_d2_fck>, <&sys_altclk>;
407 omap_12m_fck: omap_12m_fck {
409 compatible = "fixed-factor-clock";
410 clocks = <&omap_48m_fck>;
415 dpll4_m4_ck: dpll4_m4_ck@e40 {
417 compatible = "ti,divider-clock";
418 clocks = <&dpll4_ck>;
421 ti,index-starts-at-one;
424 dpll4_m4x2_mul_ck: dpll4_m4x2_mul_ck {
426 compatible = "ti,fixed-factor-clock";
427 clocks = <&dpll4_m4_ck>;
433 dpll4_m4x2_ck: dpll4_m4x2_ck@d00 {
435 compatible = "ti,gate-clock";
436 clocks = <&dpll4_m4x2_mul_ck>;
437 ti,bit-shift = <0x1d>;
439 ti,set-bit-to-disable;
443 dpll4_m5_ck: dpll4_m5_ck@f40 {
445 compatible = "ti,divider-clock";
446 clocks = <&dpll4_ck>;
449 ti,index-starts-at-one;
452 dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck {
454 compatible = "ti,fixed-factor-clock";
455 clocks = <&dpll4_m5_ck>;
461 dpll4_m5x2_ck: dpll4_m5x2_ck@d00 {
463 compatible = "ti,gate-clock";
464 clocks = <&dpll4_m5x2_mul_ck>;
465 ti,bit-shift = <0x1e>;
467 ti,set-bit-to-disable;
471 dpll4_m6_ck: dpll4_m6_ck@1140 {
473 compatible = "ti,divider-clock";
474 clocks = <&dpll4_ck>;
478 ti,index-starts-at-one;
481 dpll4_m6x2_mul_ck: dpll4_m6x2_mul_ck {
483 compatible = "fixed-factor-clock";
484 clocks = <&dpll4_m6_ck>;
489 dpll4_m6x2_ck: dpll4_m6x2_ck@d00 {
491 compatible = "ti,gate-clock";
492 clocks = <&dpll4_m6x2_mul_ck>;
493 ti,bit-shift = <0x1f>;
495 ti,set-bit-to-disable;
498 emu_per_alwon_ck: emu_per_alwon_ck {
500 compatible = "fixed-factor-clock";
501 clocks = <&dpll4_m6x2_ck>;
506 clkout2_src_gate_ck: clkout2_src_gate_ck@d70 {
508 compatible = "ti,composite-no-wait-gate-clock";
514 clkout2_src_mux_ck: clkout2_src_mux_ck@d70 {
516 compatible = "ti,composite-mux-clock";
517 clocks = <&core_ck>, <&sys_ck>, <&cm_96m_fck>, <&omap_54m_fck>;
521 clkout2_src_ck: clkout2_src_ck {
523 compatible = "ti,composite-clock";
524 clocks = <&clkout2_src_gate_ck>, <&clkout2_src_mux_ck>;
527 sys_clkout2: sys_clkout2@d70 {
529 compatible = "ti,divider-clock";
530 clocks = <&clkout2_src_ck>;
534 ti,index-power-of-two;
539 compatible = "fixed-factor-clock";
540 clocks = <&dpll1_x2m2_ck>;
545 arm_fck: arm_fck@924 {
547 compatible = "ti,divider-clock";
553 emu_mpu_alwon_ck: emu_mpu_alwon_ck {
555 compatible = "fixed-factor-clock";
563 compatible = "ti,divider-clock";
567 ti,index-starts-at-one;
572 compatible = "ti,divider-clock";
577 ti,index-starts-at-one;
582 compatible = "ti,divider-clock";
587 ti,index-starts-at-one;
590 gpt10_gate_fck: gpt10_gate_fck@a00 {
592 compatible = "ti,composite-gate-clock";
598 gpt10_mux_fck: gpt10_mux_fck@a40 {
600 compatible = "ti,composite-mux-clock";
601 clocks = <&omap_32k_fck>, <&sys_ck>;
606 gpt10_fck: gpt10_fck {
608 compatible = "ti,composite-clock";
609 clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>;
612 gpt11_gate_fck: gpt11_gate_fck@a00 {
614 compatible = "ti,composite-gate-clock";
620 gpt11_mux_fck: gpt11_mux_fck@a40 {
622 compatible = "ti,composite-mux-clock";
623 clocks = <&omap_32k_fck>, <&sys_ck>;
628 gpt11_fck: gpt11_fck {
630 compatible = "ti,composite-clock";
631 clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>;
634 core_96m_fck: core_96m_fck {
636 compatible = "fixed-factor-clock";
637 clocks = <&omap_96m_fck>;
642 mmchs2_fck: mmchs2_fck@a00 {
644 compatible = "ti,wait-gate-clock";
645 clocks = <&core_96m_fck>;
650 mmchs1_fck: mmchs1_fck@a00 {
652 compatible = "ti,wait-gate-clock";
653 clocks = <&core_96m_fck>;
658 i2c3_fck: i2c3_fck@a00 {
660 compatible = "ti,wait-gate-clock";
661 clocks = <&core_96m_fck>;
666 i2c2_fck: i2c2_fck@a00 {
668 compatible = "ti,wait-gate-clock";
669 clocks = <&core_96m_fck>;
674 i2c1_fck: i2c1_fck@a00 {
676 compatible = "ti,wait-gate-clock";
677 clocks = <&core_96m_fck>;
682 mcbsp5_gate_fck: mcbsp5_gate_fck@a00 {
684 compatible = "ti,composite-gate-clock";
685 clocks = <&mcbsp_clks>;
690 mcbsp1_gate_fck: mcbsp1_gate_fck@a00 {
692 compatible = "ti,composite-gate-clock";
693 clocks = <&mcbsp_clks>;
698 core_48m_fck: core_48m_fck {
700 compatible = "fixed-factor-clock";
701 clocks = <&omap_48m_fck>;
706 mcspi4_fck: mcspi4_fck@a00 {
708 compatible = "ti,wait-gate-clock";
709 clocks = <&core_48m_fck>;
714 mcspi3_fck: mcspi3_fck@a00 {
716 compatible = "ti,wait-gate-clock";
717 clocks = <&core_48m_fck>;
722 mcspi2_fck: mcspi2_fck@a00 {
724 compatible = "ti,wait-gate-clock";
725 clocks = <&core_48m_fck>;
730 mcspi1_fck: mcspi1_fck@a00 {
732 compatible = "ti,wait-gate-clock";
733 clocks = <&core_48m_fck>;
738 uart2_fck: uart2_fck@a00 {
740 compatible = "ti,wait-gate-clock";
741 clocks = <&core_48m_fck>;
746 uart1_fck: uart1_fck@a00 {
748 compatible = "ti,wait-gate-clock";
749 clocks = <&core_48m_fck>;
754 core_12m_fck: core_12m_fck {
756 compatible = "fixed-factor-clock";
757 clocks = <&omap_12m_fck>;
762 hdq_fck: hdq_fck@a00 {
764 compatible = "ti,wait-gate-clock";
765 clocks = <&core_12m_fck>;
770 core_l3_ick: core_l3_ick {
772 compatible = "fixed-factor-clock";
778 sdrc_ick: sdrc_ick@a10 {
780 compatible = "ti,wait-gate-clock";
781 clocks = <&core_l3_ick>;
788 compatible = "fixed-factor-clock";
789 clocks = <&core_l3_ick>;
794 core_l4_ick: core_l4_ick {
796 compatible = "fixed-factor-clock";
802 mmchs2_ick: mmchs2_ick@a10 {
804 compatible = "ti,omap3-interface-clock";
805 clocks = <&core_l4_ick>;
810 mmchs1_ick: mmchs1_ick@a10 {
812 compatible = "ti,omap3-interface-clock";
813 clocks = <&core_l4_ick>;
818 hdq_ick: hdq_ick@a10 {
820 compatible = "ti,omap3-interface-clock";
821 clocks = <&core_l4_ick>;
826 mcspi4_ick: mcspi4_ick@a10 {
828 compatible = "ti,omap3-interface-clock";
829 clocks = <&core_l4_ick>;
834 mcspi3_ick: mcspi3_ick@a10 {
836 compatible = "ti,omap3-interface-clock";
837 clocks = <&core_l4_ick>;
842 mcspi2_ick: mcspi2_ick@a10 {
844 compatible = "ti,omap3-interface-clock";
845 clocks = <&core_l4_ick>;
850 mcspi1_ick: mcspi1_ick@a10 {
852 compatible = "ti,omap3-interface-clock";
853 clocks = <&core_l4_ick>;
858 i2c3_ick: i2c3_ick@a10 {
860 compatible = "ti,omap3-interface-clock";
861 clocks = <&core_l4_ick>;
866 i2c2_ick: i2c2_ick@a10 {
868 compatible = "ti,omap3-interface-clock";
869 clocks = <&core_l4_ick>;
874 i2c1_ick: i2c1_ick@a10 {
876 compatible = "ti,omap3-interface-clock";
877 clocks = <&core_l4_ick>;
882 uart2_ick: uart2_ick@a10 {
884 compatible = "ti,omap3-interface-clock";
885 clocks = <&core_l4_ick>;
890 uart1_ick: uart1_ick@a10 {
892 compatible = "ti,omap3-interface-clock";
893 clocks = <&core_l4_ick>;
898 gpt11_ick: gpt11_ick@a10 {
900 compatible = "ti,omap3-interface-clock";
901 clocks = <&core_l4_ick>;
906 gpt10_ick: gpt10_ick@a10 {
908 compatible = "ti,omap3-interface-clock";
909 clocks = <&core_l4_ick>;
914 mcbsp5_ick: mcbsp5_ick@a10 {
916 compatible = "ti,omap3-interface-clock";
917 clocks = <&core_l4_ick>;
922 mcbsp1_ick: mcbsp1_ick@a10 {
924 compatible = "ti,omap3-interface-clock";
925 clocks = <&core_l4_ick>;
930 omapctrl_ick: omapctrl_ick@a10 {
932 compatible = "ti,omap3-interface-clock";
933 clocks = <&core_l4_ick>;
938 dss_tv_fck: dss_tv_fck@e00 {
940 compatible = "ti,gate-clock";
941 clocks = <&omap_54m_fck>;
946 dss_96m_fck: dss_96m_fck@e00 {
948 compatible = "ti,gate-clock";
949 clocks = <&omap_96m_fck>;
954 dss2_alwon_fck: dss2_alwon_fck@e00 {
956 compatible = "ti,gate-clock";
964 compatible = "fixed-clock";
965 clock-frequency = <0>;
968 gpt1_gate_fck: gpt1_gate_fck@c00 {
970 compatible = "ti,composite-gate-clock";
976 gpt1_mux_fck: gpt1_mux_fck@c40 {
978 compatible = "ti,composite-mux-clock";
979 clocks = <&omap_32k_fck>, <&sys_ck>;
985 compatible = "ti,composite-clock";
986 clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>;
989 aes2_ick: aes2_ick@a10 {
991 compatible = "ti,omap3-interface-clock";
992 clocks = <&core_l4_ick>;
997 wkup_32k_fck: wkup_32k_fck {
999 compatible = "fixed-factor-clock";
1000 clocks = <&omap_32k_fck>;
1005 gpio1_dbck: gpio1_dbck@c00 {
1007 compatible = "ti,gate-clock";
1008 clocks = <&wkup_32k_fck>;
1013 sha12_ick: sha12_ick@a10 {
1015 compatible = "ti,omap3-interface-clock";
1016 clocks = <&core_l4_ick>;
1018 ti,bit-shift = <27>;
1021 wdt2_fck: wdt2_fck@c00 {
1023 compatible = "ti,wait-gate-clock";
1024 clocks = <&wkup_32k_fck>;
1029 wdt2_ick: wdt2_ick@c10 {
1031 compatible = "ti,omap3-interface-clock";
1032 clocks = <&wkup_l4_ick>;
1037 wdt1_ick: wdt1_ick@c10 {
1039 compatible = "ti,omap3-interface-clock";
1040 clocks = <&wkup_l4_ick>;
1045 gpio1_ick: gpio1_ick@c10 {
1047 compatible = "ti,omap3-interface-clock";
1048 clocks = <&wkup_l4_ick>;
1053 omap_32ksync_ick: omap_32ksync_ick@c10 {
1055 compatible = "ti,omap3-interface-clock";
1056 clocks = <&wkup_l4_ick>;
1061 gpt12_ick: gpt12_ick@c10 {
1063 compatible = "ti,omap3-interface-clock";
1064 clocks = <&wkup_l4_ick>;
1069 gpt1_ick: gpt1_ick@c10 {
1071 compatible = "ti,omap3-interface-clock";
1072 clocks = <&wkup_l4_ick>;
1077 per_96m_fck: per_96m_fck {
1079 compatible = "fixed-factor-clock";
1080 clocks = <&omap_96m_alwon_fck>;
1085 per_48m_fck: per_48m_fck {
1087 compatible = "fixed-factor-clock";
1088 clocks = <&omap_48m_fck>;
1093 uart3_fck: uart3_fck@1000 {
1095 compatible = "ti,wait-gate-clock";
1096 clocks = <&per_48m_fck>;
1098 ti,bit-shift = <11>;
1101 gpt2_gate_fck: gpt2_gate_fck@1000 {
1103 compatible = "ti,composite-gate-clock";
1109 gpt2_mux_fck: gpt2_mux_fck@1040 {
1111 compatible = "ti,composite-mux-clock";
1112 clocks = <&omap_32k_fck>, <&sys_ck>;
1116 gpt2_fck: gpt2_fck {
1118 compatible = "ti,composite-clock";
1119 clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>;
1122 gpt3_gate_fck: gpt3_gate_fck@1000 {
1124 compatible = "ti,composite-gate-clock";
1130 gpt3_mux_fck: gpt3_mux_fck@1040 {
1132 compatible = "ti,composite-mux-clock";
1133 clocks = <&omap_32k_fck>, <&sys_ck>;
1138 gpt3_fck: gpt3_fck {
1140 compatible = "ti,composite-clock";
1141 clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>;
1144 gpt4_gate_fck: gpt4_gate_fck@1000 {
1146 compatible = "ti,composite-gate-clock";
1152 gpt4_mux_fck: gpt4_mux_fck@1040 {
1154 compatible = "ti,composite-mux-clock";
1155 clocks = <&omap_32k_fck>, <&sys_ck>;
1160 gpt4_fck: gpt4_fck {
1162 compatible = "ti,composite-clock";
1163 clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>;
1166 gpt5_gate_fck: gpt5_gate_fck@1000 {
1168 compatible = "ti,composite-gate-clock";
1174 gpt5_mux_fck: gpt5_mux_fck@1040 {
1176 compatible = "ti,composite-mux-clock";
1177 clocks = <&omap_32k_fck>, <&sys_ck>;
1182 gpt5_fck: gpt5_fck {
1184 compatible = "ti,composite-clock";
1185 clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>;
1188 gpt6_gate_fck: gpt6_gate_fck@1000 {
1190 compatible = "ti,composite-gate-clock";
1196 gpt6_mux_fck: gpt6_mux_fck@1040 {
1198 compatible = "ti,composite-mux-clock";
1199 clocks = <&omap_32k_fck>, <&sys_ck>;
1204 gpt6_fck: gpt6_fck {
1206 compatible = "ti,composite-clock";
1207 clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>;
1210 gpt7_gate_fck: gpt7_gate_fck@1000 {
1212 compatible = "ti,composite-gate-clock";
1218 gpt7_mux_fck: gpt7_mux_fck@1040 {
1220 compatible = "ti,composite-mux-clock";
1221 clocks = <&omap_32k_fck>, <&sys_ck>;
1226 gpt7_fck: gpt7_fck {
1228 compatible = "ti,composite-clock";
1229 clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>;
1232 gpt8_gate_fck: gpt8_gate_fck@1000 {
1234 compatible = "ti,composite-gate-clock";
1240 gpt8_mux_fck: gpt8_mux_fck@1040 {
1242 compatible = "ti,composite-mux-clock";
1243 clocks = <&omap_32k_fck>, <&sys_ck>;
1248 gpt8_fck: gpt8_fck {
1250 compatible = "ti,composite-clock";
1251 clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>;
1254 gpt9_gate_fck: gpt9_gate_fck@1000 {
1256 compatible = "ti,composite-gate-clock";
1258 ti,bit-shift = <10>;
1262 gpt9_mux_fck: gpt9_mux_fck@1040 {
1264 compatible = "ti,composite-mux-clock";
1265 clocks = <&omap_32k_fck>, <&sys_ck>;
1270 gpt9_fck: gpt9_fck {
1272 compatible = "ti,composite-clock";
1273 clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>;
1276 per_32k_alwon_fck: per_32k_alwon_fck {
1278 compatible = "fixed-factor-clock";
1279 clocks = <&omap_32k_fck>;
1284 gpio6_dbck: gpio6_dbck@1000 {
1286 compatible = "ti,gate-clock";
1287 clocks = <&per_32k_alwon_fck>;
1289 ti,bit-shift = <17>;
1292 gpio5_dbck: gpio5_dbck@1000 {
1294 compatible = "ti,gate-clock";
1295 clocks = <&per_32k_alwon_fck>;
1297 ti,bit-shift = <16>;
1300 gpio4_dbck: gpio4_dbck@1000 {
1302 compatible = "ti,gate-clock";
1303 clocks = <&per_32k_alwon_fck>;
1305 ti,bit-shift = <15>;
1308 gpio3_dbck: gpio3_dbck@1000 {
1310 compatible = "ti,gate-clock";
1311 clocks = <&per_32k_alwon_fck>;
1313 ti,bit-shift = <14>;
1316 gpio2_dbck: gpio2_dbck@1000 {
1318 compatible = "ti,gate-clock";
1319 clocks = <&per_32k_alwon_fck>;
1321 ti,bit-shift = <13>;
1324 wdt3_fck: wdt3_fck@1000 {
1326 compatible = "ti,wait-gate-clock";
1327 clocks = <&per_32k_alwon_fck>;
1329 ti,bit-shift = <12>;
1332 per_l4_ick: per_l4_ick {
1334 compatible = "fixed-factor-clock";
1340 gpio6_ick: gpio6_ick@1010 {
1342 compatible = "ti,omap3-interface-clock";
1343 clocks = <&per_l4_ick>;
1345 ti,bit-shift = <17>;
1348 gpio5_ick: gpio5_ick@1010 {
1350 compatible = "ti,omap3-interface-clock";
1351 clocks = <&per_l4_ick>;
1353 ti,bit-shift = <16>;
1356 gpio4_ick: gpio4_ick@1010 {
1358 compatible = "ti,omap3-interface-clock";
1359 clocks = <&per_l4_ick>;
1361 ti,bit-shift = <15>;
1364 gpio3_ick: gpio3_ick@1010 {
1366 compatible = "ti,omap3-interface-clock";
1367 clocks = <&per_l4_ick>;
1369 ti,bit-shift = <14>;
1372 gpio2_ick: gpio2_ick@1010 {
1374 compatible = "ti,omap3-interface-clock";
1375 clocks = <&per_l4_ick>;
1377 ti,bit-shift = <13>;
1380 wdt3_ick: wdt3_ick@1010 {
1382 compatible = "ti,omap3-interface-clock";
1383 clocks = <&per_l4_ick>;
1385 ti,bit-shift = <12>;
1388 uart3_ick: uart3_ick@1010 {
1390 compatible = "ti,omap3-interface-clock";
1391 clocks = <&per_l4_ick>;
1393 ti,bit-shift = <11>;
1396 uart4_ick: uart4_ick@1010 {
1398 compatible = "ti,omap3-interface-clock";
1399 clocks = <&per_l4_ick>;
1401 ti,bit-shift = <18>;
1404 gpt9_ick: gpt9_ick@1010 {
1406 compatible = "ti,omap3-interface-clock";
1407 clocks = <&per_l4_ick>;
1409 ti,bit-shift = <10>;
1412 gpt8_ick: gpt8_ick@1010 {
1414 compatible = "ti,omap3-interface-clock";
1415 clocks = <&per_l4_ick>;
1420 gpt7_ick: gpt7_ick@1010 {
1422 compatible = "ti,omap3-interface-clock";
1423 clocks = <&per_l4_ick>;
1428 gpt6_ick: gpt6_ick@1010 {
1430 compatible = "ti,omap3-interface-clock";
1431 clocks = <&per_l4_ick>;
1436 gpt5_ick: gpt5_ick@1010 {
1438 compatible = "ti,omap3-interface-clock";
1439 clocks = <&per_l4_ick>;
1444 gpt4_ick: gpt4_ick@1010 {
1446 compatible = "ti,omap3-interface-clock";
1447 clocks = <&per_l4_ick>;
1452 gpt3_ick: gpt3_ick@1010 {
1454 compatible = "ti,omap3-interface-clock";
1455 clocks = <&per_l4_ick>;
1460 gpt2_ick: gpt2_ick@1010 {
1462 compatible = "ti,omap3-interface-clock";
1463 clocks = <&per_l4_ick>;
1468 mcbsp2_ick: mcbsp2_ick@1010 {
1470 compatible = "ti,omap3-interface-clock";
1471 clocks = <&per_l4_ick>;
1476 mcbsp3_ick: mcbsp3_ick@1010 {
1478 compatible = "ti,omap3-interface-clock";
1479 clocks = <&per_l4_ick>;
1484 mcbsp4_ick: mcbsp4_ick@1010 {
1486 compatible = "ti,omap3-interface-clock";
1487 clocks = <&per_l4_ick>;
1492 mcbsp2_gate_fck: mcbsp2_gate_fck@1000 {
1494 compatible = "ti,composite-gate-clock";
1495 clocks = <&mcbsp_clks>;
1500 mcbsp3_gate_fck: mcbsp3_gate_fck@1000 {
1502 compatible = "ti,composite-gate-clock";
1503 clocks = <&mcbsp_clks>;
1508 mcbsp4_gate_fck: mcbsp4_gate_fck@1000 {
1510 compatible = "ti,composite-gate-clock";
1511 clocks = <&mcbsp_clks>;
1516 emu_src_mux_ck: emu_src_mux_ck@1140 {
1518 compatible = "ti,mux-clock";
1519 clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
1523 emu_src_ck: emu_src_ck {
1525 compatible = "ti,clkdm-gate-clock";
1526 clocks = <&emu_src_mux_ck>;
1529 pclk_fck: pclk_fck@1140 {
1531 compatible = "ti,divider-clock";
1532 clocks = <&emu_src_ck>;
1536 ti,index-starts-at-one;
1539 pclkx2_fck: pclkx2_fck@1140 {
1541 compatible = "ti,divider-clock";
1542 clocks = <&emu_src_ck>;
1546 ti,index-starts-at-one;
1549 atclk_fck: atclk_fck@1140 {
1551 compatible = "ti,divider-clock";
1552 clocks = <&emu_src_ck>;
1556 ti,index-starts-at-one;
1559 traceclk_src_fck: traceclk_src_fck@1140 {
1561 compatible = "ti,mux-clock";
1562 clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
1567 traceclk_fck: traceclk_fck@1140 {
1569 compatible = "ti,divider-clock";
1570 clocks = <&traceclk_src_fck>;
1571 ti,bit-shift = <11>;
1574 ti,index-starts-at-one;
1577 secure_32k_fck: secure_32k_fck {
1579 compatible = "fixed-clock";
1580 clock-frequency = <32768>;
1583 gpt12_fck: gpt12_fck {
1585 compatible = "fixed-factor-clock";
1586 clocks = <&secure_32k_fck>;
1591 wdt1_fck: wdt1_fck {
1593 compatible = "fixed-factor-clock";
1594 clocks = <&secure_32k_fck>;
1601 core_l3_clkdm: core_l3_clkdm {
1602 compatible = "ti,clockdomain";
1603 clocks = <&sdrc_ick>;
1606 dpll3_clkdm: dpll3_clkdm {
1607 compatible = "ti,clockdomain";
1608 clocks = <&dpll3_ck>;
1611 dpll1_clkdm: dpll1_clkdm {
1612 compatible = "ti,clockdomain";
1613 clocks = <&dpll1_ck>;
1616 per_clkdm: per_clkdm {
1617 compatible = "ti,clockdomain";
1618 clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
1619 <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
1620 <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
1621 <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
1622 <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
1623 <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
1624 <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
1628 emu_clkdm: emu_clkdm {
1629 compatible = "ti,clockdomain";
1630 clocks = <&emu_src_ck>;
1633 dpll4_clkdm: dpll4_clkdm {
1634 compatible = "ti,clockdomain";
1635 clocks = <&dpll4_ck>;
1638 wkup_clkdm: wkup_clkdm {
1639 compatible = "ti,clockdomain";
1640 clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>,
1641 <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>,
1645 dss_clkdm: dss_clkdm {
1646 compatible = "ti,clockdomain";
1647 clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>;
1650 core_l4_clkdm: core_l4_clkdm {
1651 compatible = "ti,clockdomain";
1652 clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
1653 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
1654 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
1655 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
1656 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
1657 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
1658 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
1659 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
1660 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>;