1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
3 * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
4 * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
6 #include <dt-bindings/pinctrl/stm32-pinfunc.h>
9 adc1_in6_pins_a: adc1-in6 {
11 pinmux = <STM32_PINMUX('F', 12, ANALOG)>;
15 adc12_ain_pins_a: adc12-ain-0 {
17 pinmux = <STM32_PINMUX('C', 3, ANALOG)>, /* ADC1 in13 */
18 <STM32_PINMUX('F', 12, ANALOG)>, /* ADC1 in6 */
19 <STM32_PINMUX('F', 13, ANALOG)>, /* ADC2 in2 */
20 <STM32_PINMUX('F', 14, ANALOG)>; /* ADC2 in6 */
24 adc12_usb_cc_pins_a: adc12-usb-cc-pins-0 {
26 pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
27 <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
33 pinmux = <STM32_PINMUX('A', 15, AF4)>;
40 cec_pins_sleep_a: cec-sleep-0 {
42 pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
48 pinmux = <STM32_PINMUX('B', 6, AF5)>;
55 cec_pins_sleep_b: cec-sleep-1 {
57 pinmux = <STM32_PINMUX('B', 6, ANALOG)>; /* HDMI_CEC */
61 dac_ch1_pins_a: dac-ch1 {
63 pinmux = <STM32_PINMUX('A', 4, ANALOG)>;
67 dac_ch2_pins_a: dac-ch2 {
69 pinmux = <STM32_PINMUX('A', 5, ANALOG)>;
75 pinmux = <STM32_PINMUX('H', 8, AF13)>,/* DCMI_HSYNC */
76 <STM32_PINMUX('B', 7, AF13)>,/* DCMI_VSYNC */
77 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
78 <STM32_PINMUX('H', 9, AF13)>,/* DCMI_D0 */
79 <STM32_PINMUX('H', 10, AF13)>,/* DCMI_D1 */
80 <STM32_PINMUX('H', 11, AF13)>,/* DCMI_D2 */
81 <STM32_PINMUX('H', 12, AF13)>,/* DCMI_D3 */
82 <STM32_PINMUX('H', 14, AF13)>,/* DCMI_D4 */
83 <STM32_PINMUX('I', 4, AF13)>,/* DCMI_D5 */
84 <STM32_PINMUX('B', 8, AF13)>,/* DCMI_D6 */
85 <STM32_PINMUX('E', 6, AF13)>,/* DCMI_D7 */
86 <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
87 <STM32_PINMUX('H', 7, AF13)>,/* DCMI_D9 */
88 <STM32_PINMUX('I', 3, AF13)>,/* DCMI_D10 */
89 <STM32_PINMUX('H', 15, AF13)>;/* DCMI_D11 */
94 dcmi_sleep_pins_a: dcmi-sleep-0 {
96 pinmux = <STM32_PINMUX('H', 8, ANALOG)>,/* DCMI_HSYNC */
97 <STM32_PINMUX('B', 7, ANALOG)>,/* DCMI_VSYNC */
98 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
99 <STM32_PINMUX('H', 9, ANALOG)>,/* DCMI_D0 */
100 <STM32_PINMUX('H', 10, ANALOG)>,/* DCMI_D1 */
101 <STM32_PINMUX('H', 11, ANALOG)>,/* DCMI_D2 */
102 <STM32_PINMUX('H', 12, ANALOG)>,/* DCMI_D3 */
103 <STM32_PINMUX('H', 14, ANALOG)>,/* DCMI_D4 */
104 <STM32_PINMUX('I', 4, ANALOG)>,/* DCMI_D5 */
105 <STM32_PINMUX('B', 8, ANALOG)>,/* DCMI_D6 */
106 <STM32_PINMUX('E', 6, ANALOG)>,/* DCMI_D7 */
107 <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
108 <STM32_PINMUX('H', 7, ANALOG)>,/* DCMI_D9 */
109 <STM32_PINMUX('I', 3, ANALOG)>,/* DCMI_D10 */
110 <STM32_PINMUX('H', 15, ANALOG)>;/* DCMI_D11 */
114 ethernet0_rgmii_pins_a: rgmii-0 {
116 pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
117 <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
118 <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
119 <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
120 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
121 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
122 <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
123 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
129 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
135 pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
136 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
137 <STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */
138 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
139 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
140 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
145 ethernet0_rgmii_pins_sleep_a: rgmii-sleep-0 {
147 pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
148 <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
149 <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
150 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
151 <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
152 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
153 <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
154 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
155 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
156 <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
157 <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
158 <STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */
159 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
160 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
161 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
167 pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
168 <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
169 <STM32_PINMUX('D', 11, AF12)>, /* FMC_A16_FMC_CLE */
170 <STM32_PINMUX('D', 12, AF12)>, /* FMC_A17_FMC_ALE */
171 <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
172 <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
173 <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
174 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
175 <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
176 <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
177 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
178 <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
179 <STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
185 pinmux = <STM32_PINMUX('D', 6, AF12)>; /* FMC_NWAIT */
190 fmc_sleep_pins_a: fmc-sleep-0 {
192 pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
193 <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
194 <STM32_PINMUX('D', 11, ANALOG)>, /* FMC_A16_FMC_CLE */
195 <STM32_PINMUX('D', 12, ANALOG)>, /* FMC_A17_FMC_ALE */
196 <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
197 <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
198 <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
199 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
200 <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
201 <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
202 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
203 <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
204 <STM32_PINMUX('D', 6, ANALOG)>, /* FMC_NWAIT */
205 <STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
209 i2c1_pins_a: i2c1-0 {
211 pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
212 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
219 i2c1_pins_sleep_a: i2c1-1 {
221 pinmux = <STM32_PINMUX('D', 12, ANALOG)>, /* I2C1_SCL */
222 <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
226 i2c1_pins_b: i2c1-2 {
228 pinmux = <STM32_PINMUX('F', 14, AF5)>, /* I2C1_SCL */
229 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
236 i2c1_pins_sleep_b: i2c1-3 {
238 pinmux = <STM32_PINMUX('F', 14, ANALOG)>, /* I2C1_SCL */
239 <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
243 i2c2_pins_a: i2c2-0 {
245 pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */
246 <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
253 i2c2_pins_sleep_a: i2c2-1 {
255 pinmux = <STM32_PINMUX('H', 4, ANALOG)>, /* I2C2_SCL */
256 <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
260 i2c2_pins_b1: i2c2-2 {
262 pinmux = <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
269 i2c2_pins_sleep_b1: i2c2-3 {
271 pinmux = <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
275 i2c5_pins_a: i2c5-0 {
277 pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
278 <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
285 i2c5_pins_sleep_a: i2c5-1 {
287 pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
288 <STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
293 i2s2_pins_a: i2s2-0 {
295 pinmux = <STM32_PINMUX('I', 3, AF5)>, /* I2S2_SDO */
296 <STM32_PINMUX('B', 9, AF5)>, /* I2S2_WS */
297 <STM32_PINMUX('A', 9, AF5)>; /* I2S2_CK */
304 i2s2_pins_sleep_a: i2s2-1 {
306 pinmux = <STM32_PINMUX('I', 3, ANALOG)>, /* I2S2_SDO */
307 <STM32_PINMUX('B', 9, ANALOG)>, /* I2S2_WS */
308 <STM32_PINMUX('A', 9, ANALOG)>; /* I2S2_CK */
312 ltdc_pins_a: ltdc-a-0 {
314 pinmux = <STM32_PINMUX('G', 7, AF14)>, /* LCD_CLK */
315 <STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
316 <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
317 <STM32_PINMUX('F', 10, AF14)>, /* LCD_DE */
318 <STM32_PINMUX('H', 2, AF14)>, /* LCD_R0 */
319 <STM32_PINMUX('H', 3, AF14)>, /* LCD_R1 */
320 <STM32_PINMUX('H', 8, AF14)>, /* LCD_R2 */
321 <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
322 <STM32_PINMUX('H', 10, AF14)>, /* LCD_R4 */
323 <STM32_PINMUX('C', 0, AF14)>, /* LCD_R5 */
324 <STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
325 <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
326 <STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
327 <STM32_PINMUX('E', 6, AF14)>, /* LCD_G1 */
328 <STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
329 <STM32_PINMUX('H', 14, AF14)>, /* LCD_G3 */
330 <STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
331 <STM32_PINMUX('I', 0, AF14)>, /* LCD_G5 */
332 <STM32_PINMUX('I', 1, AF14)>, /* LCD_G6 */
333 <STM32_PINMUX('I', 2, AF14)>, /* LCD_G7 */
334 <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
335 <STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
336 <STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
337 <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
338 <STM32_PINMUX('I', 4, AF14)>, /* LCD_B4 */
339 <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
340 <STM32_PINMUX('B', 8, AF14)>, /* LCD_B6 */
341 <STM32_PINMUX('D', 8, AF14)>; /* LCD_B7 */
348 ltdc_pins_sleep_a: ltdc-a-1 {
350 pinmux = <STM32_PINMUX('G', 7, ANALOG)>, /* LCD_CLK */
351 <STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
352 <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
353 <STM32_PINMUX('F', 10, ANALOG)>, /* LCD_DE */
354 <STM32_PINMUX('H', 2, ANALOG)>, /* LCD_R0 */
355 <STM32_PINMUX('H', 3, ANALOG)>, /* LCD_R1 */
356 <STM32_PINMUX('H', 8, ANALOG)>, /* LCD_R2 */
357 <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
358 <STM32_PINMUX('H', 10, ANALOG)>, /* LCD_R4 */
359 <STM32_PINMUX('C', 0, ANALOG)>, /* LCD_R5 */
360 <STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
361 <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
362 <STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
363 <STM32_PINMUX('E', 6, ANALOG)>, /* LCD_G1 */
364 <STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
365 <STM32_PINMUX('H', 14, ANALOG)>, /* LCD_G3 */
366 <STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
367 <STM32_PINMUX('I', 0, ANALOG)>, /* LCD_G5 */
368 <STM32_PINMUX('I', 1, ANALOG)>, /* LCD_G6 */
369 <STM32_PINMUX('I', 2, ANALOG)>, /* LCD_G7 */
370 <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
371 <STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
372 <STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
373 <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
374 <STM32_PINMUX('I', 4, ANALOG)>, /* LCD_B4 */
375 <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
376 <STM32_PINMUX('B', 8, ANALOG)>, /* LCD_B6 */
377 <STM32_PINMUX('D', 8, ANALOG)>; /* LCD_B7 */
381 ltdc_pins_b: ltdc-b-0 {
383 pinmux = <STM32_PINMUX('I', 14, AF14)>, /* LCD_CLK */
384 <STM32_PINMUX('I', 12, AF14)>, /* LCD_HSYNC */
385 <STM32_PINMUX('I', 13, AF14)>, /* LCD_VSYNC */
386 <STM32_PINMUX('K', 7, AF14)>, /* LCD_DE */
387 <STM32_PINMUX('I', 15, AF14)>, /* LCD_R0 */
388 <STM32_PINMUX('J', 0, AF14)>, /* LCD_R1 */
389 <STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */
390 <STM32_PINMUX('J', 2, AF14)>, /* LCD_R3 */
391 <STM32_PINMUX('J', 3, AF14)>, /* LCD_R4 */
392 <STM32_PINMUX('J', 4, AF14)>, /* LCD_R5 */
393 <STM32_PINMUX('J', 5, AF14)>, /* LCD_R6 */
394 <STM32_PINMUX('J', 6, AF14)>, /* LCD_R7 */
395 <STM32_PINMUX('J', 7, AF14)>, /* LCD_G0 */
396 <STM32_PINMUX('J', 8, AF14)>, /* LCD_G1 */
397 <STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */
398 <STM32_PINMUX('J', 10, AF14)>, /* LCD_G3 */
399 <STM32_PINMUX('J', 11, AF14)>, /* LCD_G4 */
400 <STM32_PINMUX('K', 0, AF14)>, /* LCD_G5 */
401 <STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */
402 <STM32_PINMUX('K', 2, AF14)>, /* LCD_G7 */
403 <STM32_PINMUX('J', 12, AF14)>, /* LCD_B0 */
404 <STM32_PINMUX('J', 13, AF14)>, /* LCD_B1 */
405 <STM32_PINMUX('J', 14, AF14)>, /* LCD_B2 */
406 <STM32_PINMUX('J', 15, AF14)>, /* LCD_B3 */
407 <STM32_PINMUX('K', 3, AF14)>, /* LCD_B4 */
408 <STM32_PINMUX('K', 4, AF14)>, /* LCD_B5 */
409 <STM32_PINMUX('K', 5, AF14)>, /* LCD_B6 */
410 <STM32_PINMUX('K', 6, AF14)>; /* LCD_B7 */
417 ltdc_pins_sleep_b: ltdc-b-1 {
419 pinmux = <STM32_PINMUX('I', 14, ANALOG)>, /* LCD_CLK */
420 <STM32_PINMUX('I', 12, ANALOG)>, /* LCD_HSYNC */
421 <STM32_PINMUX('I', 13, ANALOG)>, /* LCD_VSYNC */
422 <STM32_PINMUX('K', 7, ANALOG)>, /* LCD_DE */
423 <STM32_PINMUX('I', 15, ANALOG)>, /* LCD_R0 */
424 <STM32_PINMUX('J', 0, ANALOG)>, /* LCD_R1 */
425 <STM32_PINMUX('J', 1, ANALOG)>, /* LCD_R2 */
426 <STM32_PINMUX('J', 2, ANALOG)>, /* LCD_R3 */
427 <STM32_PINMUX('J', 3, ANALOG)>, /* LCD_R4 */
428 <STM32_PINMUX('J', 4, ANALOG)>, /* LCD_R5 */
429 <STM32_PINMUX('J', 5, ANALOG)>, /* LCD_R6 */
430 <STM32_PINMUX('J', 6, ANALOG)>, /* LCD_R7 */
431 <STM32_PINMUX('J', 7, ANALOG)>, /* LCD_G0 */
432 <STM32_PINMUX('J', 8, ANALOG)>, /* LCD_G1 */
433 <STM32_PINMUX('J', 9, ANALOG)>, /* LCD_G2 */
434 <STM32_PINMUX('J', 10, ANALOG)>, /* LCD_G3 */
435 <STM32_PINMUX('J', 11, ANALOG)>, /* LCD_G4 */
436 <STM32_PINMUX('K', 0, ANALOG)>, /* LCD_G5 */
437 <STM32_PINMUX('K', 1, ANALOG)>, /* LCD_G6 */
438 <STM32_PINMUX('K', 2, ANALOG)>, /* LCD_G7 */
439 <STM32_PINMUX('J', 12, ANALOG)>, /* LCD_B0 */
440 <STM32_PINMUX('J', 13, ANALOG)>, /* LCD_B1 */
441 <STM32_PINMUX('J', 14, ANALOG)>, /* LCD_B2 */
442 <STM32_PINMUX('J', 15, ANALOG)>, /* LCD_B3 */
443 <STM32_PINMUX('K', 3, ANALOG)>, /* LCD_B4 */
444 <STM32_PINMUX('K', 4, ANALOG)>, /* LCD_B5 */
445 <STM32_PINMUX('K', 5, ANALOG)>, /* LCD_B6 */
446 <STM32_PINMUX('K', 6, ANALOG)>; /* LCD_B7 */
450 m_can1_pins_a: m-can1-0 {
452 pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
458 pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
463 m_can1_sleep_pins_a: m_can1-sleep-0 {
465 pinmux = <STM32_PINMUX('H', 13, ANALOG)>, /* CAN1_TX */
466 <STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
470 pwm1_pins_a: pwm1-0 {
472 pinmux = <STM32_PINMUX('E', 9, AF1)>, /* TIM1_CH1 */
473 <STM32_PINMUX('E', 11, AF1)>, /* TIM1_CH2 */
474 <STM32_PINMUX('E', 14, AF1)>; /* TIM1_CH4 */
481 pwm1_sleep_pins_a: pwm1-sleep-0 {
483 pinmux = <STM32_PINMUX('E', 9, ANALOG)>, /* TIM1_CH1 */
484 <STM32_PINMUX('E', 11, ANALOG)>, /* TIM1_CH2 */
485 <STM32_PINMUX('E', 14, ANALOG)>; /* TIM1_CH4 */
489 pwm2_pins_a: pwm2-0 {
491 pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
498 pwm2_sleep_pins_a: pwm2-sleep-0 {
500 pinmux = <STM32_PINMUX('A', 3, ANALOG)>; /* TIM2_CH4 */
504 pwm3_pins_a: pwm3-0 {
506 pinmux = <STM32_PINMUX('C', 7, AF2)>; /* TIM3_CH2 */
513 pwm3_sleep_pins_a: pwm3-sleep-0 {
515 pinmux = <STM32_PINMUX('C', 7, ANALOG)>; /* TIM3_CH2 */
519 pwm4_pins_a: pwm4-0 {
521 pinmux = <STM32_PINMUX('D', 14, AF2)>, /* TIM4_CH3 */
522 <STM32_PINMUX('D', 15, AF2)>; /* TIM4_CH4 */
529 pwm4_sleep_pins_a: pwm4-sleep-0 {
531 pinmux = <STM32_PINMUX('D', 14, ANALOG)>, /* TIM4_CH3 */
532 <STM32_PINMUX('D', 15, ANALOG)>; /* TIM4_CH4 */
536 pwm4_pins_b: pwm4-1 {
538 pinmux = <STM32_PINMUX('D', 13, AF2)>; /* TIM4_CH2 */
545 pwm4_sleep_pins_b: pwm4-sleep-1 {
547 pinmux = <STM32_PINMUX('D', 13, ANALOG)>; /* TIM4_CH2 */
551 pwm5_pins_a: pwm5-0 {
553 pinmux = <STM32_PINMUX('H', 11, AF2)>; /* TIM5_CH2 */
560 pwm5_sleep_pins_a: pwm5-sleep-0 {
562 pinmux = <STM32_PINMUX('H', 11, ANALOG)>; /* TIM5_CH2 */
566 pwm8_pins_a: pwm8-0 {
568 pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */
575 pwm8_sleep_pins_a: pwm8-sleep-0 {
577 pinmux = <STM32_PINMUX('I', 2, ANALOG)>; /* TIM8_CH4 */
581 pwm12_pins_a: pwm12-0 {
583 pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */
590 pwm12_sleep_pins_a: pwm12-sleep-0 {
592 pinmux = <STM32_PINMUX('H', 6, ANALOG)>; /* TIM12_CH1 */
596 qspi_clk_pins_a: qspi-clk-0 {
598 pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */
605 qspi_clk_sleep_pins_a: qspi-clk-sleep-0 {
607 pinmux = <STM32_PINMUX('F', 10, ANALOG)>; /* QSPI_CLK */
611 qspi_bk1_pins_a: qspi-bk1-0 {
613 pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */
614 <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
615 <STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */
616 <STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */
622 pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */
629 qspi_bk1_sleep_pins_a: qspi-bk1-sleep-0 {
631 pinmux = <STM32_PINMUX('F', 8, ANALOG)>, /* QSPI_BK1_IO0 */
632 <STM32_PINMUX('F', 9, ANALOG)>, /* QSPI_BK1_IO1 */
633 <STM32_PINMUX('F', 7, ANALOG)>, /* QSPI_BK1_IO2 */
634 <STM32_PINMUX('F', 6, ANALOG)>, /* QSPI_BK1_IO3 */
635 <STM32_PINMUX('B', 6, ANALOG)>; /* QSPI_BK1_NCS */
639 qspi_bk2_pins_a: qspi-bk2-0 {
641 pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */
642 <STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */
643 <STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */
644 <STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */
650 pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */
657 qspi_bk2_sleep_pins_a: qspi-bk2-sleep-0 {
659 pinmux = <STM32_PINMUX('H', 2, ANALOG)>, /* QSPI_BK2_IO0 */
660 <STM32_PINMUX('H', 3, ANALOG)>, /* QSPI_BK2_IO1 */
661 <STM32_PINMUX('G', 10, ANALOG)>, /* QSPI_BK2_IO2 */
662 <STM32_PINMUX('G', 7, ANALOG)>, /* QSPI_BK2_IO3 */
663 <STM32_PINMUX('C', 0, ANALOG)>; /* QSPI_BK2_NCS */
667 sai2a_pins_a: sai2a-0 {
669 pinmux = <STM32_PINMUX('I', 5, AF10)>, /* SAI2_SCK_A */
670 <STM32_PINMUX('I', 6, AF10)>, /* SAI2_SD_A */
671 <STM32_PINMUX('I', 7, AF10)>, /* SAI2_FS_A */
672 <STM32_PINMUX('E', 0, AF10)>; /* SAI2_MCLK_A */
679 sai2a_sleep_pins_a: sai2a-1 {
681 pinmux = <STM32_PINMUX('I', 5, ANALOG)>, /* SAI2_SCK_A */
682 <STM32_PINMUX('I', 6, ANALOG)>, /* SAI2_SD_A */
683 <STM32_PINMUX('I', 7, ANALOG)>, /* SAI2_FS_A */
684 <STM32_PINMUX('E', 0, ANALOG)>; /* SAI2_MCLK_A */
688 sai2b_pins_a: sai2b-0 {
690 pinmux = <STM32_PINMUX('E', 12, AF10)>, /* SAI2_SCK_B */
691 <STM32_PINMUX('E', 13, AF10)>, /* SAI2_FS_B */
692 <STM32_PINMUX('E', 14, AF10)>; /* SAI2_MCLK_B */
698 pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
703 sai2b_sleep_pins_a: sai2b-1 {
705 pinmux = <STM32_PINMUX('F', 11, ANALOG)>, /* SAI2_SD_B */
706 <STM32_PINMUX('E', 12, ANALOG)>, /* SAI2_SCK_B */
707 <STM32_PINMUX('E', 13, ANALOG)>, /* SAI2_FS_B */
708 <STM32_PINMUX('E', 14, ANALOG)>; /* SAI2_MCLK_B */
712 sai2b_pins_b: sai2b-2 {
714 pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
719 sai2b_sleep_pins_b: sai2b-3 {
721 pinmux = <STM32_PINMUX('F', 11, ANALOG)>; /* SAI2_SD_B */
725 sai4a_pins_a: sai4a-0 {
727 pinmux = <STM32_PINMUX('B', 5, AF10)>; /* SAI4_SD_A */
734 sai4a_sleep_pins_a: sai4a-1 {
736 pinmux = <STM32_PINMUX('B', 5, ANALOG)>; /* SAI4_SD_A */
740 sdmmc1_b4_pins_a: sdmmc1-b4-0 {
742 pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
743 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
744 <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
745 <STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
746 <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
752 pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
759 sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
761 pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
762 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
763 <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
764 <STM32_PINMUX('C', 11, AF12)>; /* SDMMC1_D3 */
770 pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
776 pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
783 sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
785 pinmux = <STM32_PINMUX('C', 8, ANALOG)>, /* SDMMC1_D0 */
786 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
787 <STM32_PINMUX('C', 10, ANALOG)>, /* SDMMC1_D2 */
788 <STM32_PINMUX('C', 11, ANALOG)>, /* SDMMC1_D3 */
789 <STM32_PINMUX('C', 12, ANALOG)>, /* SDMMC1_CK */
790 <STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
794 sdmmc1_dir_pins_a: sdmmc1-dir-0 {
796 pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
797 <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
798 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
804 pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
809 sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
811 pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
812 <STM32_PINMUX('C', 7, ANALOG)>, /* SDMMC1_D123DIR */
813 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
814 <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
818 sdmmc2_b4_pins_a: sdmmc2-b4-0 {
820 pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
821 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
822 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
823 <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
824 <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
830 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
837 sdmmc2_b4_od_pins_a: sdmmc2-b4-od-0 {
839 pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
840 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
841 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
842 <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
848 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
854 pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
861 sdmmc2_b4_sleep_pins_a: sdmmc2-b4-sleep-0 {
863 pinmux = <STM32_PINMUX('B', 14, ANALOG)>, /* SDMMC2_D0 */
864 <STM32_PINMUX('B', 15, ANALOG)>, /* SDMMC2_D1 */
865 <STM32_PINMUX('B', 3, ANALOG)>, /* SDMMC2_D2 */
866 <STM32_PINMUX('B', 4, ANALOG)>, /* SDMMC2_D3 */
867 <STM32_PINMUX('E', 3, ANALOG)>, /* SDMMC2_CK */
868 <STM32_PINMUX('G', 6, ANALOG)>; /* SDMMC2_CMD */
872 sdmmc2_b4_pins_b: sdmmc2-b4-1 {
874 pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
875 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
876 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
877 <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
878 <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
884 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
891 sdmmc2_b4_od_pins_b: sdmmc2-b4-od-1 {
893 pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
894 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
895 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
896 <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
902 pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
908 pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
915 sdmmc2_d47_pins_a: sdmmc2-d47-0 {
917 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
918 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
919 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
920 <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
927 sdmmc2_d47_sleep_pins_a: sdmmc2-d47-sleep-0 {
929 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
930 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
931 <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
932 <STM32_PINMUX('D', 3, ANALOG)>; /* SDMMC2_D7 */
936 sdmmc3_b4_pins_a: sdmmc3-b4-0 {
938 pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
939 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
940 <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
941 <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
942 <STM32_PINMUX('F', 1, AF9)>; /* SDMMC3_CMD */
948 pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
955 sdmmc3_b4_od_pins_a: sdmmc3-b4-od-0 {
957 pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
958 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
959 <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
960 <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
966 pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
972 pinmux = <STM32_PINMUX('F', 1, AF9)>; /* SDMMC2_CMD */
979 sdmmc3_b4_sleep_pins_a: sdmmc3-b4-sleep-0 {
981 pinmux = <STM32_PINMUX('F', 0, ANALOG)>, /* SDMMC3_D0 */
982 <STM32_PINMUX('F', 4, ANALOG)>, /* SDMMC3_D1 */
983 <STM32_PINMUX('F', 5, ANALOG)>, /* SDMMC3_D2 */
984 <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
985 <STM32_PINMUX('G', 15, ANALOG)>, /* SDMMC3_CK */
986 <STM32_PINMUX('F', 1, ANALOG)>; /* SDMMC3_CMD */
990 spdifrx_pins_a: spdifrx-0 {
992 pinmux = <STM32_PINMUX('G', 12, AF8)>; /* SPDIF_IN1 */
997 spdifrx_sleep_pins_a: spdifrx-1 {
999 pinmux = <STM32_PINMUX('G', 12, ANALOG)>; /* SPDIF_IN1 */
1003 uart4_pins_a: uart4-0 {
1005 pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
1011 pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1016 uart4_pins_b: uart4-1 {
1018 pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
1024 pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1029 uart7_pins_a: uart7-0 {
1031 pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART4_TX */
1037 pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART4_RX */
1038 <STM32_PINMUX('E', 10, AF7)>, /* UART4_CTS */
1039 <STM32_PINMUX('E', 9, AF7)>; /* UART4_RTS */
1046 i2c2_pins_b2: i2c2-0 {
1048 pinmux = <STM32_PINMUX('Z', 0, AF3)>; /* I2C2_SCL */
1055 i2c2_pins_sleep_b2: i2c2-1 {
1057 pinmux = <STM32_PINMUX('Z', 0, ANALOG)>; /* I2C2_SCL */
1061 i2c4_pins_a: i2c4-0 {
1063 pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */
1064 <STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */
1071 i2c4_pins_sleep_a: i2c4-1 {
1073 pinmux = <STM32_PINMUX('Z', 4, ANALOG)>, /* I2C4_SCL */
1074 <STM32_PINMUX('Z', 5, ANALOG)>; /* I2C4_SDA */
1078 spi1_pins_a: spi1-0 {
1080 pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */
1081 <STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */
1088 pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */