1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
4 * Copyright (C) 2018 Zodiac Inflight Innovations
11 model = "ZII VF610 CFU1 Board";
12 compatible = "zii,vf610cfu1", "zii,vf610dev", "fsl,vf610";
19 device_type = "memory";
20 reg = <0x80000000 0x20000000>;
24 compatible = "gpio-leds";
25 pinctrl-0 = <&pinctrl_leds_debug>;
26 pinctrl-names = "default";
29 label = "zii:green:debug1";
30 gpios = <&gpio2 18 GPIO_ACTIVE_HIGH>;
31 linux,default-trigger = "heartbeat";
35 label = "zii:red:fail";
36 gpios = <&gpio3 12 GPIO_ACTIVE_LOW>;
37 default-state = "off";
41 label = "zii:green:status";
42 gpios = <&gpio3 13 GPIO_ACTIVE_HIGH>;
43 default-state = "off";
47 label = "zii:green:debug_a";
48 gpios = <&gpio3 14 GPIO_ACTIVE_HIGH>;
49 default-state = "off";
53 label = "zii:green:debug_b";
54 gpios = <&gpio3 15 GPIO_ACTIVE_HIGH>;
55 default-state = "off";
59 reg_vcc_3v3_mcu: regulator-vcc-3v3-mcu {
60 compatible = "regulator-fixed";
61 regulator-name = "vcc_3v3_mcu";
62 regulator-min-microvolt = <3300000>;
63 regulator-max-microvolt = <3300000>;
67 compatible = "sff,sff";
68 pinctrl-0 = <&pinctrl_optical>;
69 pinctrl-names = "default";
71 los-gpio = <&gpio4 4 GPIO_ACTIVE_HIGH>;
72 tx-disable-gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
77 vref-supply = <®_vcc_3v3_mcu>;
82 vref-supply = <®_vcc_3v3_mcu>;
88 pinctrl-names = "default";
89 pinctrl-0 = <&pinctrl_dspi1>;
91 * Some CFU1s come with SPI-NOR chip DNPed, so we leave this
92 * node disabled by default and rely on bootloader to enable
93 * it when appropriate.
100 compatible = "m25p128", "jedec,spi-nor";
102 spi-max-frequency = <50000000>;
106 reg = <0x0 0x01000000>;
120 pinctrl-names = "default";
121 pinctrl-0 = <&pinctrl_esdhc0>;
125 keep-power-in-suspend;
132 pinctrl-names = "default";
133 pinctrl-0 = <&pinctrl_esdhc1>;
141 pinctrl-names = "default";
142 pinctrl-0 = <&pinctrl_fec1>;
151 #address-cells = <1>;
156 compatible = "marvell,mv88e6085";
157 pinctrl-names = "default";
158 pinctrl-0 = <&pinctrl_switch>;
160 eeprom-length = <512>;
161 interrupt-parent = <&gpio3>;
162 interrupts = <2 IRQ_TYPE_LEVEL_LOW>;
163 interrupt-controller;
164 #interrupt-cells = <2>;
165 reset-gpios = <&gpio3 11 GPIO_ACTIVE_LOW>;
168 #address-cells = <1>;
173 label = "eth_cu_1000_1";
178 label = "eth_cu_1000_2";
183 label = "eth_cu_1000_3";
188 label = "eth_fc_1000_1";
189 phy-mode = "1000base-x";
190 managed = "in-band-status";
210 clock-frequency = <100000>;
211 pinctrl-names = "default";
212 pinctrl-0 = <&pinctrl_i2c0>;
216 compatible = "nxp,pca9554";
222 compatible = "national,lm75";
227 compatible = "atmel,24c04";
233 compatible = "atmel,24c04";
240 clock-frequency = <100000>;
241 pinctrl-names = "default";
242 pinctrl-0 = <&pinctrl_i2c1>;
246 compatible = "zii,rave-wdt";
256 pinctrl-names = "default";
257 pinctrl-0 = <&pinctrl_uart0>;
262 pinctrl_dspi1: dspi1grp {
264 VF610_PAD_PTD5__DSPI1_CS0 0x1182
265 VF610_PAD_PTC6__DSPI1_SIN 0x1181
266 VF610_PAD_PTC7__DSPI1_SOUT 0x1182
267 VF610_PAD_PTC8__DSPI1_SCK 0x1182
271 pinctrl_esdhc0: esdhc0grp {
273 VF610_PAD_PTC0__ESDHC0_CLK 0x31ef
274 VF610_PAD_PTC1__ESDHC0_CMD 0x31ef
275 VF610_PAD_PTC2__ESDHC0_DAT0 0x31ef
276 VF610_PAD_PTC3__ESDHC0_DAT1 0x31ef
277 VF610_PAD_PTC4__ESDHC0_DAT2 0x31ef
278 VF610_PAD_PTC5__ESDHC0_DAT3 0x31ef
279 VF610_PAD_PTD23__ESDHC0_DAT4 0x31ef
280 VF610_PAD_PTD22__ESDHC0_DAT5 0x31ef
281 VF610_PAD_PTD21__ESDHC0_DAT6 0x31ef
282 VF610_PAD_PTD20__ESDHC0_DAT7 0x31ef
286 pinctrl_esdhc1: esdhc1grp {
288 VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
289 VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
290 VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
291 VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
292 VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
293 VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
297 pinctrl_fec1: fec1grp {
299 VF610_PAD_PTA6__RMII_CLKIN 0x30d1
300 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30fe
301 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
302 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
303 VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1
304 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
305 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
306 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
307 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
308 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
312 pinctrl_i2c0: i2c0grp {
314 VF610_PAD_PTB14__I2C0_SCL 0x37ff
315 VF610_PAD_PTB15__I2C0_SDA 0x37ff
319 pinctrl_i2c1: i2c1grp {
321 VF610_PAD_PTB16__I2C1_SCL 0x37ff
322 VF610_PAD_PTB17__I2C1_SDA 0x37ff
326 pinctrl_leds_debug: pinctrl-leds-debug {
328 VF610_PAD_PTD3__GPIO_82 0x31c2
329 VF610_PAD_PTE3__GPIO_108 0x31c2
330 VF610_PAD_PTE4__GPIO_109 0x31c2
331 VF610_PAD_PTE5__GPIO_110 0x31c2
332 VF610_PAD_PTE6__GPIO_111 0x31c2
336 pinctrl_optical: optical-grp {
339 VF610_PAD_PTE27__GPIO_132 0x3061
341 /* SFF Transmit disable output */
342 VF610_PAD_PTE13__GPIO_118 0x3043
346 pinctrl_switch: switch-grp {
348 VF610_PAD_PTB28__GPIO_98 0x3061
349 VF610_PAD_PTE2__GPIO_107 0x1042
353 pinctrl_uart0: uart0grp {
355 VF610_PAD_PTB10__UART0_TX 0x21a2
356 VF610_PAD_PTB11__UART0_RX 0x21a1